162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2017 Texas Instruments Incorporated - https://www.ti.com/ 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include "dra74x.dtsi" 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/ { 962306a36Sopenharmony_ci compatible = "ti,dra762", "ti,dra7"; 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci ocp { 1262306a36Sopenharmony_ci target-module@42c01900 { 1362306a36Sopenharmony_ci compatible = "ti,sysc-dra7-mcan", "ti,sysc"; 1462306a36Sopenharmony_ci ranges = <0x0 0x42c00000 0x2000>; 1562306a36Sopenharmony_ci #address-cells = <1>; 1662306a36Sopenharmony_ci #size-cells = <1>; 1762306a36Sopenharmony_ci reg = <0x42c01900 0x4>, 1862306a36Sopenharmony_ci <0x42c01904 0x4>, 1962306a36Sopenharmony_ci <0x42c01908 0x4>; 2062306a36Sopenharmony_ci reg-names = "rev", "sysc", "syss"; 2162306a36Sopenharmony_ci ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET | 2262306a36Sopenharmony_ci SYSC_DRA7_MCAN_ENAWAKEUP)>; 2362306a36Sopenharmony_ci ti,syss-mask = <1>; 2462306a36Sopenharmony_ci clocks = <&wkupaon_clkctrl DRA7_WKUPAON_ADC_CLKCTRL 0>; 2562306a36Sopenharmony_ci clock-names = "fck"; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci m_can0: mcan@1a00 { 2862306a36Sopenharmony_ci compatible = "bosch,m_can"; 2962306a36Sopenharmony_ci reg = <0x1a00 0x4000>, <0x0 0x18FC>; 3062306a36Sopenharmony_ci reg-names = "m_can", "message_ram"; 3162306a36Sopenharmony_ci interrupt-parent = <&gic>; 3262306a36Sopenharmony_ci interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 3362306a36Sopenharmony_ci <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 3462306a36Sopenharmony_ci interrupt-names = "int0", "int1"; 3562306a36Sopenharmony_ci clocks = <&l3_iclk_div>, <&mcan_clk>; 3662306a36Sopenharmony_ci clock-names = "hclk", "cclk"; 3762306a36Sopenharmony_ci bosch,mram-cfg = <0x0 0 0 32 0 0 1 1>; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci }; 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci&l4_per3 { 4562306a36Sopenharmony_ci target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */ 4662306a36Sopenharmony_ci compatible = "ti,sysc-omap4", "ti,sysc"; 4762306a36Sopenharmony_ci reg = <0x1b0000 0x4>, 4862306a36Sopenharmony_ci <0x1b0010 0x4>; 4962306a36Sopenharmony_ci reg-names = "rev", "sysc"; 5062306a36Sopenharmony_ci ti,sysc-midle = <SYSC_IDLE_FORCE>, 5162306a36Sopenharmony_ci <SYSC_IDLE_NO>; 5262306a36Sopenharmony_ci ti,sysc-sidle = <SYSC_IDLE_FORCE>, 5362306a36Sopenharmony_ci <SYSC_IDLE_NO>; 5462306a36Sopenharmony_ci clocks = <&cam_clkctrl DRA7_CAM_VIP3_CLKCTRL 0>; 5562306a36Sopenharmony_ci clock-names = "fck"; 5662306a36Sopenharmony_ci #address-cells = <1>; 5762306a36Sopenharmony_ci #size-cells = <1>; 5862306a36Sopenharmony_ci ranges = <0x0 0x1b0000 0x10000>; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci cal: cal@0 { 6162306a36Sopenharmony_ci compatible = "ti,dra76-cal"; 6262306a36Sopenharmony_ci reg = <0x0000 0x400>, 6362306a36Sopenharmony_ci <0x0800 0x40>, 6462306a36Sopenharmony_ci <0x0900 0x40>; 6562306a36Sopenharmony_ci reg-names = "cal_top", 6662306a36Sopenharmony_ci "cal_rx_core0", 6762306a36Sopenharmony_ci "cal_rx_core1"; 6862306a36Sopenharmony_ci interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 6962306a36Sopenharmony_ci ti,camerrx-control = <&scm_conf 0x6dc>; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci ports { 7262306a36Sopenharmony_ci #address-cells = <1>; 7362306a36Sopenharmony_ci #size-cells = <0>; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci csi2_0: port@0 { 7662306a36Sopenharmony_ci reg = <0>; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci csi2_1: port@1 { 7962306a36Sopenharmony_ci reg = <1>; 8062306a36Sopenharmony_ci }; 8162306a36Sopenharmony_ci }; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci&scm_conf_clocks { 8762306a36Sopenharmony_ci dpll_gmac_h14x2_ctrl_ck: dpll_gmac_h14x2_ctrl_ck@3fc { 8862306a36Sopenharmony_ci #clock-cells = <0>; 8962306a36Sopenharmony_ci compatible = "ti,divider-clock"; 9062306a36Sopenharmony_ci clocks = <&dpll_gmac_x2_ck>; 9162306a36Sopenharmony_ci ti,max-div = <63>; 9262306a36Sopenharmony_ci reg = <0x03fc>; 9362306a36Sopenharmony_ci ti,bit-shift = <20>; 9462306a36Sopenharmony_ci ti,latch-bit = <26>; 9562306a36Sopenharmony_ci assigned-clocks = <&dpll_gmac_h14x2_ctrl_ck>; 9662306a36Sopenharmony_ci assigned-clock-rates = <80000000>; 9762306a36Sopenharmony_ci }; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci dpll_gmac_h14x2_ctrl_mux_ck: dpll_gmac_h14x2_ctrl_mux_ck@3fc { 10062306a36Sopenharmony_ci #clock-cells = <0>; 10162306a36Sopenharmony_ci compatible = "ti,mux-clock"; 10262306a36Sopenharmony_ci clocks = <&dpll_gmac_ck>, <&dpll_gmac_h14x2_ctrl_ck>; 10362306a36Sopenharmony_ci reg = <0x3fc>; 10462306a36Sopenharmony_ci ti,bit-shift = <29>; 10562306a36Sopenharmony_ci ti,latch-bit = <26>; 10662306a36Sopenharmony_ci assigned-clocks = <&dpll_gmac_h14x2_ctrl_mux_ck>; 10762306a36Sopenharmony_ci assigned-clock-parents = <&dpll_gmac_h14x2_ctrl_ck>; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci mcan_clk: mcan_clk@3fc { 11162306a36Sopenharmony_ci #clock-cells = <0>; 11262306a36Sopenharmony_ci compatible = "ti,gate-clock"; 11362306a36Sopenharmony_ci clocks = <&dpll_gmac_h14x2_ctrl_mux_ck>; 11462306a36Sopenharmony_ci ti,bit-shift = <27>; 11562306a36Sopenharmony_ci reg = <0x3fc>; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci&rtctarget { 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci&usb4_tm { 12462306a36Sopenharmony_ci status = "disabled"; 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci&mmc3 { 12862306a36Sopenharmony_ci /* dra76x is not affected by i887 */ 12962306a36Sopenharmony_ci max-frequency = <96000000>; 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci&cpu0_opp_table { 13362306a36Sopenharmony_ci opp-1800000000 { 13462306a36Sopenharmony_ci /* OPP Plus */ 13562306a36Sopenharmony_ci opp-hz = /bits/ 64 <1800000000>; 13662306a36Sopenharmony_ci opp-microvolt = <1250000 950000 1250000>, 13762306a36Sopenharmony_ci <1250000 950000 1250000>; 13862306a36Sopenharmony_ci opp-supported-hw = <0xFF 0x08>; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci}; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci&opp_supply_mpu { 14362306a36Sopenharmony_ci ti,efuse-settings = < 14462306a36Sopenharmony_ci /* uV offset */ 14562306a36Sopenharmony_ci 1060000 0x0 14662306a36Sopenharmony_ci 1160000 0x4 14762306a36Sopenharmony_ci 1210000 0x8 14862306a36Sopenharmony_ci 1250000 0xC 14962306a36Sopenharmony_ci >; 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci&abb_mpu { 15362306a36Sopenharmony_ci ti,abb_info = < 15462306a36Sopenharmony_ci /*uV ABB efuse rbb_m fbb_m vset_m*/ 15562306a36Sopenharmony_ci 1060000 0 0x0 0 0x02000000 0x01F00000 15662306a36Sopenharmony_ci 1160000 0 0x4 0 0x02000000 0x01F00000 15762306a36Sopenharmony_ci 1210000 0 0x8 0 0x02000000 0x01F00000 15862306a36Sopenharmony_ci 1250000 0 0xC 0 0x02000000 0x01F00000 15962306a36Sopenharmony_ci >; 16062306a36Sopenharmony_ci}; 161