162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com/
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on "omap4.dtsi"
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <dt-bindings/bus/ti-sysc.h>
962306a36Sopenharmony_ci#include <dt-bindings/clock/dra7.h>
1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
1162306a36Sopenharmony_ci#include <dt-bindings/pinctrl/dra.h>
1262306a36Sopenharmony_ci#include <dt-bindings/clock/dra7.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#define MAX_SOURCES 400
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/ {
1762306a36Sopenharmony_ci	#address-cells = <2>;
1862306a36Sopenharmony_ci	#size-cells = <2>;
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci	compatible = "ti,dra7xx";
2162306a36Sopenharmony_ci	interrupt-parent = <&crossbar_mpu>;
2262306a36Sopenharmony_ci	chosen { };
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	aliases {
2562306a36Sopenharmony_ci		i2c0 = &i2c1;
2662306a36Sopenharmony_ci		i2c1 = &i2c2;
2762306a36Sopenharmony_ci		i2c2 = &i2c3;
2862306a36Sopenharmony_ci		i2c3 = &i2c4;
2962306a36Sopenharmony_ci		i2c4 = &i2c5;
3062306a36Sopenharmony_ci		serial0 = &uart1;
3162306a36Sopenharmony_ci		serial1 = &uart2;
3262306a36Sopenharmony_ci		serial2 = &uart3;
3362306a36Sopenharmony_ci		serial3 = &uart4;
3462306a36Sopenharmony_ci		serial4 = &uart5;
3562306a36Sopenharmony_ci		serial5 = &uart6;
3662306a36Sopenharmony_ci		serial6 = &uart7;
3762306a36Sopenharmony_ci		serial7 = &uart8;
3862306a36Sopenharmony_ci		serial8 = &uart9;
3962306a36Sopenharmony_ci		serial9 = &uart10;
4062306a36Sopenharmony_ci		ethernet0 = &cpsw_port1;
4162306a36Sopenharmony_ci		ethernet1 = &cpsw_port2;
4262306a36Sopenharmony_ci		d_can0 = &dcan1;
4362306a36Sopenharmony_ci		d_can1 = &dcan2;
4462306a36Sopenharmony_ci		spi0 = &qspi;
4562306a36Sopenharmony_ci	};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	timer {
4862306a36Sopenharmony_ci		compatible = "arm,armv7-timer";
4962306a36Sopenharmony_ci		status = "disabled";	/* See ARM architected timer wrap erratum i940 */
5062306a36Sopenharmony_ci		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
5162306a36Sopenharmony_ci			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
5262306a36Sopenharmony_ci			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
5362306a36Sopenharmony_ci			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
5462306a36Sopenharmony_ci		interrupt-parent = <&gic>;
5562306a36Sopenharmony_ci	};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	gic: interrupt-controller@48211000 {
5862306a36Sopenharmony_ci		compatible = "arm,cortex-a15-gic";
5962306a36Sopenharmony_ci		interrupt-controller;
6062306a36Sopenharmony_ci		#interrupt-cells = <3>;
6162306a36Sopenharmony_ci		reg = <0x0 0x48211000 0x0 0x1000>,
6262306a36Sopenharmony_ci		      <0x0 0x48212000 0x0 0x2000>,
6362306a36Sopenharmony_ci		      <0x0 0x48214000 0x0 0x2000>,
6462306a36Sopenharmony_ci		      <0x0 0x48216000 0x0 0x2000>;
6562306a36Sopenharmony_ci		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
6662306a36Sopenharmony_ci		interrupt-parent = <&gic>;
6762306a36Sopenharmony_ci	};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	wakeupgen: interrupt-controller@48281000 {
7062306a36Sopenharmony_ci		compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
7162306a36Sopenharmony_ci		interrupt-controller;
7262306a36Sopenharmony_ci		#interrupt-cells = <3>;
7362306a36Sopenharmony_ci		reg = <0x0 0x48281000 0x0 0x1000>;
7462306a36Sopenharmony_ci		interrupt-parent = <&gic>;
7562306a36Sopenharmony_ci	};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	cpus {
7862306a36Sopenharmony_ci		#address-cells = <1>;
7962306a36Sopenharmony_ci		#size-cells = <0>;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci		cpu0: cpu@0 {
8262306a36Sopenharmony_ci			device_type = "cpu";
8362306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
8462306a36Sopenharmony_ci			reg = <0>;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci			operating-points-v2 = <&cpu0_opp_table>;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci			clocks = <&dpll_mpu_ck>;
8962306a36Sopenharmony_ci			clock-names = "cpu";
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			clock-latency = <300000>; /* From omap-cpufreq driver */
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci			/* cooling options */
9462306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci			vbb-supply = <&abb_mpu>;
9762306a36Sopenharmony_ci		};
9862306a36Sopenharmony_ci	};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	cpu0_opp_table: opp-table {
10162306a36Sopenharmony_ci		compatible = "operating-points-v2-ti-cpu";
10262306a36Sopenharmony_ci		syscon = <&scm_wkup>;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci		opp-1000000000 {
10562306a36Sopenharmony_ci			/* OPP NOM */
10662306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1000000000>;
10762306a36Sopenharmony_ci			opp-microvolt = <1060000 850000 1150000>,
10862306a36Sopenharmony_ci					<1060000 850000 1150000>;
10962306a36Sopenharmony_ci			opp-supported-hw = <0xFF 0x01>;
11062306a36Sopenharmony_ci			opp-suspend;
11162306a36Sopenharmony_ci		};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci		opp-1176000000 {
11462306a36Sopenharmony_ci			/* OPP OD */
11562306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1176000000>;
11662306a36Sopenharmony_ci			opp-microvolt = <1160000 885000 1160000>,
11762306a36Sopenharmony_ci					<1160000 885000 1160000>;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci			opp-supported-hw = <0xFF 0x02>;
12062306a36Sopenharmony_ci		};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci		opp-1500000000 {
12362306a36Sopenharmony_ci			/* OPP High */
12462306a36Sopenharmony_ci			opp-hz = /bits/ 64 <1500000000>;
12562306a36Sopenharmony_ci			opp-microvolt = <1210000 950000 1250000>,
12662306a36Sopenharmony_ci					<1210000 950000 1250000>;
12762306a36Sopenharmony_ci			opp-supported-hw = <0xFF 0x04>;
12862306a36Sopenharmony_ci		};
12962306a36Sopenharmony_ci	};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/*
13262306a36Sopenharmony_ci	 * XXX: Use a flat representation of the SOC interconnect.
13362306a36Sopenharmony_ci	 * The real OMAP interconnect network is quite complex.
13462306a36Sopenharmony_ci	 * Since it will not bring real advantage to represent that in DT for
13562306a36Sopenharmony_ci	 * the moment, just use a fake OCP bus entry to represent the whole bus
13662306a36Sopenharmony_ci	 * hierarchy.
13762306a36Sopenharmony_ci	 */
13862306a36Sopenharmony_ci	ocp: ocp {
13962306a36Sopenharmony_ci		compatible = "simple-pm-bus";
14062306a36Sopenharmony_ci		power-domains = <&prm_core>;
14162306a36Sopenharmony_ci		clocks = <&l3main1_clkctrl DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL 0>,
14262306a36Sopenharmony_ci			 <&l3instr_clkctrl DRA7_L3INSTR_L3_MAIN_2_CLKCTRL 0>;
14362306a36Sopenharmony_ci		#address-cells = <1>;
14462306a36Sopenharmony_ci		#size-cells = <1>;
14562306a36Sopenharmony_ci		ranges = <0x0 0x0 0x0 0xc0000000>;
14662306a36Sopenharmony_ci		dma-ranges = <0x80000000 0x0 0x80000000 0x80000000>;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci		l3-noc@44000000 {
14962306a36Sopenharmony_ci			compatible = "ti,dra7-l3-noc";
15062306a36Sopenharmony_ci			reg = <0x44000000 0x1000000>,
15162306a36Sopenharmony_ci			      <0x45000000 0x1000>;
15262306a36Sopenharmony_ci			interrupts-extended = <&crossbar_mpu GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
15362306a36Sopenharmony_ci					      <&wakeupgen GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
15462306a36Sopenharmony_ci		};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci		l4_cfg: interconnect@4a000000 {
15762306a36Sopenharmony_ci		};
15862306a36Sopenharmony_ci		l4_wkup: interconnect@4ae00000 {
15962306a36Sopenharmony_ci		};
16062306a36Sopenharmony_ci		l4_per1: interconnect@48000000 {
16162306a36Sopenharmony_ci		};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci		target-module@48210000 {
16462306a36Sopenharmony_ci			compatible = "ti,sysc-omap4-simple", "ti,sysc";
16562306a36Sopenharmony_ci			power-domains = <&prm_mpu>;
16662306a36Sopenharmony_ci			clocks = <&mpu_clkctrl DRA7_MPU_MPU_CLKCTRL 0>;
16762306a36Sopenharmony_ci			clock-names = "fck";
16862306a36Sopenharmony_ci			#address-cells = <1>;
16962306a36Sopenharmony_ci			#size-cells = <1>;
17062306a36Sopenharmony_ci			ranges = <0 0x48210000 0x1f0000>;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci			mpu {
17362306a36Sopenharmony_ci				compatible = "ti,omap5-mpu";
17462306a36Sopenharmony_ci			};
17562306a36Sopenharmony_ci		};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci		l4_per2: interconnect@48400000 {
17862306a36Sopenharmony_ci		};
17962306a36Sopenharmony_ci		l4_per3: interconnect@48800000 {
18062306a36Sopenharmony_ci		};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci		/*
18362306a36Sopenharmony_ci		 * Register access seems to have complex dependencies and also
18462306a36Sopenharmony_ci		 * seems to need an enabled phy. See the TRM chapter for "Table
18562306a36Sopenharmony_ci		 * 26-678. Main Sequence PCIe Controller Global Initialization"
18662306a36Sopenharmony_ci		 * and also dra7xx_pcie_probe().
18762306a36Sopenharmony_ci		 */
18862306a36Sopenharmony_ci		axi0: target-module@51000000 {
18962306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
19062306a36Sopenharmony_ci			power-domains = <&prm_l3init>;
19162306a36Sopenharmony_ci			resets = <&prm_l3init 0>;
19262306a36Sopenharmony_ci			reset-names = "rstctrl";
19362306a36Sopenharmony_ci			clocks = <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 0>,
19462306a36Sopenharmony_ci				 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 9>,
19562306a36Sopenharmony_ci				 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 10>;
19662306a36Sopenharmony_ci			clock-names = "fck", "phy-clk", "phy-clk-div";
19762306a36Sopenharmony_ci			#size-cells = <1>;
19862306a36Sopenharmony_ci			#address-cells = <1>;
19962306a36Sopenharmony_ci			ranges = <0x51000000 0x51000000 0x3000>,
20062306a36Sopenharmony_ci				 <0x20000000 0x20000000 0x10000000>;
20162306a36Sopenharmony_ci			dma-ranges;
20262306a36Sopenharmony_ci			/**
20362306a36Sopenharmony_ci			 * To enable PCI endpoint mode, disable the pcie1_rc
20462306a36Sopenharmony_ci			 * node and enable pcie1_ep mode.
20562306a36Sopenharmony_ci			 */
20662306a36Sopenharmony_ci			pcie1_rc: pcie@51000000 {
20762306a36Sopenharmony_ci				reg = <0x51000000 0x2000>,
20862306a36Sopenharmony_ci				      <0x51002000 0x14c>,
20962306a36Sopenharmony_ci				      <0x20001000 0x2000>;
21062306a36Sopenharmony_ci				reg-names = "rc_dbics", "ti_conf", "config";
21162306a36Sopenharmony_ci				interrupts = <0 232 0x4>, <0 233 0x4>;
21262306a36Sopenharmony_ci				#address-cells = <3>;
21362306a36Sopenharmony_ci				#size-cells = <2>;
21462306a36Sopenharmony_ci				device_type = "pci";
21562306a36Sopenharmony_ci				ranges = <0x81000000 0 0x00000000 0x20003000 0 0x00010000>,
21662306a36Sopenharmony_ci					 <0x82000000 0 0x20013000 0x20013000 0 0x0ffed000>;
21762306a36Sopenharmony_ci				bus-range = <0x00 0xff>;
21862306a36Sopenharmony_ci				#interrupt-cells = <1>;
21962306a36Sopenharmony_ci				num-lanes = <1>;
22062306a36Sopenharmony_ci				linux,pci-domain = <0>;
22162306a36Sopenharmony_ci				phys = <&pcie1_phy>;
22262306a36Sopenharmony_ci				phy-names = "pcie-phy0";
22362306a36Sopenharmony_ci				ti,syscon-lane-sel = <&scm_conf_pcie 0x18>;
22462306a36Sopenharmony_ci				interrupt-map-mask = <0 0 0 7>;
22562306a36Sopenharmony_ci				interrupt-map = <0 0 0 1 &pcie1_intc 1>,
22662306a36Sopenharmony_ci						<0 0 0 2 &pcie1_intc 2>,
22762306a36Sopenharmony_ci						<0 0 0 3 &pcie1_intc 3>,
22862306a36Sopenharmony_ci						<0 0 0 4 &pcie1_intc 4>;
22962306a36Sopenharmony_ci				ti,syscon-unaligned-access = <&scm_conf1 0x14 1>;
23062306a36Sopenharmony_ci				status = "disabled";
23162306a36Sopenharmony_ci				pcie1_intc: interrupt-controller {
23262306a36Sopenharmony_ci					interrupt-controller;
23362306a36Sopenharmony_ci					#address-cells = <0>;
23462306a36Sopenharmony_ci					#interrupt-cells = <1>;
23562306a36Sopenharmony_ci				};
23662306a36Sopenharmony_ci			};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci			pcie1_ep: pcie_ep@51000000 {
23962306a36Sopenharmony_ci				reg = <0x51000000 0x28>,
24062306a36Sopenharmony_ci				      <0x51002000 0x14c>,
24162306a36Sopenharmony_ci				      <0x51001000 0x28>,
24262306a36Sopenharmony_ci				      <0x20001000 0x10000000>;
24362306a36Sopenharmony_ci				reg-names = "ep_dbics", "ti_conf", "ep_dbics2", "addr_space";
24462306a36Sopenharmony_ci				interrupts = <0 232 0x4>;
24562306a36Sopenharmony_ci				num-lanes = <1>;
24662306a36Sopenharmony_ci				num-ib-windows = <4>;
24762306a36Sopenharmony_ci				num-ob-windows = <16>;
24862306a36Sopenharmony_ci				phys = <&pcie1_phy>;
24962306a36Sopenharmony_ci				phy-names = "pcie-phy0";
25062306a36Sopenharmony_ci				ti,syscon-unaligned-access = <&scm_conf1 0x14 1>;
25162306a36Sopenharmony_ci				ti,syscon-lane-sel = <&scm_conf_pcie 0x18>;
25262306a36Sopenharmony_ci				status = "disabled";
25362306a36Sopenharmony_ci			};
25462306a36Sopenharmony_ci		};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci		/*
25762306a36Sopenharmony_ci		 * Register access seems to have complex dependencies and also
25862306a36Sopenharmony_ci		 * seems to need an enabled phy. See the TRM chapter for "Table
25962306a36Sopenharmony_ci		 * 26-678. Main Sequence PCIe Controller Global Initialization"
26062306a36Sopenharmony_ci		 * and also dra7xx_pcie_probe().
26162306a36Sopenharmony_ci		 */
26262306a36Sopenharmony_ci		axi1: target-module@51800000 {
26362306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
26462306a36Sopenharmony_ci			clocks = <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 0>,
26562306a36Sopenharmony_ci				 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 9>,
26662306a36Sopenharmony_ci				 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 10>;
26762306a36Sopenharmony_ci			clock-names = "fck", "phy-clk", "phy-clk-div";
26862306a36Sopenharmony_ci			power-domains = <&prm_l3init>;
26962306a36Sopenharmony_ci			resets = <&prm_l3init 1>;
27062306a36Sopenharmony_ci			reset-names = "rstctrl";
27162306a36Sopenharmony_ci			#size-cells = <1>;
27262306a36Sopenharmony_ci			#address-cells = <1>;
27362306a36Sopenharmony_ci			ranges = <0x51800000 0x51800000 0x3000>,
27462306a36Sopenharmony_ci				 <0x30000000 0x30000000 0x10000000>;
27562306a36Sopenharmony_ci			dma-ranges;
27662306a36Sopenharmony_ci			status = "disabled";
27762306a36Sopenharmony_ci			pcie2_rc: pcie@51800000 {
27862306a36Sopenharmony_ci				reg = <0x51800000 0x2000>,
27962306a36Sopenharmony_ci				      <0x51802000 0x14c>,
28062306a36Sopenharmony_ci				      <0x30001000 0x2000>;
28162306a36Sopenharmony_ci				reg-names = "rc_dbics", "ti_conf", "config";
28262306a36Sopenharmony_ci				interrupts = <0 355 0x4>, <0 356 0x4>;
28362306a36Sopenharmony_ci				#address-cells = <3>;
28462306a36Sopenharmony_ci				#size-cells = <2>;
28562306a36Sopenharmony_ci				device_type = "pci";
28662306a36Sopenharmony_ci				ranges = <0x81000000 0 0x00000000 0x30003000 0 0x00010000>,
28762306a36Sopenharmony_ci					 <0x82000000 0 0x30013000 0x30013000 0 0x0ffed000>;
28862306a36Sopenharmony_ci				bus-range = <0x00 0xff>;
28962306a36Sopenharmony_ci				#interrupt-cells = <1>;
29062306a36Sopenharmony_ci				num-lanes = <1>;
29162306a36Sopenharmony_ci				linux,pci-domain = <1>;
29262306a36Sopenharmony_ci				phys = <&pcie2_phy>;
29362306a36Sopenharmony_ci				phy-names = "pcie-phy0";
29462306a36Sopenharmony_ci				interrupt-map-mask = <0 0 0 7>;
29562306a36Sopenharmony_ci				interrupt-map = <0 0 0 1 &pcie2_intc 1>,
29662306a36Sopenharmony_ci						<0 0 0 2 &pcie2_intc 2>,
29762306a36Sopenharmony_ci						<0 0 0 3 &pcie2_intc 3>,
29862306a36Sopenharmony_ci						<0 0 0 4 &pcie2_intc 4>;
29962306a36Sopenharmony_ci				ti,syscon-unaligned-access = <&scm_conf1 0x14 2>;
30062306a36Sopenharmony_ci				pcie2_intc: interrupt-controller {
30162306a36Sopenharmony_ci					interrupt-controller;
30262306a36Sopenharmony_ci					#address-cells = <0>;
30362306a36Sopenharmony_ci					#interrupt-cells = <1>;
30462306a36Sopenharmony_ci				};
30562306a36Sopenharmony_ci			};
30662306a36Sopenharmony_ci		};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci		ocmcram1: ocmcram@40300000 {
30962306a36Sopenharmony_ci			compatible = "mmio-sram";
31062306a36Sopenharmony_ci			reg = <0x40300000 0x80000>;
31162306a36Sopenharmony_ci			ranges = <0x0 0x40300000 0x80000>;
31262306a36Sopenharmony_ci			#address-cells = <1>;
31362306a36Sopenharmony_ci			#size-cells = <1>;
31462306a36Sopenharmony_ci			/*
31562306a36Sopenharmony_ci			 * This is a placeholder for an optional reserved
31662306a36Sopenharmony_ci			 * region for use by secure software. The size
31762306a36Sopenharmony_ci			 * of this region is not known until runtime so it
31862306a36Sopenharmony_ci			 * is set as zero to either be updated to reserve
31962306a36Sopenharmony_ci			 * space or left unchanged to leave all SRAM for use.
32062306a36Sopenharmony_ci			 * On HS parts that that require the reserved region
32162306a36Sopenharmony_ci			 * either the bootloader can update the size to
32262306a36Sopenharmony_ci			 * the required amount or the node can be overridden
32362306a36Sopenharmony_ci			 * from the board dts file for the secure platform.
32462306a36Sopenharmony_ci			 */
32562306a36Sopenharmony_ci			sram-hs@0 {
32662306a36Sopenharmony_ci				compatible = "ti,secure-ram";
32762306a36Sopenharmony_ci				reg = <0x0 0x0>;
32862306a36Sopenharmony_ci			};
32962306a36Sopenharmony_ci		};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci		/*
33262306a36Sopenharmony_ci		 * NOTE: ocmcram2 and ocmcram3 are not available on all
33362306a36Sopenharmony_ci		 * DRA7xx and AM57xx variants. Confirm availability in
33462306a36Sopenharmony_ci		 * the data manual for the exact part number in use
33562306a36Sopenharmony_ci		 * before enabling these nodes in the board dts file.
33662306a36Sopenharmony_ci		 */
33762306a36Sopenharmony_ci		ocmcram2: ocmcram@40400000 {
33862306a36Sopenharmony_ci			status = "disabled";
33962306a36Sopenharmony_ci			compatible = "mmio-sram";
34062306a36Sopenharmony_ci			reg = <0x40400000 0x100000>;
34162306a36Sopenharmony_ci			ranges = <0x0 0x40400000 0x100000>;
34262306a36Sopenharmony_ci			#address-cells = <1>;
34362306a36Sopenharmony_ci			#size-cells = <1>;
34462306a36Sopenharmony_ci		};
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci		ocmcram3: ocmcram@40500000 {
34762306a36Sopenharmony_ci			status = "disabled";
34862306a36Sopenharmony_ci			compatible = "mmio-sram";
34962306a36Sopenharmony_ci			reg = <0x40500000 0x100000>;
35062306a36Sopenharmony_ci			ranges = <0x0 0x40500000 0x100000>;
35162306a36Sopenharmony_ci			#address-cells = <1>;
35262306a36Sopenharmony_ci			#size-cells = <1>;
35362306a36Sopenharmony_ci		};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci		bandgap: bandgap@4a0021e0 {
35662306a36Sopenharmony_ci			reg = <0x4a0021e0 0xc
35762306a36Sopenharmony_ci				0x4a00232c 0xc
35862306a36Sopenharmony_ci				0x4a002380 0x2c
35962306a36Sopenharmony_ci				0x4a0023C0 0x3c
36062306a36Sopenharmony_ci				0x4a002564 0x8
36162306a36Sopenharmony_ci				0x4a002574 0x50>;
36262306a36Sopenharmony_ci				compatible = "ti,dra752-bandgap";
36362306a36Sopenharmony_ci				interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
36462306a36Sopenharmony_ci				#thermal-sensor-cells = <1>;
36562306a36Sopenharmony_ci		};
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci		dsp1_system: dsp_system@40d00000 {
36862306a36Sopenharmony_ci			compatible = "syscon";
36962306a36Sopenharmony_ci			reg = <0x40d00000 0x100>;
37062306a36Sopenharmony_ci		};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci		dra7_iodelay_core: padconf@4844a000 {
37362306a36Sopenharmony_ci			compatible = "ti,dra7-iodelay";
37462306a36Sopenharmony_ci			reg = <0x4844a000 0x0d1c>;
37562306a36Sopenharmony_ci			#address-cells = <1>;
37662306a36Sopenharmony_ci			#size-cells = <0>;
37762306a36Sopenharmony_ci			#pinctrl-cells = <2>;
37862306a36Sopenharmony_ci		};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci		target-module@43300000 {
38162306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
38262306a36Sopenharmony_ci			reg = <0x43300000 0x4>,
38362306a36Sopenharmony_ci			      <0x43300010 0x4>;
38462306a36Sopenharmony_ci			reg-names = "rev", "sysc";
38562306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
38662306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
38762306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
38862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
38962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
39062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
39162306a36Sopenharmony_ci			clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPCC_CLKCTRL 0>;
39262306a36Sopenharmony_ci			clock-names = "fck";
39362306a36Sopenharmony_ci			#address-cells = <1>;
39462306a36Sopenharmony_ci			#size-cells = <1>;
39562306a36Sopenharmony_ci			ranges = <0x0 0x43300000 0x100000>;
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci			edma: dma@0 {
39862306a36Sopenharmony_ci				compatible = "ti,edma3-tpcc";
39962306a36Sopenharmony_ci				reg = <0 0x100000>;
40062306a36Sopenharmony_ci				reg-names = "edma3_cc";
40162306a36Sopenharmony_ci				interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>,
40262306a36Sopenharmony_ci					     <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
40362306a36Sopenharmony_ci					     <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
40462306a36Sopenharmony_ci				interrupt-names = "edma3_ccint", "edma3_mperr",
40562306a36Sopenharmony_ci						  "edma3_ccerrint";
40662306a36Sopenharmony_ci				dma-requests = <64>;
40762306a36Sopenharmony_ci				#dma-cells = <2>;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci				ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 0>;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci				/*
41262306a36Sopenharmony_ci				* memcpy is disabled, can be enabled with:
41362306a36Sopenharmony_ci				* ti,edma-memcpy-channels = <20 21>;
41462306a36Sopenharmony_ci				* for example. Note that these channels need to be
41562306a36Sopenharmony_ci				* masked in the xbar as well.
41662306a36Sopenharmony_ci				*/
41762306a36Sopenharmony_ci			};
41862306a36Sopenharmony_ci		};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci		target-module@43400000 {
42162306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
42262306a36Sopenharmony_ci			reg = <0x43400000 0x4>,
42362306a36Sopenharmony_ci			      <0x43400010 0x4>;
42462306a36Sopenharmony_ci			reg-names = "rev", "sysc";
42562306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
42662306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
42762306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
42862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
42962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
43062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
43162306a36Sopenharmony_ci			clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPTC0_CLKCTRL 0>;
43262306a36Sopenharmony_ci			clock-names = "fck";
43362306a36Sopenharmony_ci			#address-cells = <1>;
43462306a36Sopenharmony_ci			#size-cells = <1>;
43562306a36Sopenharmony_ci			ranges = <0x0 0x43400000 0x100000>;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci			edma_tptc0: dma@0 {
43862306a36Sopenharmony_ci				compatible = "ti,edma3-tptc";
43962306a36Sopenharmony_ci				reg = <0 0x100000>;
44062306a36Sopenharmony_ci				interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
44162306a36Sopenharmony_ci				interrupt-names = "edma3_tcerrint";
44262306a36Sopenharmony_ci			};
44362306a36Sopenharmony_ci		};
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci		target-module@43500000 {
44662306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
44762306a36Sopenharmony_ci			reg = <0x43500000 0x4>,
44862306a36Sopenharmony_ci			      <0x43500010 0x4>;
44962306a36Sopenharmony_ci			reg-names = "rev", "sysc";
45062306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
45162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
45262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
45362306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
45462306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
45562306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
45662306a36Sopenharmony_ci			clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPTC1_CLKCTRL 0>;
45762306a36Sopenharmony_ci			clock-names = "fck";
45862306a36Sopenharmony_ci			#address-cells = <1>;
45962306a36Sopenharmony_ci			#size-cells = <1>;
46062306a36Sopenharmony_ci			ranges = <0x0 0x43500000 0x100000>;
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci			edma_tptc1: dma@0 {
46362306a36Sopenharmony_ci				compatible = "ti,edma3-tptc";
46462306a36Sopenharmony_ci				reg = <0 0x100000>;
46562306a36Sopenharmony_ci				interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
46662306a36Sopenharmony_ci				interrupt-names = "edma3_tcerrint";
46762306a36Sopenharmony_ci			};
46862306a36Sopenharmony_ci		};
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci		target-module@4e000000 {
47162306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
47262306a36Sopenharmony_ci			reg = <0x4e000000 0x4>,
47362306a36Sopenharmony_ci			      <0x4e000010 0x4>;
47462306a36Sopenharmony_ci			reg-names = "rev", "sysc";
47562306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
47662306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
47762306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
47862306a36Sopenharmony_ci			ranges = <0x0 0x4e000000 0x2000000>;
47962306a36Sopenharmony_ci			#size-cells = <1>;
48062306a36Sopenharmony_ci			#address-cells = <1>;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci			dmm@0 {
48362306a36Sopenharmony_ci				compatible = "ti,omap5-dmm";
48462306a36Sopenharmony_ci				reg = <0 0x800>;
48562306a36Sopenharmony_ci				interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
48662306a36Sopenharmony_ci			};
48762306a36Sopenharmony_ci		};
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci		ipu1: ipu@58820000 {
49062306a36Sopenharmony_ci			compatible = "ti,dra7-ipu";
49162306a36Sopenharmony_ci			reg = <0x58820000 0x10000>;
49262306a36Sopenharmony_ci			reg-names = "l2ram";
49362306a36Sopenharmony_ci			iommus = <&mmu_ipu1>;
49462306a36Sopenharmony_ci			status = "disabled";
49562306a36Sopenharmony_ci			resets = <&prm_ipu 0>, <&prm_ipu 1>;
49662306a36Sopenharmony_ci			clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 0>;
49762306a36Sopenharmony_ci			firmware-name = "dra7-ipu1-fw.xem4";
49862306a36Sopenharmony_ci		};
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci		ipu2: ipu@55020000 {
50162306a36Sopenharmony_ci			compatible = "ti,dra7-ipu";
50262306a36Sopenharmony_ci			reg = <0x55020000 0x10000>;
50362306a36Sopenharmony_ci			reg-names = "l2ram";
50462306a36Sopenharmony_ci			iommus = <&mmu_ipu2>;
50562306a36Sopenharmony_ci			status = "disabled";
50662306a36Sopenharmony_ci			resets = <&prm_core 0>, <&prm_core 1>;
50762306a36Sopenharmony_ci			clocks = <&ipu2_clkctrl DRA7_IPU2_MMU_IPU2_CLKCTRL 0>;
50862306a36Sopenharmony_ci			firmware-name = "dra7-ipu2-fw.xem4";
50962306a36Sopenharmony_ci		};
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci		dsp1: dsp@40800000 {
51262306a36Sopenharmony_ci			compatible = "ti,dra7-dsp";
51362306a36Sopenharmony_ci			reg = <0x40800000 0x48000>,
51462306a36Sopenharmony_ci			      <0x40e00000 0x8000>,
51562306a36Sopenharmony_ci			      <0x40f00000 0x8000>;
51662306a36Sopenharmony_ci			reg-names = "l2ram", "l1pram", "l1dram";
51762306a36Sopenharmony_ci			ti,bootreg = <&scm_conf 0x55c 10>;
51862306a36Sopenharmony_ci			iommus = <&mmu0_dsp1>, <&mmu1_dsp1>;
51962306a36Sopenharmony_ci			status = "disabled";
52062306a36Sopenharmony_ci			resets = <&prm_dsp1 0>;
52162306a36Sopenharmony_ci			clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
52262306a36Sopenharmony_ci			firmware-name = "dra7-dsp1-fw.xe66";
52362306a36Sopenharmony_ci		};
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci		target-module@40d01000 {
52662306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
52762306a36Sopenharmony_ci			reg = <0x40d01000 0x4>,
52862306a36Sopenharmony_ci			      <0x40d01010 0x4>,
52962306a36Sopenharmony_ci			      <0x40d01014 0x4>;
53062306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
53162306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
53262306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
53362306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
53462306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
53562306a36Sopenharmony_ci					 SYSC_OMAP2_SOFTRESET |
53662306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
53762306a36Sopenharmony_ci			clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
53862306a36Sopenharmony_ci			clock-names = "fck";
53962306a36Sopenharmony_ci			resets = <&prm_dsp1 1>;
54062306a36Sopenharmony_ci			reset-names = "rstctrl";
54162306a36Sopenharmony_ci			ranges = <0x0 0x40d01000 0x1000>;
54262306a36Sopenharmony_ci			#size-cells = <1>;
54362306a36Sopenharmony_ci			#address-cells = <1>;
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci			mmu0_dsp1: mmu@0 {
54662306a36Sopenharmony_ci				compatible = "ti,dra7-dsp-iommu";
54762306a36Sopenharmony_ci				reg = <0x0 0x100>;
54862306a36Sopenharmony_ci				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
54962306a36Sopenharmony_ci				#iommu-cells = <0>;
55062306a36Sopenharmony_ci				ti,syscon-mmuconfig = <&dsp1_system 0x0>;
55162306a36Sopenharmony_ci			};
55262306a36Sopenharmony_ci		};
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci		target-module@40d02000 {
55562306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
55662306a36Sopenharmony_ci			reg = <0x40d02000 0x4>,
55762306a36Sopenharmony_ci			      <0x40d02010 0x4>,
55862306a36Sopenharmony_ci			      <0x40d02014 0x4>;
55962306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
56062306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
56162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
56262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
56362306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
56462306a36Sopenharmony_ci					 SYSC_OMAP2_SOFTRESET |
56562306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
56662306a36Sopenharmony_ci			clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
56762306a36Sopenharmony_ci			clock-names = "fck";
56862306a36Sopenharmony_ci			resets = <&prm_dsp1 1>;
56962306a36Sopenharmony_ci			reset-names = "rstctrl";
57062306a36Sopenharmony_ci			ranges = <0x0 0x40d02000 0x1000>;
57162306a36Sopenharmony_ci			#size-cells = <1>;
57262306a36Sopenharmony_ci			#address-cells = <1>;
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci			mmu1_dsp1: mmu@0 {
57562306a36Sopenharmony_ci				compatible = "ti,dra7-dsp-iommu";
57662306a36Sopenharmony_ci				reg = <0x0 0x100>;
57762306a36Sopenharmony_ci				interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
57862306a36Sopenharmony_ci				#iommu-cells = <0>;
57962306a36Sopenharmony_ci				ti,syscon-mmuconfig = <&dsp1_system 0x1>;
58062306a36Sopenharmony_ci			};
58162306a36Sopenharmony_ci		};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci		target-module@58882000 {
58462306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
58562306a36Sopenharmony_ci			reg = <0x58882000 0x4>,
58662306a36Sopenharmony_ci			      <0x58882010 0x4>,
58762306a36Sopenharmony_ci			      <0x58882014 0x4>;
58862306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
58962306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
59062306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
59162306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
59262306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
59362306a36Sopenharmony_ci					 SYSC_OMAP2_SOFTRESET |
59462306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
59562306a36Sopenharmony_ci			clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 0>;
59662306a36Sopenharmony_ci			clock-names = "fck";
59762306a36Sopenharmony_ci			resets = <&prm_ipu 2>;
59862306a36Sopenharmony_ci			reset-names = "rstctrl";
59962306a36Sopenharmony_ci			#address-cells = <1>;
60062306a36Sopenharmony_ci			#size-cells = <1>;
60162306a36Sopenharmony_ci			ranges = <0x0 0x58882000 0x100>;
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci			mmu_ipu1: mmu@0 {
60462306a36Sopenharmony_ci				compatible = "ti,dra7-iommu";
60562306a36Sopenharmony_ci				reg = <0x0 0x100>;
60662306a36Sopenharmony_ci				interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
60762306a36Sopenharmony_ci				#iommu-cells = <0>;
60862306a36Sopenharmony_ci				ti,iommu-bus-err-back;
60962306a36Sopenharmony_ci			};
61062306a36Sopenharmony_ci		};
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci		target-module@55082000 {
61362306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
61462306a36Sopenharmony_ci			reg = <0x55082000 0x4>,
61562306a36Sopenharmony_ci			      <0x55082010 0x4>,
61662306a36Sopenharmony_ci			      <0x55082014 0x4>;
61762306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
61862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
61962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
62062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
62162306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
62262306a36Sopenharmony_ci					 SYSC_OMAP2_SOFTRESET |
62362306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
62462306a36Sopenharmony_ci			clocks = <&ipu2_clkctrl DRA7_IPU2_MMU_IPU2_CLKCTRL 0>;
62562306a36Sopenharmony_ci			clock-names = "fck";
62662306a36Sopenharmony_ci			resets = <&prm_core 2>;
62762306a36Sopenharmony_ci			reset-names = "rstctrl";
62862306a36Sopenharmony_ci			#address-cells = <1>;
62962306a36Sopenharmony_ci			#size-cells = <1>;
63062306a36Sopenharmony_ci			ranges = <0x0 0x55082000 0x100>;
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci			mmu_ipu2: mmu@0 {
63362306a36Sopenharmony_ci				compatible = "ti,dra7-iommu";
63462306a36Sopenharmony_ci				reg = <0x0 0x100>;
63562306a36Sopenharmony_ci				interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
63662306a36Sopenharmony_ci				#iommu-cells = <0>;
63762306a36Sopenharmony_ci				ti,iommu-bus-err-back;
63862306a36Sopenharmony_ci			};
63962306a36Sopenharmony_ci		};
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci		abb_mpu: regulator-abb-mpu {
64262306a36Sopenharmony_ci			compatible = "ti,abb-v3";
64362306a36Sopenharmony_ci			regulator-name = "abb_mpu";
64462306a36Sopenharmony_ci			#address-cells = <0>;
64562306a36Sopenharmony_ci			#size-cells = <0>;
64662306a36Sopenharmony_ci			clocks = <&sys_clkin1>;
64762306a36Sopenharmony_ci			ti,settling-time = <50>;
64862306a36Sopenharmony_ci			ti,clock-cycles = <16>;
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci			reg = <0x4ae07ddc 0x4>, <0x4ae07de0 0x4>,
65162306a36Sopenharmony_ci			      <0x4ae06014 0x4>, <0x4a003b20 0xc>,
65262306a36Sopenharmony_ci			      <0x4ae0c158 0x4>;
65362306a36Sopenharmony_ci			reg-names = "setup-address", "control-address",
65462306a36Sopenharmony_ci				    "int-address", "efuse-address",
65562306a36Sopenharmony_ci				    "ldo-address";
65662306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x80>;
65762306a36Sopenharmony_ci			/* LDOVBBMPU_FBB_MUX_CTRL */
65862306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
65962306a36Sopenharmony_ci			/* LDOVBBMPU_FBB_VSET_OUT */
66062306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci			/*
66362306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
66462306a36Sopenharmony_ci			 * determine final biasing
66562306a36Sopenharmony_ci			 */
66662306a36Sopenharmony_ci			ti,abb_info = <
66762306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
66862306a36Sopenharmony_ci			1060000		0	0x0	0 0x02000000 0x01F00000
66962306a36Sopenharmony_ci			1160000		0	0x4	0 0x02000000 0x01F00000
67062306a36Sopenharmony_ci			1210000		0	0x8	0 0x02000000 0x01F00000
67162306a36Sopenharmony_ci			>;
67262306a36Sopenharmony_ci		};
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci		abb_ivahd: regulator-abb-ivahd {
67562306a36Sopenharmony_ci			compatible = "ti,abb-v3";
67662306a36Sopenharmony_ci			regulator-name = "abb_ivahd";
67762306a36Sopenharmony_ci			#address-cells = <0>;
67862306a36Sopenharmony_ci			#size-cells = <0>;
67962306a36Sopenharmony_ci			clocks = <&sys_clkin1>;
68062306a36Sopenharmony_ci			ti,settling-time = <50>;
68162306a36Sopenharmony_ci			ti,clock-cycles = <16>;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci			reg = <0x4ae07e34 0x4>, <0x4ae07e24 0x4>,
68462306a36Sopenharmony_ci			      <0x4ae06010 0x4>, <0x4a0025cc 0xc>,
68562306a36Sopenharmony_ci			      <0x4a002470 0x4>;
68662306a36Sopenharmony_ci			reg-names = "setup-address", "control-address",
68762306a36Sopenharmony_ci				    "int-address", "efuse-address",
68862306a36Sopenharmony_ci				    "ldo-address";
68962306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x40000000>;
69062306a36Sopenharmony_ci			/* LDOVBBIVA_FBB_MUX_CTRL */
69162306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
69262306a36Sopenharmony_ci			/* LDOVBBIVA_FBB_VSET_OUT */
69362306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci			/*
69662306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
69762306a36Sopenharmony_ci			 * determine final biasing
69862306a36Sopenharmony_ci			 */
69962306a36Sopenharmony_ci			ti,abb_info = <
70062306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
70162306a36Sopenharmony_ci			1055000		0	0x0	0 0x02000000 0x01F00000
70262306a36Sopenharmony_ci			1150000		0	0x4	0 0x02000000 0x01F00000
70362306a36Sopenharmony_ci			1250000		0	0x8	0 0x02000000 0x01F00000
70462306a36Sopenharmony_ci			>;
70562306a36Sopenharmony_ci		};
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci		abb_dspeve: regulator-abb-dspeve {
70862306a36Sopenharmony_ci			compatible = "ti,abb-v3";
70962306a36Sopenharmony_ci			regulator-name = "abb_dspeve";
71062306a36Sopenharmony_ci			#address-cells = <0>;
71162306a36Sopenharmony_ci			#size-cells = <0>;
71262306a36Sopenharmony_ci			clocks = <&sys_clkin1>;
71362306a36Sopenharmony_ci			ti,settling-time = <50>;
71462306a36Sopenharmony_ci			ti,clock-cycles = <16>;
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci			reg = <0x4ae07e30 0x4>, <0x4ae07e20 0x4>,
71762306a36Sopenharmony_ci			      <0x4ae06010 0x4>, <0x4a0025e0 0xc>,
71862306a36Sopenharmony_ci			      <0x4a00246c 0x4>;
71962306a36Sopenharmony_ci			reg-names = "setup-address", "control-address",
72062306a36Sopenharmony_ci				    "int-address", "efuse-address",
72162306a36Sopenharmony_ci				    "ldo-address";
72262306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x20000000>;
72362306a36Sopenharmony_ci			/* LDOVBBDSPEVE_FBB_MUX_CTRL */
72462306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
72562306a36Sopenharmony_ci			/* LDOVBBDSPEVE_FBB_VSET_OUT */
72662306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci			/*
72962306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
73062306a36Sopenharmony_ci			 * determine final biasing
73162306a36Sopenharmony_ci			 */
73262306a36Sopenharmony_ci			ti,abb_info = <
73362306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
73462306a36Sopenharmony_ci			1055000		0	0x0	0 0x02000000 0x01F00000
73562306a36Sopenharmony_ci			1150000		0	0x4	0 0x02000000 0x01F00000
73662306a36Sopenharmony_ci			1250000		0	0x8	0 0x02000000 0x01F00000
73762306a36Sopenharmony_ci			>;
73862306a36Sopenharmony_ci		};
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci		abb_gpu: regulator-abb-gpu {
74162306a36Sopenharmony_ci			compatible = "ti,abb-v3";
74262306a36Sopenharmony_ci			regulator-name = "abb_gpu";
74362306a36Sopenharmony_ci			#address-cells = <0>;
74462306a36Sopenharmony_ci			#size-cells = <0>;
74562306a36Sopenharmony_ci			clocks = <&sys_clkin1>;
74662306a36Sopenharmony_ci			ti,settling-time = <50>;
74762306a36Sopenharmony_ci			ti,clock-cycles = <16>;
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci			reg = <0x4ae07de4 0x4>, <0x4ae07de8 0x4>,
75062306a36Sopenharmony_ci			      <0x4ae06010 0x4>, <0x4a003b08 0xc>,
75162306a36Sopenharmony_ci			      <0x4ae0c154 0x4>;
75262306a36Sopenharmony_ci			reg-names = "setup-address", "control-address",
75362306a36Sopenharmony_ci				    "int-address", "efuse-address",
75462306a36Sopenharmony_ci				    "ldo-address";
75562306a36Sopenharmony_ci			ti,tranxdone-status-mask = <0x10000000>;
75662306a36Sopenharmony_ci			/* LDOVBBGPU_FBB_MUX_CTRL */
75762306a36Sopenharmony_ci			ti,ldovbb-override-mask = <0x400>;
75862306a36Sopenharmony_ci			/* LDOVBBGPU_FBB_VSET_OUT */
75962306a36Sopenharmony_ci			ti,ldovbb-vset-mask = <0x1F>;
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci			/*
76262306a36Sopenharmony_ci			 * NOTE: only FBB mode used but actual vset will
76362306a36Sopenharmony_ci			 * determine final biasing
76462306a36Sopenharmony_ci			 */
76562306a36Sopenharmony_ci			ti,abb_info = <
76662306a36Sopenharmony_ci			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
76762306a36Sopenharmony_ci			1090000		0	0x0	0 0x02000000 0x01F00000
76862306a36Sopenharmony_ci			1210000		0	0x4	0 0x02000000 0x01F00000
76962306a36Sopenharmony_ci			1280000		0	0x8	0 0x02000000 0x01F00000
77062306a36Sopenharmony_ci			>;
77162306a36Sopenharmony_ci		};
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci		target-module@4b300000 {
77462306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
77562306a36Sopenharmony_ci			reg = <0x4b300000 0x4>,
77662306a36Sopenharmony_ci			      <0x4b300010 0x4>;
77762306a36Sopenharmony_ci			reg-names = "rev", "sysc";
77862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
77962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
78062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>,
78162306a36Sopenharmony_ci					<SYSC_IDLE_SMART_WKUP>;
78262306a36Sopenharmony_ci			clocks = <&l4per2_clkctrl DRA7_L4PER2_QSPI_CLKCTRL 0>;
78362306a36Sopenharmony_ci			clock-names = "fck";
78462306a36Sopenharmony_ci			#address-cells = <1>;
78562306a36Sopenharmony_ci			#size-cells = <1>;
78662306a36Sopenharmony_ci			ranges = <0x0 0x4b300000 0x1000>,
78762306a36Sopenharmony_ci				 <0x5c000000 0x5c000000 0x4000000>;
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci			qspi: spi@0 {
79062306a36Sopenharmony_ci				compatible = "ti,dra7xxx-qspi";
79162306a36Sopenharmony_ci				reg = <0 0x100>,
79262306a36Sopenharmony_ci				      <0x5c000000 0x4000000>;
79362306a36Sopenharmony_ci				reg-names = "qspi_base", "qspi_mmap";
79462306a36Sopenharmony_ci				syscon-chipselects = <&scm_conf 0x558>;
79562306a36Sopenharmony_ci				#address-cells = <1>;
79662306a36Sopenharmony_ci				#size-cells = <0>;
79762306a36Sopenharmony_ci				clocks = <&l4per2_clkctrl DRA7_L4PER2_QSPI_CLKCTRL 25>;
79862306a36Sopenharmony_ci				clock-names = "fck";
79962306a36Sopenharmony_ci				num-cs = <4>;
80062306a36Sopenharmony_ci				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
80162306a36Sopenharmony_ci				status = "disabled";
80262306a36Sopenharmony_ci			};
80362306a36Sopenharmony_ci		};
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci		/* OCP2SCP1 */
80662306a36Sopenharmony_ci		/* IRQ for DWC3_3 and DWC3_4 need IRQ crossbar */
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_ci		target-module@50000000 {
80962306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
81062306a36Sopenharmony_ci			reg = <0x50000000 4>,
81162306a36Sopenharmony_ci			      <0x50000010 4>,
81262306a36Sopenharmony_ci			      <0x50000014 4>;
81362306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
81462306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
81562306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
81662306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
81762306a36Sopenharmony_ci			ti,syss-mask = <1>;
81862306a36Sopenharmony_ci			clocks = <&l3main1_clkctrl DRA7_L3MAIN1_GPMC_CLKCTRL 0>;
81962306a36Sopenharmony_ci			clock-names = "fck";
82062306a36Sopenharmony_ci			#address-cells = <1>;
82162306a36Sopenharmony_ci			#size-cells = <1>;
82262306a36Sopenharmony_ci			ranges = <0x50000000 0x50000000 0x00001000>, /* regs */
82362306a36Sopenharmony_ci				 <0x00000000 0x00000000 0x40000000>; /* data */
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci			gpmc: gpmc@50000000 {
82662306a36Sopenharmony_ci				compatible = "ti,am3352-gpmc";
82762306a36Sopenharmony_ci				reg = <0x50000000 0x37c>;      /* device IO registers */
82862306a36Sopenharmony_ci				interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
82962306a36Sopenharmony_ci				dmas = <&edma_xbar 4 0>;
83062306a36Sopenharmony_ci				dma-names = "rxtx";
83162306a36Sopenharmony_ci				gpmc,num-cs = <8>;
83262306a36Sopenharmony_ci				gpmc,num-waitpins = <2>;
83362306a36Sopenharmony_ci				#address-cells = <2>;
83462306a36Sopenharmony_ci				#size-cells = <1>;
83562306a36Sopenharmony_ci				interrupt-controller;
83662306a36Sopenharmony_ci				#interrupt-cells = <2>;
83762306a36Sopenharmony_ci				gpio-controller;
83862306a36Sopenharmony_ci				#gpio-cells = <2>;
83962306a36Sopenharmony_ci				status = "disabled";
84062306a36Sopenharmony_ci			};
84162306a36Sopenharmony_ci		};
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ci		target-module@56000000 {
84462306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
84562306a36Sopenharmony_ci			reg = <0x5600fe00 0x4>,
84662306a36Sopenharmony_ci			      <0x5600fe10 0x4>;
84762306a36Sopenharmony_ci			reg-names = "rev", "sysc";
84862306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
84962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
85062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
85162306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
85262306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
85362306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
85462306a36Sopenharmony_ci			clocks = <&gpu_clkctrl DRA7_GPU_CLKCTRL 0>;
85562306a36Sopenharmony_ci			clock-names = "fck";
85662306a36Sopenharmony_ci			#address-cells = <1>;
85762306a36Sopenharmony_ci			#size-cells = <1>;
85862306a36Sopenharmony_ci			ranges = <0 0x56000000 0x2000000>;
85962306a36Sopenharmony_ci		};
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci		crossbar_mpu: crossbar@4a002a48 {
86262306a36Sopenharmony_ci			compatible = "ti,irq-crossbar";
86362306a36Sopenharmony_ci			reg = <0x4a002a48 0x130>;
86462306a36Sopenharmony_ci			interrupt-controller;
86562306a36Sopenharmony_ci			interrupt-parent = <&wakeupgen>;
86662306a36Sopenharmony_ci			#interrupt-cells = <3>;
86762306a36Sopenharmony_ci			ti,max-irqs = <160>;
86862306a36Sopenharmony_ci			ti,max-crossbar-sources = <MAX_SOURCES>;
86962306a36Sopenharmony_ci			ti,reg-size = <2>;
87062306a36Sopenharmony_ci			ti,irqs-reserved = <0 1 2 3 5 6 131 132>;
87162306a36Sopenharmony_ci			ti,irqs-skip = <10 133 139 140>;
87262306a36Sopenharmony_ci			ti,irqs-safe-map = <0>;
87362306a36Sopenharmony_ci		};
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ci		target-module@58000000 {
87662306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
87762306a36Sopenharmony_ci			reg = <0x58000000 4>,
87862306a36Sopenharmony_ci			      <0x58000014 4>;
87962306a36Sopenharmony_ci			reg-names = "rev", "syss";
88062306a36Sopenharmony_ci			ti,syss-mask = <1>;
88162306a36Sopenharmony_ci			clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 0>,
88262306a36Sopenharmony_ci				 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
88362306a36Sopenharmony_ci				 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>,
88462306a36Sopenharmony_ci				 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 11>;
88562306a36Sopenharmony_ci			clock-names = "fck", "hdmi_clk", "sys_clk", "tv_clk";
88662306a36Sopenharmony_ci			#address-cells = <1>;
88762306a36Sopenharmony_ci			#size-cells = <1>;
88862306a36Sopenharmony_ci			ranges = <0 0x58000000 0x800000>;
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci			dss: dss@0 {
89162306a36Sopenharmony_ci				compatible = "ti,dra7-dss";
89262306a36Sopenharmony_ci				/* 'reg' defined in dra72x.dtsi and dra74x.dtsi */
89362306a36Sopenharmony_ci				/* 'clocks' defined in dra72x.dtsi and dra74x.dtsi */
89462306a36Sopenharmony_ci				status = "disabled";
89562306a36Sopenharmony_ci				/* CTRL_CORE_DSS_PLL_CONTROL */
89662306a36Sopenharmony_ci				syscon-pll-ctrl = <&scm_conf 0x538>;
89762306a36Sopenharmony_ci				#address-cells = <1>;
89862306a36Sopenharmony_ci				#size-cells = <1>;
89962306a36Sopenharmony_ci				ranges = <0 0 0x800000>;
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci				target-module@1000 {
90262306a36Sopenharmony_ci					compatible = "ti,sysc-omap2", "ti,sysc";
90362306a36Sopenharmony_ci					reg = <0x1000 0x4>,
90462306a36Sopenharmony_ci					      <0x1010 0x4>,
90562306a36Sopenharmony_ci					      <0x1014 0x4>;
90662306a36Sopenharmony_ci					reg-names = "rev", "sysc", "syss";
90762306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
90862306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
90962306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
91062306a36Sopenharmony_ci					ti,sysc-midle = <SYSC_IDLE_FORCE>,
91162306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
91262306a36Sopenharmony_ci							<SYSC_IDLE_SMART>;
91362306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
91462306a36Sopenharmony_ci							 SYSC_OMAP2_ENAWAKEUP |
91562306a36Sopenharmony_ci							 SYSC_OMAP2_SOFTRESET |
91662306a36Sopenharmony_ci							 SYSC_OMAP2_AUTOIDLE)>;
91762306a36Sopenharmony_ci					ti,syss-mask = <1>;
91862306a36Sopenharmony_ci					clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
91962306a36Sopenharmony_ci					clock-names = "fck";
92062306a36Sopenharmony_ci					#address-cells = <1>;
92162306a36Sopenharmony_ci					#size-cells = <1>;
92262306a36Sopenharmony_ci					ranges = <0 0x1000 0x1000>;
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci					dispc@0 {
92562306a36Sopenharmony_ci						compatible = "ti,dra7-dispc";
92662306a36Sopenharmony_ci						reg = <0 0x1000>;
92762306a36Sopenharmony_ci						interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
92862306a36Sopenharmony_ci						clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
92962306a36Sopenharmony_ci						clock-names = "fck";
93062306a36Sopenharmony_ci						/* CTRL_CORE_SMA_SW_1 */
93162306a36Sopenharmony_ci						syscon-pol = <&scm_conf 0x534>;
93262306a36Sopenharmony_ci					};
93362306a36Sopenharmony_ci				};
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci				target-module@40000 {
93662306a36Sopenharmony_ci					compatible = "ti,sysc-omap4", "ti,sysc";
93762306a36Sopenharmony_ci					reg = <0x40000 0x4>,
93862306a36Sopenharmony_ci					      <0x40010 0x4>;
93962306a36Sopenharmony_ci					reg-names = "rev", "sysc";
94062306a36Sopenharmony_ci					ti,sysc-sidle = <SYSC_IDLE_FORCE>,
94162306a36Sopenharmony_ci							<SYSC_IDLE_NO>,
94262306a36Sopenharmony_ci							<SYSC_IDLE_SMART>,
94362306a36Sopenharmony_ci							<SYSC_IDLE_SMART_WKUP>;
94462306a36Sopenharmony_ci					ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET)>;
94562306a36Sopenharmony_ci					clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
94662306a36Sopenharmony_ci						 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
94762306a36Sopenharmony_ci					clock-names = "fck", "dss_clk";
94862306a36Sopenharmony_ci					#address-cells = <1>;
94962306a36Sopenharmony_ci					#size-cells = <1>;
95062306a36Sopenharmony_ci					ranges = <0 0x40000 0x40000>;
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_ci					hdmi: encoder@0 {
95362306a36Sopenharmony_ci						compatible = "ti,dra7-hdmi";
95462306a36Sopenharmony_ci						reg = <0 0x200>,
95562306a36Sopenharmony_ci						      <0x200 0x80>,
95662306a36Sopenharmony_ci						      <0x300 0x80>,
95762306a36Sopenharmony_ci						      <0x20000 0x19000>;
95862306a36Sopenharmony_ci						reg-names = "wp", "pll", "phy", "core";
95962306a36Sopenharmony_ci						interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
96062306a36Sopenharmony_ci						status = "disabled";
96162306a36Sopenharmony_ci						clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
96262306a36Sopenharmony_ci							 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>;
96362306a36Sopenharmony_ci						clock-names = "fck", "sys_clk";
96462306a36Sopenharmony_ci						dmas = <&sdma_xbar 76>;
96562306a36Sopenharmony_ci						dma-names = "audio_tx";
96662306a36Sopenharmony_ci					};
96762306a36Sopenharmony_ci				};
96862306a36Sopenharmony_ci			};
96962306a36Sopenharmony_ci		};
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci		target-module@59000000 {
97262306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
97362306a36Sopenharmony_ci			reg = <0x59000020 0x4>;
97462306a36Sopenharmony_ci			reg-names = "rev";
97562306a36Sopenharmony_ci			clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>;
97662306a36Sopenharmony_ci			clock-names = "fck";
97762306a36Sopenharmony_ci			#address-cells = <1>;
97862306a36Sopenharmony_ci			#size-cells = <1>;
97962306a36Sopenharmony_ci			ranges = <0x0 0x59000000 0x1000>;
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ci			bb2d: gpu@0 {
98262306a36Sopenharmony_ci				compatible = "vivante,gc";
98362306a36Sopenharmony_ci				reg = <0x0 0x700>;
98462306a36Sopenharmony_ci				interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
98562306a36Sopenharmony_ci				clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>;
98662306a36Sopenharmony_ci				clock-names = "core";
98762306a36Sopenharmony_ci			};
98862306a36Sopenharmony_ci		};
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci		aes1_target: target-module@4b500000 {
99162306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
99262306a36Sopenharmony_ci			reg = <0x4b500080 0x4>,
99362306a36Sopenharmony_ci			      <0x4b500084 0x4>,
99462306a36Sopenharmony_ci			      <0x4b500088 0x4>;
99562306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
99662306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
99762306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
99862306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
99962306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
100062306a36Sopenharmony_ci					<SYSC_IDLE_SMART>,
100162306a36Sopenharmony_ci					<SYSC_IDLE_SMART_WKUP>;
100262306a36Sopenharmony_ci			ti,syss-mask = <1>;
100362306a36Sopenharmony_ci			/* Domains (P, C): per_pwrdm, l4sec_clkdm */
100462306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl DRA7_L4SEC_AES1_CLKCTRL 0>;
100562306a36Sopenharmony_ci			clock-names = "fck";
100662306a36Sopenharmony_ci			#address-cells = <1>;
100762306a36Sopenharmony_ci			#size-cells = <1>;
100862306a36Sopenharmony_ci			ranges = <0x0 0x4b500000 0x1000>;
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci			aes1: aes@0 {
101162306a36Sopenharmony_ci				compatible = "ti,omap4-aes";
101262306a36Sopenharmony_ci				reg = <0 0xa0>;
101362306a36Sopenharmony_ci				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
101462306a36Sopenharmony_ci				dmas = <&edma_xbar 111 0>, <&edma_xbar 110 0>;
101562306a36Sopenharmony_ci				dma-names = "tx", "rx";
101662306a36Sopenharmony_ci				clocks = <&l3_iclk_div>;
101762306a36Sopenharmony_ci				clock-names = "fck";
101862306a36Sopenharmony_ci			};
101962306a36Sopenharmony_ci		};
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_ci		aes2_target: target-module@4b700000 {
102262306a36Sopenharmony_ci			compatible = "ti,sysc-omap2", "ti,sysc";
102362306a36Sopenharmony_ci			reg = <0x4b700080 0x4>,
102462306a36Sopenharmony_ci			      <0x4b700084 0x4>,
102562306a36Sopenharmony_ci			      <0x4b700088 0x4>;
102662306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
102762306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
102862306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
102962306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
103062306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
103162306a36Sopenharmony_ci					<SYSC_IDLE_SMART>,
103262306a36Sopenharmony_ci					<SYSC_IDLE_SMART_WKUP>;
103362306a36Sopenharmony_ci			ti,syss-mask = <1>;
103462306a36Sopenharmony_ci			/* Domains (P, C): per_pwrdm, l4sec_clkdm */
103562306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl DRA7_L4SEC_AES2_CLKCTRL 0>;
103662306a36Sopenharmony_ci			clock-names = "fck";
103762306a36Sopenharmony_ci			#address-cells = <1>;
103862306a36Sopenharmony_ci			#size-cells = <1>;
103962306a36Sopenharmony_ci			ranges = <0x0 0x4b700000 0x1000>;
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_ci			aes2: aes@0 {
104262306a36Sopenharmony_ci				compatible = "ti,omap4-aes";
104362306a36Sopenharmony_ci				reg = <0 0xa0>;
104462306a36Sopenharmony_ci				interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
104562306a36Sopenharmony_ci				dmas = <&edma_xbar 114 0>, <&edma_xbar 113 0>;
104662306a36Sopenharmony_ci				dma-names = "tx", "rx";
104762306a36Sopenharmony_ci				clocks = <&l3_iclk_div>;
104862306a36Sopenharmony_ci				clock-names = "fck";
104962306a36Sopenharmony_ci			};
105062306a36Sopenharmony_ci		};
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_ci		sham1_target: target-module@4b101000 {
105362306a36Sopenharmony_ci			compatible = "ti,sysc-omap3-sham", "ti,sysc";
105462306a36Sopenharmony_ci			reg = <0x4b101100 0x4>,
105562306a36Sopenharmony_ci			      <0x4b101110 0x4>,
105662306a36Sopenharmony_ci			      <0x4b101114 0x4>;
105762306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
105862306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
105962306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
106062306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
106162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
106262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
106362306a36Sopenharmony_ci			ti,syss-mask = <1>;
106462306a36Sopenharmony_ci			/* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
106562306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl DRA7_L4SEC_SHAM_CLKCTRL 0>;
106662306a36Sopenharmony_ci			clock-names = "fck";
106762306a36Sopenharmony_ci			#address-cells = <1>;
106862306a36Sopenharmony_ci			#size-cells = <1>;
106962306a36Sopenharmony_ci			ranges = <0x0 0x4b101000 0x1000>;
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci			sham1: sham@0 {
107262306a36Sopenharmony_ci				compatible = "ti,omap5-sham";
107362306a36Sopenharmony_ci				reg = <0 0x300>;
107462306a36Sopenharmony_ci				interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
107562306a36Sopenharmony_ci				dmas = <&edma_xbar 119 0>;
107662306a36Sopenharmony_ci				dma-names = "rx";
107762306a36Sopenharmony_ci				clocks = <&l3_iclk_div>;
107862306a36Sopenharmony_ci				clock-names = "fck";
107962306a36Sopenharmony_ci			};
108062306a36Sopenharmony_ci		};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ci		sham2_target: target-module@42701000 {
108362306a36Sopenharmony_ci			compatible = "ti,sysc-omap3-sham", "ti,sysc";
108462306a36Sopenharmony_ci			reg = <0x42701100 0x4>,
108562306a36Sopenharmony_ci			      <0x42701110 0x4>,
108662306a36Sopenharmony_ci			      <0x42701114 0x4>;
108762306a36Sopenharmony_ci			reg-names = "rev", "sysc", "syss";
108862306a36Sopenharmony_ci			ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
108962306a36Sopenharmony_ci					 SYSC_OMAP2_AUTOIDLE)>;
109062306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
109162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
109262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
109362306a36Sopenharmony_ci			ti,syss-mask = <1>;
109462306a36Sopenharmony_ci			/* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
109562306a36Sopenharmony_ci			clocks = <&l4sec_clkctrl DRA7_L4SEC_SHAM2_CLKCTRL 0>;
109662306a36Sopenharmony_ci			clock-names = "fck";
109762306a36Sopenharmony_ci			#address-cells = <1>;
109862306a36Sopenharmony_ci			#size-cells = <1>;
109962306a36Sopenharmony_ci			ranges = <0x0 0x42701000 0x1000>;
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_ci			sham2: sham@0 {
110262306a36Sopenharmony_ci				compatible = "ti,omap5-sham";
110362306a36Sopenharmony_ci				reg = <0 0x300>;
110462306a36Sopenharmony_ci				interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
110562306a36Sopenharmony_ci				dmas = <&edma_xbar 165 0>;
110662306a36Sopenharmony_ci				dma-names = "rx";
110762306a36Sopenharmony_ci				clocks = <&l3_iclk_div>;
110862306a36Sopenharmony_ci				clock-names = "fck";
110962306a36Sopenharmony_ci			};
111062306a36Sopenharmony_ci		};
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci		iva_hd_target: target-module@5a000000 {
111362306a36Sopenharmony_ci			compatible = "ti,sysc-omap4", "ti,sysc";
111462306a36Sopenharmony_ci			reg = <0x5a05a400 0x4>,
111562306a36Sopenharmony_ci			      <0x5a05a410 0x4>;
111662306a36Sopenharmony_ci			reg-names = "rev", "sysc";
111762306a36Sopenharmony_ci			ti,sysc-midle = <SYSC_IDLE_FORCE>,
111862306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
111962306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
112062306a36Sopenharmony_ci			ti,sysc-sidle = <SYSC_IDLE_FORCE>,
112162306a36Sopenharmony_ci					<SYSC_IDLE_NO>,
112262306a36Sopenharmony_ci					<SYSC_IDLE_SMART>;
112362306a36Sopenharmony_ci			power-domains = <&prm_iva>;
112462306a36Sopenharmony_ci			resets = <&prm_iva 2>;
112562306a36Sopenharmony_ci			reset-names = "rstctrl";
112662306a36Sopenharmony_ci			clocks = <&iva_clkctrl DRA7_IVA_CLKCTRL 0>;
112762306a36Sopenharmony_ci			clock-names = "fck";
112862306a36Sopenharmony_ci			#address-cells = <1>;
112962306a36Sopenharmony_ci			#size-cells = <1>;
113062306a36Sopenharmony_ci			ranges = <0x5a000000 0x5a000000 0x1000000>,
113162306a36Sopenharmony_ci				 <0x5b000000 0x5b000000 0x1000000>;
113262306a36Sopenharmony_ci
113362306a36Sopenharmony_ci			iva {
113462306a36Sopenharmony_ci				compatible = "ti,ivahd";
113562306a36Sopenharmony_ci			};
113662306a36Sopenharmony_ci		};
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci		opp_supply_mpu: opp-supply@4a003b20 {
113962306a36Sopenharmony_ci			compatible = "ti,omap5-opp-supply";
114062306a36Sopenharmony_ci			reg = <0x4a003b20 0xc>;
114162306a36Sopenharmony_ci			ti,efuse-settings = <
114262306a36Sopenharmony_ci			/* uV   offset */
114362306a36Sopenharmony_ci			1060000 0x0
114462306a36Sopenharmony_ci			1160000 0x4
114562306a36Sopenharmony_ci			1210000 0x8
114662306a36Sopenharmony_ci			>;
114762306a36Sopenharmony_ci			ti,absolute-max-voltage-uv = <1500000>;
114862306a36Sopenharmony_ci		};
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	};
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_ci	thermal_zones: thermal-zones {
115362306a36Sopenharmony_ci		#include "omap4-cpu-thermal.dtsi"
115462306a36Sopenharmony_ci		#include "omap5-gpu-thermal.dtsi"
115562306a36Sopenharmony_ci		#include "omap5-core-thermal.dtsi"
115662306a36Sopenharmony_ci		#include "dra7-dspeve-thermal.dtsi"
115762306a36Sopenharmony_ci		#include "dra7-iva-thermal.dtsi"
115862306a36Sopenharmony_ci	};
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_ci};
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_ci&cpu_thermal {
116362306a36Sopenharmony_ci	polling-delay = <500>; /* milliseconds */
116462306a36Sopenharmony_ci	coefficients = <0 2000>;
116562306a36Sopenharmony_ci};
116662306a36Sopenharmony_ci
116762306a36Sopenharmony_ci&gpu_thermal {
116862306a36Sopenharmony_ci	coefficients = <0 2000>;
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_ci&core_thermal {
117262306a36Sopenharmony_ci	coefficients = <0 2000>;
117362306a36Sopenharmony_ci};
117462306a36Sopenharmony_ci
117562306a36Sopenharmony_ci&dspeve_thermal {
117662306a36Sopenharmony_ci	coefficients = <0 2000>;
117762306a36Sopenharmony_ci};
117862306a36Sopenharmony_ci
117962306a36Sopenharmony_ci&iva_thermal {
118062306a36Sopenharmony_ci	coefficients = <0 2000>;
118162306a36Sopenharmony_ci};
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci&cpu_crit {
118462306a36Sopenharmony_ci	temperature = <120000>; /* milli Celsius */
118562306a36Sopenharmony_ci};
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci&core_crit {
118862306a36Sopenharmony_ci	temperature = <120000>; /* milli Celsius */
118962306a36Sopenharmony_ci};
119062306a36Sopenharmony_ci
119162306a36Sopenharmony_ci&gpu_crit {
119262306a36Sopenharmony_ci	temperature = <120000>; /* milli Celsius */
119362306a36Sopenharmony_ci};
119462306a36Sopenharmony_ci
119562306a36Sopenharmony_ci&dspeve_crit {
119662306a36Sopenharmony_ci	temperature = <120000>; /* milli Celsius */
119762306a36Sopenharmony_ci};
119862306a36Sopenharmony_ci
119962306a36Sopenharmony_ci&iva_crit {
120062306a36Sopenharmony_ci	temperature = <120000>; /* milli Celsius */
120162306a36Sopenharmony_ci};
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_ci#include "dra7-l4.dtsi"
120462306a36Sopenharmony_ci#include "dra7xx-clocks.dtsi"
120562306a36Sopenharmony_ci
120662306a36Sopenharmony_ci&prm {
120762306a36Sopenharmony_ci	prm_mpu: prm@300 {
120862306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
120962306a36Sopenharmony_ci		reg = <0x300 0x100>;
121062306a36Sopenharmony_ci		#power-domain-cells = <0>;
121162306a36Sopenharmony_ci	};
121262306a36Sopenharmony_ci
121362306a36Sopenharmony_ci	prm_dsp1: prm@400 {
121462306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
121562306a36Sopenharmony_ci		reg = <0x400 0x100>;
121662306a36Sopenharmony_ci		#reset-cells = <1>;
121762306a36Sopenharmony_ci		#power-domain-cells = <0>;
121862306a36Sopenharmony_ci	};
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_ci	prm_ipu: prm@500 {
122162306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
122262306a36Sopenharmony_ci		reg = <0x500 0x100>;
122362306a36Sopenharmony_ci		#reset-cells = <1>;
122462306a36Sopenharmony_ci		#power-domain-cells = <0>;
122562306a36Sopenharmony_ci	};
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_ci	prm_coreaon: prm@628 {
122862306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
122962306a36Sopenharmony_ci		reg = <0x628 0xd8>;
123062306a36Sopenharmony_ci		#power-domain-cells = <0>;
123162306a36Sopenharmony_ci	};
123262306a36Sopenharmony_ci
123362306a36Sopenharmony_ci	prm_core: prm@700 {
123462306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
123562306a36Sopenharmony_ci		reg = <0x700 0x100>;
123662306a36Sopenharmony_ci		#reset-cells = <1>;
123762306a36Sopenharmony_ci		#power-domain-cells = <0>;
123862306a36Sopenharmony_ci	};
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_ci	prm_iva: prm@f00 {
124162306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
124262306a36Sopenharmony_ci		reg = <0xf00 0x100>;
124362306a36Sopenharmony_ci		#reset-cells = <1>;
124462306a36Sopenharmony_ci		#power-domain-cells = <0>;
124562306a36Sopenharmony_ci	};
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_ci	prm_cam: prm@1000 {
124862306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
124962306a36Sopenharmony_ci		reg = <0x1000 0x100>;
125062306a36Sopenharmony_ci		#power-domain-cells = <0>;
125162306a36Sopenharmony_ci	};
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci	prm_dss: prm@1100 {
125462306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
125562306a36Sopenharmony_ci		reg = <0x1100 0x100>;
125662306a36Sopenharmony_ci		#power-domain-cells = <0>;
125762306a36Sopenharmony_ci	};
125862306a36Sopenharmony_ci
125962306a36Sopenharmony_ci	prm_gpu: prm@1200 {
126062306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
126162306a36Sopenharmony_ci		reg = <0x1200 0x100>;
126262306a36Sopenharmony_ci		#power-domain-cells = <0>;
126362306a36Sopenharmony_ci	};
126462306a36Sopenharmony_ci
126562306a36Sopenharmony_ci	prm_l3init: prm@1300 {
126662306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
126762306a36Sopenharmony_ci		reg = <0x1300 0x100>;
126862306a36Sopenharmony_ci		#reset-cells = <1>;
126962306a36Sopenharmony_ci		#power-domain-cells = <0>;
127062306a36Sopenharmony_ci	};
127162306a36Sopenharmony_ci
127262306a36Sopenharmony_ci	prm_l4per: prm@1400 {
127362306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
127462306a36Sopenharmony_ci		reg = <0x1400 0x100>;
127562306a36Sopenharmony_ci		#power-domain-cells = <0>;
127662306a36Sopenharmony_ci	};
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_ci	prm_custefuse: prm@1600 {
127962306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
128062306a36Sopenharmony_ci		reg = <0x1600 0x100>;
128162306a36Sopenharmony_ci		#power-domain-cells = <0>;
128262306a36Sopenharmony_ci	};
128362306a36Sopenharmony_ci
128462306a36Sopenharmony_ci	prm_wkupaon: prm@1724 {
128562306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
128662306a36Sopenharmony_ci		reg = <0x1724 0x100>;
128762306a36Sopenharmony_ci		#power-domain-cells = <0>;
128862306a36Sopenharmony_ci	};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	prm_dsp2: prm@1b00 {
129162306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
129262306a36Sopenharmony_ci		reg = <0x1b00 0x40>;
129362306a36Sopenharmony_ci		#reset-cells = <1>;
129462306a36Sopenharmony_ci		#power-domain-cells = <0>;
129562306a36Sopenharmony_ci	};
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_ci	prm_eve1: prm@1b40 {
129862306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
129962306a36Sopenharmony_ci		reg = <0x1b40 0x40>;
130062306a36Sopenharmony_ci		#power-domain-cells = <0>;
130162306a36Sopenharmony_ci	};
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_ci	prm_eve2: prm@1b80 {
130462306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
130562306a36Sopenharmony_ci		reg = <0x1b80 0x40>;
130662306a36Sopenharmony_ci		#power-domain-cells = <0>;
130762306a36Sopenharmony_ci	};
130862306a36Sopenharmony_ci
130962306a36Sopenharmony_ci	prm_eve3: prm@1bc0 {
131062306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
131162306a36Sopenharmony_ci		reg = <0x1bc0 0x40>;
131262306a36Sopenharmony_ci		#power-domain-cells = <0>;
131362306a36Sopenharmony_ci	};
131462306a36Sopenharmony_ci
131562306a36Sopenharmony_ci	prm_eve4: prm@1c00 {
131662306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
131762306a36Sopenharmony_ci		reg = <0x1c00 0x60>;
131862306a36Sopenharmony_ci		#power-domain-cells = <0>;
131962306a36Sopenharmony_ci	};
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_ci	prm_rtc: prm@1c60 {
132262306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
132362306a36Sopenharmony_ci		reg = <0x1c60 0x20>;
132462306a36Sopenharmony_ci		#power-domain-cells = <0>;
132562306a36Sopenharmony_ci	};
132662306a36Sopenharmony_ci
132762306a36Sopenharmony_ci	prm_vpe: prm@1c80 {
132862306a36Sopenharmony_ci		compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
132962306a36Sopenharmony_ci		reg = <0x1c80 0x80>;
133062306a36Sopenharmony_ci		#power-domain-cells = <0>;
133162306a36Sopenharmony_ci	};
133262306a36Sopenharmony_ci};
133362306a36Sopenharmony_ci
133462306a36Sopenharmony_ci/* Preferred always-on timer for clockevent */
133562306a36Sopenharmony_ci&timer1_target {
133662306a36Sopenharmony_ci	ti,no-reset-on-init;
133762306a36Sopenharmony_ci	ti,no-idle;
133862306a36Sopenharmony_ci	timer@0 {
133962306a36Sopenharmony_ci		assigned-clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>;
134062306a36Sopenharmony_ci		assigned-clock-parents = <&sys_32k_ck>;
134162306a36Sopenharmony_ci	};
134262306a36Sopenharmony_ci};
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_ci/* Local timers, see ARM architected timer wrap erratum i940 */
134562306a36Sopenharmony_ci&timer15_target {
134662306a36Sopenharmony_ci	ti,no-reset-on-init;
134762306a36Sopenharmony_ci	ti,no-idle;
134862306a36Sopenharmony_ci	timer@0 {
134962306a36Sopenharmony_ci		assigned-clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 24>;
135062306a36Sopenharmony_ci		assigned-clock-parents = <&timer_sys_clk_div>;
135162306a36Sopenharmony_ci	};
135262306a36Sopenharmony_ci};
135362306a36Sopenharmony_ci
135462306a36Sopenharmony_ci&timer16_target {
135562306a36Sopenharmony_ci	ti,no-reset-on-init;
135662306a36Sopenharmony_ci	ti,no-idle;
135762306a36Sopenharmony_ci	timer@0 {
135862306a36Sopenharmony_ci		assigned-clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 24>;
135962306a36Sopenharmony_ci		assigned-clock-parents = <&timer_sys_clk_div>;
136062306a36Sopenharmony_ci	};
136162306a36Sopenharmony_ci};
1362