162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Samsung Exynos5422 SoC cpu device tree source
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2015 Samsung Electronics Co., Ltd.
662306a36Sopenharmony_ci *		http://www.samsung.com
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * This file provides desired ordering for Exynos5422: CPU[0123] being the A7.
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci * The Exynos5420, 5422 and 5800 actually share the same CPU configuration
1162306a36Sopenharmony_ci * but particular boards choose different booting order.
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * Exynos5420 and Exynos5800 always boot from Cortex-A15. On Exynos5422
1462306a36Sopenharmony_ci * booting cluster (big or LITTLE) is chosen by IROM code by reading
1562306a36Sopenharmony_ci * the gpg2-1 GPIO. By default all Exynos5422 based boards choose booting
1662306a36Sopenharmony_ci * from the LITTLE: Cortex-A7.
1762306a36Sopenharmony_ci */
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/ {
2062306a36Sopenharmony_ci	cpus {
2162306a36Sopenharmony_ci		#address-cells = <1>;
2262306a36Sopenharmony_ci		#size-cells = <0>;
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci		cpu-map {
2562306a36Sopenharmony_ci			cluster0 {
2662306a36Sopenharmony_ci				core0 {
2762306a36Sopenharmony_ci					cpu = <&cpu0>;
2862306a36Sopenharmony_ci				};
2962306a36Sopenharmony_ci				core1 {
3062306a36Sopenharmony_ci					cpu = <&cpu1>;
3162306a36Sopenharmony_ci				};
3262306a36Sopenharmony_ci				core2 {
3362306a36Sopenharmony_ci					cpu = <&cpu2>;
3462306a36Sopenharmony_ci				};
3562306a36Sopenharmony_ci				core3 {
3662306a36Sopenharmony_ci					cpu = <&cpu3>;
3762306a36Sopenharmony_ci				};
3862306a36Sopenharmony_ci			};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci			cluster1 {
4162306a36Sopenharmony_ci				core0 {
4262306a36Sopenharmony_ci					cpu = <&cpu4>;
4362306a36Sopenharmony_ci				};
4462306a36Sopenharmony_ci				core1 {
4562306a36Sopenharmony_ci					cpu = <&cpu5>;
4662306a36Sopenharmony_ci				};
4762306a36Sopenharmony_ci				core2 {
4862306a36Sopenharmony_ci					cpu = <&cpu6>;
4962306a36Sopenharmony_ci				};
5062306a36Sopenharmony_ci				core3 {
5162306a36Sopenharmony_ci					cpu = <&cpu7>;
5262306a36Sopenharmony_ci				};
5362306a36Sopenharmony_ci			};
5462306a36Sopenharmony_ci		};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci		cpu0: cpu@100 {
5762306a36Sopenharmony_ci			device_type = "cpu";
5862306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
5962306a36Sopenharmony_ci			reg = <0x100>;
6062306a36Sopenharmony_ci			clocks = <&clock CLK_KFC_CLK>;
6162306a36Sopenharmony_ci			clock-frequency = <1000000000>;
6262306a36Sopenharmony_ci			cci-control-port = <&cci_control0>;
6362306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a7_opp_table>;
6462306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
6562306a36Sopenharmony_ci			capacity-dmips-mhz = <539>;
6662306a36Sopenharmony_ci			dynamic-power-coefficient = <90>;
6762306a36Sopenharmony_ci		};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci		cpu1: cpu@101 {
7062306a36Sopenharmony_ci			device_type = "cpu";
7162306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
7262306a36Sopenharmony_ci			reg = <0x101>;
7362306a36Sopenharmony_ci			clocks = <&clock CLK_KFC_CLK>;
7462306a36Sopenharmony_ci			clock-frequency = <1000000000>;
7562306a36Sopenharmony_ci			cci-control-port = <&cci_control0>;
7662306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a7_opp_table>;
7762306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
7862306a36Sopenharmony_ci			capacity-dmips-mhz = <539>;
7962306a36Sopenharmony_ci			dynamic-power-coefficient = <90>;
8062306a36Sopenharmony_ci		};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci		cpu2: cpu@102 {
8362306a36Sopenharmony_ci			device_type = "cpu";
8462306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
8562306a36Sopenharmony_ci			reg = <0x102>;
8662306a36Sopenharmony_ci			clocks = <&clock CLK_KFC_CLK>;
8762306a36Sopenharmony_ci			clock-frequency = <1000000000>;
8862306a36Sopenharmony_ci			cci-control-port = <&cci_control0>;
8962306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a7_opp_table>;
9062306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
9162306a36Sopenharmony_ci			capacity-dmips-mhz = <539>;
9262306a36Sopenharmony_ci			dynamic-power-coefficient = <90>;
9362306a36Sopenharmony_ci		};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci		cpu3: cpu@103 {
9662306a36Sopenharmony_ci			device_type = "cpu";
9762306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
9862306a36Sopenharmony_ci			reg = <0x103>;
9962306a36Sopenharmony_ci			clocks = <&clock CLK_KFC_CLK>;
10062306a36Sopenharmony_ci			clock-frequency = <1000000000>;
10162306a36Sopenharmony_ci			cci-control-port = <&cci_control0>;
10262306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a7_opp_table>;
10362306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
10462306a36Sopenharmony_ci			capacity-dmips-mhz = <539>;
10562306a36Sopenharmony_ci			dynamic-power-coefficient = <90>;
10662306a36Sopenharmony_ci		};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci		cpu4: cpu@0 {
10962306a36Sopenharmony_ci			device_type = "cpu";
11062306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
11162306a36Sopenharmony_ci			reg = <0x0>;
11262306a36Sopenharmony_ci			clocks = <&clock CLK_ARM_CLK>;
11362306a36Sopenharmony_ci			clock-frequency = <1800000000>;
11462306a36Sopenharmony_ci			cci-control-port = <&cci_control1>;
11562306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a15_opp_table>;
11662306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
11762306a36Sopenharmony_ci			capacity-dmips-mhz = <1024>;
11862306a36Sopenharmony_ci			dynamic-power-coefficient = <310>;
11962306a36Sopenharmony_ci		};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci		cpu5: cpu@1 {
12262306a36Sopenharmony_ci			device_type = "cpu";
12362306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
12462306a36Sopenharmony_ci			reg = <0x1>;
12562306a36Sopenharmony_ci			clocks = <&clock CLK_ARM_CLK>;
12662306a36Sopenharmony_ci			clock-frequency = <1800000000>;
12762306a36Sopenharmony_ci			cci-control-port = <&cci_control1>;
12862306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a15_opp_table>;
12962306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
13062306a36Sopenharmony_ci			capacity-dmips-mhz = <1024>;
13162306a36Sopenharmony_ci			dynamic-power-coefficient = <310>;
13262306a36Sopenharmony_ci		};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci		cpu6: cpu@2 {
13562306a36Sopenharmony_ci			device_type = "cpu";
13662306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
13762306a36Sopenharmony_ci			reg = <0x2>;
13862306a36Sopenharmony_ci			clocks = <&clock CLK_ARM_CLK>;
13962306a36Sopenharmony_ci			clock-frequency = <1800000000>;
14062306a36Sopenharmony_ci			cci-control-port = <&cci_control1>;
14162306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a15_opp_table>;
14262306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
14362306a36Sopenharmony_ci			capacity-dmips-mhz = <1024>;
14462306a36Sopenharmony_ci			dynamic-power-coefficient = <310>;
14562306a36Sopenharmony_ci		};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci		cpu7: cpu@3 {
14862306a36Sopenharmony_ci			device_type = "cpu";
14962306a36Sopenharmony_ci			compatible = "arm,cortex-a15";
15062306a36Sopenharmony_ci			reg = <0x3>;
15162306a36Sopenharmony_ci			clocks = <&clock CLK_ARM_CLK>;
15262306a36Sopenharmony_ci			clock-frequency = <1800000000>;
15362306a36Sopenharmony_ci			cci-control-port = <&cci_control1>;
15462306a36Sopenharmony_ci			operating-points-v2 = <&cluster_a15_opp_table>;
15562306a36Sopenharmony_ci			#cooling-cells = <2>; /* min followed by max */
15662306a36Sopenharmony_ci			capacity-dmips-mhz = <1024>;
15762306a36Sopenharmony_ci			dynamic-power-coefficient = <310>;
15862306a36Sopenharmony_ci		};
15962306a36Sopenharmony_ci	};
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci&arm_a7_pmu {
16362306a36Sopenharmony_ci	interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
16462306a36Sopenharmony_ci	status = "okay";
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci&arm_a15_pmu {
16862306a36Sopenharmony_ci	interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
16962306a36Sopenharmony_ci	status = "okay";
17062306a36Sopenharmony_ci};
171