162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Samsung's Exynos3250 based ARTIK5 evaluation board device tree source
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2016 Samsung Electronics Co., Ltd.
662306a36Sopenharmony_ci *		http://www.samsung.com
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Device tree source file for Samsung's ARTIK5 evaluation board
962306a36Sopenharmony_ci * which is based on Samsung Exynos3250 SoC.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/dts-v1/;
1362306a36Sopenharmony_ci#include "exynos3250-artik5.dtsi"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/ {
1662306a36Sopenharmony_ci	model = "Samsung ARTIK5 evaluation board";
1762306a36Sopenharmony_ci	compatible = "samsung,artik5-eval", "samsung,artik5",
1862306a36Sopenharmony_ci			"samsung,exynos3250", "samsung,exynos3";
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci	aliases {
2162306a36Sopenharmony_ci		mmc0 = &mshc_2;
2262306a36Sopenharmony_ci	};
2362306a36Sopenharmony_ci};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci&mshc_2 {
2662306a36Sopenharmony_ci	cap-sd-highspeed;
2762306a36Sopenharmony_ci	disable-wp;
2862306a36Sopenharmony_ci	vqmmc-supply = <&ldo3_reg>;
2962306a36Sopenharmony_ci	card-detect-delay = <200>;
3062306a36Sopenharmony_ci	clock-frequency = <100000000>;
3162306a36Sopenharmony_ci	max-frequency = <100000000>;
3262306a36Sopenharmony_ci	samsung,dw-mshc-ciu-div = <1>;
3362306a36Sopenharmony_ci	samsung,dw-mshc-sdr-timing = <0 1>;
3462306a36Sopenharmony_ci	samsung,dw-mshc-ddr-timing = <1 2>;
3562306a36Sopenharmony_ci	pinctrl-names = "default";
3662306a36Sopenharmony_ci	pinctrl-0 = <&sd2_cmd &sd2_clk &sd2_cd &sd2_bus1 &sd2_bus4>;
3762306a36Sopenharmony_ci	bus-width = <4>;
3862306a36Sopenharmony_ci	status = "okay";
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci&serial_2 {
4262306a36Sopenharmony_ci	status = "okay";
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci&spi_0 {
4662306a36Sopenharmony_ci	status = "okay";
4762306a36Sopenharmony_ci	cs-gpios = <&gpx3 4 GPIO_ACTIVE_LOW>, <0>;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	assigned-clocks = <&cmu CLK_MOUT_SPI0>, <&cmu CLK_DIV_SPI0>,
5062306a36Sopenharmony_ci			  <&cmu CLK_DIV_SPI0_PRE>, <&cmu CLK_SCLK_SPI0>;
5162306a36Sopenharmony_ci	assigned-clock-parents = <&cmu CLK_DIV_MPLL_PRE>, /* for: CLK_MOUT_SPI0 */
5262306a36Sopenharmony_ci				 <&cmu CLK_MOUT_SPI0>,    /* for: CLK_DIV_SPI0 */
5362306a36Sopenharmony_ci				 <&cmu CLK_DIV_SPI0>,     /* for: CLK_DIV_SPI0_PRE */
5462306a36Sopenharmony_ci				 <&cmu CLK_DIV_SPI0_PRE>; /* for: CLK_SCLK_SPI0 */
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	ethernet@0 {
5762306a36Sopenharmony_ci		compatible = "asix,ax88796c";
5862306a36Sopenharmony_ci		reg = <0x0>;
5962306a36Sopenharmony_ci		local-mac-address = [00 00 00 00 00 00]; /* Filled in by a boot-loader */
6062306a36Sopenharmony_ci		interrupt-parent = <&gpx2>;
6162306a36Sopenharmony_ci		interrupts = <0 IRQ_TYPE_LEVEL_LOW>;
6262306a36Sopenharmony_ci		spi-max-frequency = <40000000>;
6362306a36Sopenharmony_ci		reset-gpios = <&gpe0 2 GPIO_ACTIVE_LOW>;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci		controller-data {
6662306a36Sopenharmony_ci			samsung,spi-feedback-delay = <2>;
6762306a36Sopenharmony_ci		};
6862306a36Sopenharmony_ci	};
6962306a36Sopenharmony_ci};
70