162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR X11
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Device Tree Source for TQ-Systems TQMa7D board on MBa7 carrier board.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 TQ-Systems GmbH
662306a36Sopenharmony_ci * Author: Markus Niebel <Markus.Niebel@tq-group.com>
762306a36Sopenharmony_ci * Copyright (C) 2019 Bruno Thomsen <bruno.thomsen@gmail.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/dts-v1/;
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include "imx7d-tqma7.dtsi"
1362306a36Sopenharmony_ci#include "imx7-mba7.dtsi"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/ {
1662306a36Sopenharmony_ci	model = "TQ-Systems TQMa7D board on MBa7 carrier board";
1762306a36Sopenharmony_ci	compatible = "tq,imx7d-mba7", "tq,imx7d-tqma7", "fsl,imx7d";
1862306a36Sopenharmony_ci};
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci&fec2 {
2162306a36Sopenharmony_ci	pinctrl-names = "default";
2262306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_enet2>;
2362306a36Sopenharmony_ci	phy-mode = "rgmii-id";
2462306a36Sopenharmony_ci	phy-reset-gpios = <&gpio2 28 GPIO_ACTIVE_LOW>;
2562306a36Sopenharmony_ci	phy-reset-duration = <1>;
2662306a36Sopenharmony_ci	phy-supply = <&reg_fec2_pwdn>;
2762306a36Sopenharmony_ci	phy-handle = <&ethphy2_0>;
2862306a36Sopenharmony_ci	fsl,magic-packet;
2962306a36Sopenharmony_ci	status = "okay";
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci	mdio {
3262306a36Sopenharmony_ci		#address-cells = <1>;
3362306a36Sopenharmony_ci		#size-cells = <0>;
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci		ethphy2_0: ethernet-phy@0 {
3662306a36Sopenharmony_ci			compatible = "ethernet-phy-ieee802.3-c22";
3762306a36Sopenharmony_ci			reg = <0>;
3862306a36Sopenharmony_ci			ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
3962306a36Sopenharmony_ci			ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
4062306a36Sopenharmony_ci			ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
4162306a36Sopenharmony_ci			ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>;
4262306a36Sopenharmony_ci		};
4362306a36Sopenharmony_ci	};
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci&iomuxc {
4762306a36Sopenharmony_ci	pinctrl-names = "default";
4862306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_hog_mba7_1>;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	pinctrl_enet2: enet2grp {
5162306a36Sopenharmony_ci		fsl,pins = <
5262306a36Sopenharmony_ci			MX7D_PAD_SD2_CD_B__ENET2_MDIO			0x02
5362306a36Sopenharmony_ci			MX7D_PAD_SD2_WP__ENET2_MDC			0x00
5462306a36Sopenharmony_ci			MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC		0x71
5562306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0		0x71
5662306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1		0x71
5762306a36Sopenharmony_ci			MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2		0x71
5862306a36Sopenharmony_ci			MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3		0x71
5962306a36Sopenharmony_ci			MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL		0x71
6062306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC		0x79
6162306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0		0x79
6262306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1		0x79
6362306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2		0x79
6462306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3		0x79
6562306a36Sopenharmony_ci			MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL		0x79
6662306a36Sopenharmony_ci			/* Reset: SION, 100kPU, SRE_FAST, DSE_X1 */
6762306a36Sopenharmony_ci			MX7D_PAD_EPDC_BDR0__GPIO2_IO28		0x40000070
6862306a36Sopenharmony_ci			/* INT/PWDN: SION, 100kPU, HYS, SRE_FAST, DSE_X1 */
6962306a36Sopenharmony_ci			MX7D_PAD_EPDC_PWR_STAT__GPIO2_IO31	0x40000078
7062306a36Sopenharmony_ci		>;
7162306a36Sopenharmony_ci	};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	pinctrl_pcie: pciegrp {
7462306a36Sopenharmony_ci		fsl,pins = <
7562306a36Sopenharmony_ci			/* #pcie_wake */
7662306a36Sopenharmony_ci			MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30		0x70
7762306a36Sopenharmony_ci			/* #pcie_rst */
7862306a36Sopenharmony_ci			MX7D_PAD_SD2_CLK__GPIO5_IO12			0x70
7962306a36Sopenharmony_ci			/* #pcie_dis */
8062306a36Sopenharmony_ci			MX7D_PAD_EPDC_BDR1__GPIO2_IO29			0x70
8162306a36Sopenharmony_ci		>;
8262306a36Sopenharmony_ci	};
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci&iomuxc_lpsr {
8662306a36Sopenharmony_ci	pinctrl_usbotg2: usbotg2grp {
8762306a36Sopenharmony_ci		fsl,pins = <
8862306a36Sopenharmony_ci			MX7D_PAD_LPSR_GPIO1_IO06__USB_OTG2_OC	0x5c
8962306a36Sopenharmony_ci			MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7	0x59
9062306a36Sopenharmony_ci		>;
9162306a36Sopenharmony_ci	};
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci&pcie {
9562306a36Sopenharmony_ci	pinctrl-names = "default";
9662306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_pcie>;
9762306a36Sopenharmony_ci	/* 1.5V logically from 3.3V */
9862306a36Sopenharmony_ci	/* probe deferral not supported */
9962306a36Sopenharmony_ci	/* pcie-bus-supply = <&reg_mpcie_1v5>; */
10062306a36Sopenharmony_ci	reset-gpio = <&gpio5 12 GPIO_ACTIVE_LOW>;
10162306a36Sopenharmony_ci	status = "okay";
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci&usbotg2 {
10562306a36Sopenharmony_ci	pinctrl-names = "default";
10662306a36Sopenharmony_ci	pinctrl-0 = <&pinctrl_usbotg2>;
10762306a36Sopenharmony_ci	vbus-supply = <&reg_usb_otg2_vbus>;
10862306a36Sopenharmony_ci	srp-disable;
10962306a36Sopenharmony_ci	hnp-disable;
11062306a36Sopenharmony_ci	adp-disable;
11162306a36Sopenharmony_ci	dr_mode = "host";
11262306a36Sopenharmony_ci	status = "okay";
11362306a36Sopenharmony_ci};
114