162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2015 Savoir-faire Linux 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * This device tree is based on imx51-babbage.dts 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Licensed under the X11 license or the GPL v2 (or later) 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/dts-v1/; 1062306a36Sopenharmony_ci#include "imx51.dtsi" 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/ { 1362306a36Sopenharmony_ci model = "Technologic Systems TS-4800"; 1462306a36Sopenharmony_ci compatible = "technologic,imx51-ts4800", "fsl,imx51"; 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci chosen { 1762306a36Sopenharmony_ci stdout-path = &uart1; 1862306a36Sopenharmony_ci }; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci memory@90000000 { 2162306a36Sopenharmony_ci device_type = "memory"; 2262306a36Sopenharmony_ci reg = <0x90000000 0x10000000>; 2362306a36Sopenharmony_ci }; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci clocks { 2662306a36Sopenharmony_ci ckih1 { 2762306a36Sopenharmony_ci clock-frequency = <22579200>; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci ckih2 { 3162306a36Sopenharmony_ci clock-frequency = <24576000>; 3262306a36Sopenharmony_ci }; 3362306a36Sopenharmony_ci }; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci backlight_reg: regulator-backlight { 3662306a36Sopenharmony_ci compatible = "regulator-fixed"; 3762306a36Sopenharmony_ci pinctrl-names = "default"; 3862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_enable_lcd>; 3962306a36Sopenharmony_ci regulator-name = "enable_lcd_reg"; 4062306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 4162306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 4262306a36Sopenharmony_ci gpio = <&gpio4 9 GPIO_ACTIVE_HIGH>; 4362306a36Sopenharmony_ci enable-active-high; 4462306a36Sopenharmony_ci }; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci backlight: backlight { 4762306a36Sopenharmony_ci compatible = "pwm-backlight"; 4862306a36Sopenharmony_ci pwms = <&pwm1 0 78770>; 4962306a36Sopenharmony_ci brightness-levels = <0 150 200 255>; 5062306a36Sopenharmony_ci default-brightness-level = <1>; 5162306a36Sopenharmony_ci power-supply = <&backlight_reg>; 5262306a36Sopenharmony_ci }; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci display1: disp1 { 5562306a36Sopenharmony_ci compatible = "fsl,imx-parallel-display"; 5662306a36Sopenharmony_ci interface-pix-fmt = "rgb24"; 5762306a36Sopenharmony_ci pinctrl-names = "default"; 5862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_lcd>; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci display-timings { 6162306a36Sopenharmony_ci 800x480p60 { 6262306a36Sopenharmony_ci native-mode; 6362306a36Sopenharmony_ci clock-frequency = <30066000>; 6462306a36Sopenharmony_ci hactive = <800>; 6562306a36Sopenharmony_ci vactive = <480>; 6662306a36Sopenharmony_ci hfront-porch = <50>; 6762306a36Sopenharmony_ci hback-porch = <70>; 6862306a36Sopenharmony_ci hsync-len = <50>; 6962306a36Sopenharmony_ci vback-porch = <0>; 7062306a36Sopenharmony_ci vfront-porch = <0>; 7162306a36Sopenharmony_ci vsync-len = <50>; 7262306a36Sopenharmony_ci }; 7362306a36Sopenharmony_ci }; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci port { 7662306a36Sopenharmony_ci display0_in: endpoint { 7762306a36Sopenharmony_ci remote-endpoint = <&ipu_di0_disp1>; 7862306a36Sopenharmony_ci }; 7962306a36Sopenharmony_ci }; 8062306a36Sopenharmony_ci }; 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci&esdhc1 { 8462306a36Sopenharmony_ci pinctrl-names = "default"; 8562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_esdhc1>; 8662306a36Sopenharmony_ci cd-gpios = <&gpio1 0 GPIO_ACTIVE_LOW>; 8762306a36Sopenharmony_ci wp-gpios = <&gpio1 1 GPIO_ACTIVE_HIGH>; 8862306a36Sopenharmony_ci status = "okay"; 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci&fec { 9262306a36Sopenharmony_ci pinctrl-names = "default"; 9362306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_fec>; 9462306a36Sopenharmony_ci phy-mode = "mii"; 9562306a36Sopenharmony_ci phy-reset-gpios = <&gpio2 14 GPIO_ACTIVE_LOW>; 9662306a36Sopenharmony_ci phy-reset-duration = <1>; 9762306a36Sopenharmony_ci status = "okay"; 9862306a36Sopenharmony_ci}; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci&i2c2 { 10162306a36Sopenharmony_ci pinctrl-names = "default"; 10262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c2>; 10362306a36Sopenharmony_ci status = "okay"; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci rtc: rtc@68 { 10662306a36Sopenharmony_ci compatible = "st,m41t00"; 10762306a36Sopenharmony_ci reg = <0x68>; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci&ipu_di0_disp1 { 11262306a36Sopenharmony_ci remote-endpoint = <&display0_in>; 11362306a36Sopenharmony_ci}; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci&pwm1 { 11662306a36Sopenharmony_ci #pwm-cells = <2>; 11762306a36Sopenharmony_ci pinctrl-names = "default"; 11862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pwm_backlight>; 11962306a36Sopenharmony_ci status = "okay"; 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci&uart1 { 12362306a36Sopenharmony_ci pinctrl-names = "default"; 12462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart1>; 12562306a36Sopenharmony_ci status = "okay"; 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci&uart2 { 12962306a36Sopenharmony_ci pinctrl-names = "default"; 13062306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart2>; 13162306a36Sopenharmony_ci status = "okay"; 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci&uart3 { 13562306a36Sopenharmony_ci pinctrl-names = "default"; 13662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart3>; 13762306a36Sopenharmony_ci status = "okay"; 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci&weim { 14162306a36Sopenharmony_ci pinctrl-names = "default"; 14262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_weim>; 14362306a36Sopenharmony_ci status = "okay"; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci fpga@0 { 14662306a36Sopenharmony_ci compatible = "simple-bus"; 14762306a36Sopenharmony_ci fsl,weim-cs-timing = <0x0061008F 0x00000002 0x1c022000 14862306a36Sopenharmony_ci 0x00000000 0x1c092480 0x00000000>; 14962306a36Sopenharmony_ci reg = <0 0x0000000 0x1d000>; 15062306a36Sopenharmony_ci #address-cells = <1>; 15162306a36Sopenharmony_ci #size-cells = <1>; 15262306a36Sopenharmony_ci ranges = <0 0 0 0x1d000>; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci syscon: syscon@10000 { 15562306a36Sopenharmony_ci compatible = "syscon", "simple-mfd"; 15662306a36Sopenharmony_ci reg = <0x10000 0x3d>; 15762306a36Sopenharmony_ci reg-io-width = <2>; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci wdt { 16062306a36Sopenharmony_ci compatible = "technologic,ts4800-wdt"; 16162306a36Sopenharmony_ci syscon = <&syscon 0xe>; 16262306a36Sopenharmony_ci }; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci touchscreen@12000 { 16662306a36Sopenharmony_ci compatible = "technologic,ts4800-ts"; 16762306a36Sopenharmony_ci reg = <0x12000 0x1000>; 16862306a36Sopenharmony_ci syscon = <&syscon 0x10 6>; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci fpga_irqc: fpga-irqc@15000 { 17262306a36Sopenharmony_ci compatible = "technologic,ts4800-irqc"; 17362306a36Sopenharmony_ci reg = <0x15000 0x1000>; 17462306a36Sopenharmony_ci pinctrl-names = "default"; 17562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_interrupt_fpga>; 17662306a36Sopenharmony_ci interrupt-parent = <&gpio2>; 17762306a36Sopenharmony_ci interrupts = <9 IRQ_TYPE_LEVEL_HIGH>; 17862306a36Sopenharmony_ci interrupt-controller; 17962306a36Sopenharmony_ci #interrupt-cells = <1>; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci can@1a000 { 18362306a36Sopenharmony_ci compatible = "technologic,sja1000"; 18462306a36Sopenharmony_ci reg = <0x1a000 0x100>; 18562306a36Sopenharmony_ci interrupt-parent = <&fpga_irqc>; 18662306a36Sopenharmony_ci interrupts = <1>; 18762306a36Sopenharmony_ci reg-io-width = <2>; 18862306a36Sopenharmony_ci nxp,tx-output-config = <0x06>; 18962306a36Sopenharmony_ci nxp,external-clock-frequency = <24000000>; 19062306a36Sopenharmony_ci }; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci&iomuxc { 19562306a36Sopenharmony_ci pinctrl_ecspi1: ecspi1grp { 19662306a36Sopenharmony_ci fsl,pins = < 19762306a36Sopenharmony_ci MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 19862306a36Sopenharmony_ci MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 19962306a36Sopenharmony_ci MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 20062306a36Sopenharmony_ci MX51_PAD_CSPI1_SS0__GPIO4_24 0x85 /* CS0 */ 20162306a36Sopenharmony_ci >; 20262306a36Sopenharmony_ci }; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci pinctrl_enable_lcd: enablelcdgrp { 20562306a36Sopenharmony_ci fsl,pins = < 20662306a36Sopenharmony_ci MX51_PAD_CSI2_D12__GPIO4_9 0x1c5 20762306a36Sopenharmony_ci >; 20862306a36Sopenharmony_ci }; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci pinctrl_esdhc1: esdhc1grp { 21162306a36Sopenharmony_ci fsl,pins = < 21262306a36Sopenharmony_ci MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 21362306a36Sopenharmony_ci MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 21462306a36Sopenharmony_ci MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 21562306a36Sopenharmony_ci MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 21662306a36Sopenharmony_ci MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 21762306a36Sopenharmony_ci MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 21862306a36Sopenharmony_ci MX51_PAD_GPIO1_0__GPIO1_0 0x100 21962306a36Sopenharmony_ci MX51_PAD_GPIO1_1__GPIO1_1 0x100 22062306a36Sopenharmony_ci >; 22162306a36Sopenharmony_ci }; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci pinctrl_fec: fecgrp { 22462306a36Sopenharmony_ci fsl,pins = < 22562306a36Sopenharmony_ci MX51_PAD_EIM_EB2__FEC_MDIO 0x000001f5 22662306a36Sopenharmony_ci MX51_PAD_EIM_EB3__FEC_RDATA1 0x00000085 22762306a36Sopenharmony_ci MX51_PAD_EIM_CS2__FEC_RDATA2 0x00000085 22862306a36Sopenharmony_ci MX51_PAD_EIM_CS3__FEC_RDATA3 0x00000085 22962306a36Sopenharmony_ci MX51_PAD_EIM_CS4__FEC_RX_ER 0x00000180 23062306a36Sopenharmony_ci MX51_PAD_EIM_CS5__FEC_CRS 0x00000180 23162306a36Sopenharmony_ci MX51_PAD_DISP2_DAT10__FEC_COL 0x00000180 23262306a36Sopenharmony_ci MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x00000180 23362306a36Sopenharmony_ci MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x00002180 23462306a36Sopenharmony_ci MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x00002004 23562306a36Sopenharmony_ci MX51_PAD_NANDF_CS2__FEC_TX_ER 0x00002004 23662306a36Sopenharmony_ci MX51_PAD_DI2_PIN2__FEC_MDC 0x00002004 23762306a36Sopenharmony_ci MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x00002004 23862306a36Sopenharmony_ci MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x00002004 23962306a36Sopenharmony_ci MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x00002004 24062306a36Sopenharmony_ci MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x00002004 24162306a36Sopenharmony_ci MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x00002180 24262306a36Sopenharmony_ci MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x000020a4 24362306a36Sopenharmony_ci MX51_PAD_EIM_A20__GPIO2_14 0x00000085 /* Phy Reset */ 24462306a36Sopenharmony_ci >; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci pinctrl_i2c2: i2c2grp { 24862306a36Sopenharmony_ci fsl,pins = < 24962306a36Sopenharmony_ci MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed 25062306a36Sopenharmony_ci MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed 25162306a36Sopenharmony_ci >; 25262306a36Sopenharmony_ci }; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci pinctrl_interrupt_fpga: fpgaicgrp { 25562306a36Sopenharmony_ci fsl,pins = < 25662306a36Sopenharmony_ci MX51_PAD_EIM_D27__GPIO2_9 0xe5 25762306a36Sopenharmony_ci >; 25862306a36Sopenharmony_ci }; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci pinctrl_lcd: lcdgrp { 26162306a36Sopenharmony_ci fsl,pins = < 26262306a36Sopenharmony_ci MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 26362306a36Sopenharmony_ci MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 26462306a36Sopenharmony_ci MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 26562306a36Sopenharmony_ci MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 26662306a36Sopenharmony_ci MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 26762306a36Sopenharmony_ci MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 26862306a36Sopenharmony_ci MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 26962306a36Sopenharmony_ci MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 27062306a36Sopenharmony_ci MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 27162306a36Sopenharmony_ci MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 27262306a36Sopenharmony_ci MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 27362306a36Sopenharmony_ci MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 27462306a36Sopenharmony_ci MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 27562306a36Sopenharmony_ci MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 27662306a36Sopenharmony_ci MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 27762306a36Sopenharmony_ci MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 27862306a36Sopenharmony_ci MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 27962306a36Sopenharmony_ci MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 28062306a36Sopenharmony_ci MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 28162306a36Sopenharmony_ci MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 28262306a36Sopenharmony_ci MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 28362306a36Sopenharmony_ci MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 28462306a36Sopenharmony_ci MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 28562306a36Sopenharmony_ci MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 28662306a36Sopenharmony_ci MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 28762306a36Sopenharmony_ci MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 28862306a36Sopenharmony_ci MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 28962306a36Sopenharmony_ci MX51_PAD_DI_GP4__DI2_PIN15 0x5 29062306a36Sopenharmony_ci >; 29162306a36Sopenharmony_ci }; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci pinctrl_pwm_backlight: backlightgrp { 29462306a36Sopenharmony_ci fsl,pins = < 29562306a36Sopenharmony_ci MX51_PAD_GPIO1_2__PWM1_PWMO 0x80000000 29662306a36Sopenharmony_ci >; 29762306a36Sopenharmony_ci }; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci pinctrl_uart1: uart1grp { 30062306a36Sopenharmony_ci fsl,pins = < 30162306a36Sopenharmony_ci MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 30262306a36Sopenharmony_ci MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 30362306a36Sopenharmony_ci >; 30462306a36Sopenharmony_ci }; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci pinctrl_uart2: uart2grp { 30762306a36Sopenharmony_ci fsl,pins = < 30862306a36Sopenharmony_ci MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 30962306a36Sopenharmony_ci MX51_PAD_UART2_TXD__UART2_TXD 0x1c5 31062306a36Sopenharmony_ci >; 31162306a36Sopenharmony_ci }; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci pinctrl_uart3: uart3grp { 31462306a36Sopenharmony_ci fsl,pins = < 31562306a36Sopenharmony_ci MX51_PAD_EIM_D25__UART3_RXD 0x1c5 31662306a36Sopenharmony_ci MX51_PAD_EIM_D26__UART3_TXD 0x1c5 31762306a36Sopenharmony_ci >; 31862306a36Sopenharmony_ci }; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci pinctrl_weim: weimgrp { 32162306a36Sopenharmony_ci fsl,pins = < 32262306a36Sopenharmony_ci MX51_PAD_EIM_DTACK__EIM_DTACK 0x85 32362306a36Sopenharmony_ci MX51_PAD_EIM_CS0__EIM_CS0 0x0 32462306a36Sopenharmony_ci MX51_PAD_EIM_CS1__EIM_CS1 0x0 32562306a36Sopenharmony_ci MX51_PAD_EIM_EB0__EIM_EB0 0x85 32662306a36Sopenharmony_ci MX51_PAD_EIM_EB1__EIM_EB1 0x85 32762306a36Sopenharmony_ci MX51_PAD_EIM_OE__EIM_OE 0x85 32862306a36Sopenharmony_ci MX51_PAD_EIM_LBA__EIM_LBA 0x85 32962306a36Sopenharmony_ci >; 33062306a36Sopenharmony_ci }; 33162306a36Sopenharmony_ci}; 332