162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci#include "tegra30.dtsi" 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci/* 562306a36Sopenharmony_ci * Toradex Colibri T30 Module Device Tree 662306a36Sopenharmony_ci * Compatible for Revisions V1.1B, V1.1C, V1.1D, V1.1E, V1.1F; IT: V1.1A, V1.1B 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci/ { 962306a36Sopenharmony_ci memory@80000000 { 1062306a36Sopenharmony_ci reg = <0x80000000 0x40000000>; 1162306a36Sopenharmony_ci }; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci host1x@50000000 { 1462306a36Sopenharmony_ci hdmi@54280000 { 1562306a36Sopenharmony_ci nvidia,ddc-i2c-bus = <&hdmi_ddc>; 1662306a36Sopenharmony_ci nvidia,hpd-gpio = 1762306a36Sopenharmony_ci <&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>; 1862306a36Sopenharmony_ci pll-supply = <®_1v8_avdd_hdmi_pll>; 1962306a36Sopenharmony_ci vdd-supply = <®_3v3_avdd_hdmi>; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci gpio: gpio@6000d000 { 2462306a36Sopenharmony_ci lan-reset-n-hog { 2562306a36Sopenharmony_ci gpio-hog; 2662306a36Sopenharmony_ci gpios = <TEGRA_GPIO(DD, 0) GPIO_ACTIVE_HIGH>; 2762306a36Sopenharmony_ci output-high; 2862306a36Sopenharmony_ci line-name = "LAN_RESET#"; 2962306a36Sopenharmony_ci }; 3062306a36Sopenharmony_ci }; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci pinmux@70000868 { 3362306a36Sopenharmony_ci pinctrl-names = "default"; 3462306a36Sopenharmony_ci pinctrl-0 = <&state_default>; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci state_default: pinmux { 3762306a36Sopenharmony_ci /* Analogue Audio (On-module) */ 3862306a36Sopenharmony_ci clk1-out-pw4 { 3962306a36Sopenharmony_ci nvidia,pins = "clk1_out_pw4"; 4062306a36Sopenharmony_ci nvidia,function = "extperiph1"; 4162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 4262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 4362306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 4462306a36Sopenharmony_ci }; 4562306a36Sopenharmony_ci dap3-fs-pp0 { 4662306a36Sopenharmony_ci nvidia,pins = "dap3_fs_pp0", 4762306a36Sopenharmony_ci "dap3_sclk_pp3", 4862306a36Sopenharmony_ci "dap3_din_pp1", 4962306a36Sopenharmony_ci "dap3_dout_pp2"; 5062306a36Sopenharmony_ci nvidia,function = "i2s2"; 5162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 5262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci /* Colibri Address/Data Bus (GMI) */ 5662306a36Sopenharmony_ci gmi-ad0-pg0 { 5762306a36Sopenharmony_ci nvidia,pins = "gmi_ad0_pg0", 5862306a36Sopenharmony_ci "gmi_ad2_pg2", 5962306a36Sopenharmony_ci "gmi_ad3_pg3", 6062306a36Sopenharmony_ci "gmi_ad4_pg4", 6162306a36Sopenharmony_ci "gmi_ad5_pg5", 6262306a36Sopenharmony_ci "gmi_ad6_pg6", 6362306a36Sopenharmony_ci "gmi_ad7_pg7", 6462306a36Sopenharmony_ci "gmi_ad8_ph0", 6562306a36Sopenharmony_ci "gmi_ad9_ph1", 6662306a36Sopenharmony_ci "gmi_ad10_ph2", 6762306a36Sopenharmony_ci "gmi_ad11_ph3", 6862306a36Sopenharmony_ci "gmi_ad12_ph4", 6962306a36Sopenharmony_ci "gmi_ad13_ph5", 7062306a36Sopenharmony_ci "gmi_ad14_ph6", 7162306a36Sopenharmony_ci "gmi_ad15_ph7", 7262306a36Sopenharmony_ci "gmi_adv_n_pk0", 7362306a36Sopenharmony_ci "gmi_clk_pk1", 7462306a36Sopenharmony_ci "gmi_cs4_n_pk2", 7562306a36Sopenharmony_ci "gmi_cs2_n_pk3", 7662306a36Sopenharmony_ci "gmi_iordy_pi5", 7762306a36Sopenharmony_ci "gmi_oe_n_pi1", 7862306a36Sopenharmony_ci "gmi_wait_pi7", 7962306a36Sopenharmony_ci "gmi_wr_n_pi0", 8062306a36Sopenharmony_ci "dap1_fs_pn0", 8162306a36Sopenharmony_ci "dap1_din_pn1", 8262306a36Sopenharmony_ci "dap1_dout_pn2", 8362306a36Sopenharmony_ci "dap1_sclk_pn3", 8462306a36Sopenharmony_ci "dap2_fs_pa2", 8562306a36Sopenharmony_ci "dap2_sclk_pa3", 8662306a36Sopenharmony_ci "dap2_din_pa4", 8762306a36Sopenharmony_ci "dap2_dout_pa5", 8862306a36Sopenharmony_ci "spi1_sck_px5", 8962306a36Sopenharmony_ci "spi1_mosi_px4", 9062306a36Sopenharmony_ci "spi1_cs0_n_px6", 9162306a36Sopenharmony_ci "spi2_cs0_n_px3", 9262306a36Sopenharmony_ci "spi2_miso_px1", 9362306a36Sopenharmony_ci "spi2_mosi_px0", 9462306a36Sopenharmony_ci "spi2_sck_px2", 9562306a36Sopenharmony_ci "uart2_cts_n_pj5", 9662306a36Sopenharmony_ci "uart2_rts_n_pj6"; 9762306a36Sopenharmony_ci nvidia,function = "gmi"; 9862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 9962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 10062306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 10162306a36Sopenharmony_ci }; 10262306a36Sopenharmony_ci /* Further pins may be used as GPIOs */ 10362306a36Sopenharmony_ci dap4-din-pp5 { 10462306a36Sopenharmony_ci nvidia,pins = "dap4_din_pp5", 10562306a36Sopenharmony_ci "dap4_dout_pp6", 10662306a36Sopenharmony_ci "dap4_fs_pp4", 10762306a36Sopenharmony_ci "dap4_sclk_pp7", 10862306a36Sopenharmony_ci "pbb7", 10962306a36Sopenharmony_ci "sdmmc1_clk_pz0", 11062306a36Sopenharmony_ci "sdmmc1_cmd_pz1", 11162306a36Sopenharmony_ci "sdmmc1_dat0_py7", 11262306a36Sopenharmony_ci "sdmmc1_dat1_py6", 11362306a36Sopenharmony_ci "sdmmc1_dat3_py4", 11462306a36Sopenharmony_ci "uart3_cts_n_pa1", 11562306a36Sopenharmony_ci "uart3_txd_pw6", 11662306a36Sopenharmony_ci "uart3_rxd_pw7"; 11762306a36Sopenharmony_ci nvidia,function = "rsvd2"; 11862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 11962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 12062306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci lcd-d18-pm2 { 12362306a36Sopenharmony_ci nvidia,pins = "lcd_d18_pm2", 12462306a36Sopenharmony_ci "lcd_d19_pm3", 12562306a36Sopenharmony_ci "lcd_d20_pm4", 12662306a36Sopenharmony_ci "lcd_d21_pm5", 12762306a36Sopenharmony_ci "lcd_d22_pm6", 12862306a36Sopenharmony_ci "lcd_d23_pm7", 12962306a36Sopenharmony_ci "lcd_dc0_pn6", 13062306a36Sopenharmony_ci "pex_l2_clkreq_n_pcc7"; 13162306a36Sopenharmony_ci nvidia,function = "rsvd3"; 13262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 13362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 13462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci lcd-cs0-n-pn4 { 13762306a36Sopenharmony_ci nvidia,pins = "lcd_cs0_n_pn4", 13862306a36Sopenharmony_ci "lcd_sdin_pz2", 13962306a36Sopenharmony_ci "pu0", 14062306a36Sopenharmony_ci "pu1", 14162306a36Sopenharmony_ci "pu2", 14262306a36Sopenharmony_ci "pu3", 14362306a36Sopenharmony_ci "pu4", 14462306a36Sopenharmony_ci "pu5", 14562306a36Sopenharmony_ci "pu6", 14662306a36Sopenharmony_ci "spi1_miso_px7", 14762306a36Sopenharmony_ci "uart3_rts_n_pc0"; 14862306a36Sopenharmony_ci nvidia,function = "rsvd4"; 14962306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 15062306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 15162306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci lcd-pwr0-pb2 { 15462306a36Sopenharmony_ci nvidia,pins = "lcd_pwr0_pb2", 15562306a36Sopenharmony_ci "lcd_sck_pz4", 15662306a36Sopenharmony_ci "lcd_sdout_pn5", 15762306a36Sopenharmony_ci "lcd_wr_n_pz3"; 15862306a36Sopenharmony_ci nvidia,function = "hdcp"; 15962306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 16062306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 16162306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 16262306a36Sopenharmony_ci }; 16362306a36Sopenharmony_ci pbb4 { 16462306a36Sopenharmony_ci nvidia,pins = "pbb4", 16562306a36Sopenharmony_ci "pbb5", 16662306a36Sopenharmony_ci "pbb6"; 16762306a36Sopenharmony_ci nvidia,function = "displayb"; 16862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 16962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 17062306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 17162306a36Sopenharmony_ci }; 17262306a36Sopenharmony_ci /* Multiplexed RDnWR and therefore disabled */ 17362306a36Sopenharmony_ci lcd-cs1-n-pw0 { 17462306a36Sopenharmony_ci nvidia,pins = "lcd_cs1_n_pw0"; 17562306a36Sopenharmony_ci nvidia,function = "rsvd4"; 17662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 17762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 17862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci /* Multiplexed GMI_CLK and therefore disabled */ 18162306a36Sopenharmony_ci owr { 18262306a36Sopenharmony_ci nvidia,pins = "owr"; 18362306a36Sopenharmony_ci nvidia,function = "rsvd3"; 18462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 18562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 18662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci /* Tri-stating GMI_WR_N on nPWE SODIMM pin 99 */ 18962306a36Sopenharmony_ci sdmmc3-dat4-pd1 { 19062306a36Sopenharmony_ci nvidia,pins = "sdmmc3_dat4_pd1"; 19162306a36Sopenharmony_ci nvidia,function = "sdmmc3"; 19262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_UP>; 19362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 19462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 19562306a36Sopenharmony_ci }; 19662306a36Sopenharmony_ci /* Not tri-stating GMI_WR_N on RDnWR SODIMM pin 93 */ 19762306a36Sopenharmony_ci sdmmc3-dat5-pd0 { 19862306a36Sopenharmony_ci nvidia,pins = "sdmmc3_dat5_pd0"; 19962306a36Sopenharmony_ci nvidia,function = "sdmmc3"; 20062306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 20162306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 20262306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 20362306a36Sopenharmony_ci }; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci /* Colibri BL_ON */ 20662306a36Sopenharmony_ci pv2 { 20762306a36Sopenharmony_ci nvidia,pins = "pv2"; 20862306a36Sopenharmony_ci nvidia,function = "rsvd4"; 20962306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 21062306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 21162306a36Sopenharmony_ci }; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci /* Colibri Backlight PWM<A> */ 21462306a36Sopenharmony_ci sdmmc3-dat3-pb4 { 21562306a36Sopenharmony_ci nvidia,pins = "sdmmc3_dat3_pb4"; 21662306a36Sopenharmony_ci nvidia,function = "pwm0"; 21762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 21862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 21962306a36Sopenharmony_ci }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci /* Colibri CAN_INT */ 22262306a36Sopenharmony_ci kb-row8-ps0 { 22362306a36Sopenharmony_ci nvidia,pins = "kb_row8_ps0"; 22462306a36Sopenharmony_ci nvidia,function = "kbc"; 22562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 22662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 22762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci /* Colibri DDC */ 23162306a36Sopenharmony_ci ddc-scl-pv4 { 23262306a36Sopenharmony_ci nvidia,pins = "ddc_scl_pv4", 23362306a36Sopenharmony_ci "ddc_sda_pv5"; 23462306a36Sopenharmony_ci nvidia,function = "i2c4"; 23562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 23662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 23762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 23862306a36Sopenharmony_ci }; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci /* Colibri EXT_IO* */ 24162306a36Sopenharmony_ci gen2-i2c-scl-pt5 { 24262306a36Sopenharmony_ci nvidia,pins = "gen2_i2c_scl_pt5", 24362306a36Sopenharmony_ci "gen2_i2c_sda_pt6"; 24462306a36Sopenharmony_ci nvidia,function = "rsvd4"; 24562306a36Sopenharmony_ci nvidia,open-drain = <TEGRA_PIN_DISABLE>; 24662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 24762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 24862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 24962306a36Sopenharmony_ci }; 25062306a36Sopenharmony_ci spdif-in-pk6 { 25162306a36Sopenharmony_ci nvidia,pins = "spdif_in_pk6"; 25262306a36Sopenharmony_ci nvidia,function = "hda"; 25362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 25462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 25562306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 25662306a36Sopenharmony_ci }; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* Colibri GPIO */ 25962306a36Sopenharmony_ci clk2-out-pw5 { 26062306a36Sopenharmony_ci nvidia,pins = "clk2_out_pw5", 26162306a36Sopenharmony_ci "pcc2", 26262306a36Sopenharmony_ci "pv3", 26362306a36Sopenharmony_ci "sdmmc1_dat2_py5"; 26462306a36Sopenharmony_ci nvidia,function = "rsvd2"; 26562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 26662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 26762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 26862306a36Sopenharmony_ci }; 26962306a36Sopenharmony_ci lcd-pwr1-pc1 { 27062306a36Sopenharmony_ci nvidia,pins = "lcd_pwr1_pc1", 27162306a36Sopenharmony_ci "pex_l1_clkreq_n_pdd6", 27262306a36Sopenharmony_ci "pex_l1_rst_n_pdd5"; 27362306a36Sopenharmony_ci nvidia,function = "rsvd3"; 27462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 27562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 27662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 27762306a36Sopenharmony_ci }; 27862306a36Sopenharmony_ci pv1 { 27962306a36Sopenharmony_ci nvidia,pins = "pv1", 28062306a36Sopenharmony_ci "sdmmc3_dat0_pb7", 28162306a36Sopenharmony_ci "sdmmc3_dat1_pb6"; 28262306a36Sopenharmony_ci nvidia,function = "rsvd1"; 28362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 28462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 28562306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 28662306a36Sopenharmony_ci }; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci /* Colibri HOTPLUG_DETECT (HDMI) */ 28962306a36Sopenharmony_ci hdmi-int-pn7 { 29062306a36Sopenharmony_ci nvidia,pins = "hdmi_int_pn7"; 29162306a36Sopenharmony_ci nvidia,function = "hdmi"; 29262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 29362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 29462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 29562306a36Sopenharmony_ci }; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci /* Colibri I2C */ 29862306a36Sopenharmony_ci gen1-i2c-scl-pc4 { 29962306a36Sopenharmony_ci nvidia,pins = "gen1_i2c_scl_pc4", 30062306a36Sopenharmony_ci "gen1_i2c_sda_pc5"; 30162306a36Sopenharmony_ci nvidia,function = "i2c1"; 30262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 30362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 30462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 30562306a36Sopenharmony_ci nvidia,open-drain = <TEGRA_PIN_ENABLE>; 30662306a36Sopenharmony_ci }; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci /* Colibri LCD (L_* resp. LDD<*>) */ 30962306a36Sopenharmony_ci lcd-d0-pe0 { 31062306a36Sopenharmony_ci nvidia,pins = "lcd_d0_pe0", 31162306a36Sopenharmony_ci "lcd_d1_pe1", 31262306a36Sopenharmony_ci "lcd_d2_pe2", 31362306a36Sopenharmony_ci "lcd_d3_pe3", 31462306a36Sopenharmony_ci "lcd_d4_pe4", 31562306a36Sopenharmony_ci "lcd_d5_pe5", 31662306a36Sopenharmony_ci "lcd_d6_pe6", 31762306a36Sopenharmony_ci "lcd_d7_pe7", 31862306a36Sopenharmony_ci "lcd_d8_pf0", 31962306a36Sopenharmony_ci "lcd_d9_pf1", 32062306a36Sopenharmony_ci "lcd_d10_pf2", 32162306a36Sopenharmony_ci "lcd_d11_pf3", 32262306a36Sopenharmony_ci "lcd_d12_pf4", 32362306a36Sopenharmony_ci "lcd_d13_pf5", 32462306a36Sopenharmony_ci "lcd_d14_pf6", 32562306a36Sopenharmony_ci "lcd_d15_pf7", 32662306a36Sopenharmony_ci "lcd_d16_pm0", 32762306a36Sopenharmony_ci "lcd_d17_pm1", 32862306a36Sopenharmony_ci "lcd_de_pj1", 32962306a36Sopenharmony_ci "lcd_hsync_pj3", 33062306a36Sopenharmony_ci "lcd_pclk_pb3", 33162306a36Sopenharmony_ci "lcd_vsync_pj4"; 33262306a36Sopenharmony_ci nvidia,function = "displaya"; 33362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 33462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 33562306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 33662306a36Sopenharmony_ci }; 33762306a36Sopenharmony_ci /* 33862306a36Sopenharmony_ci * Colibri L_BIAS, LCD_M1 is muxed with LCD_DE 33962306a36Sopenharmony_ci * today's display need DE, disable LCD_M1 34062306a36Sopenharmony_ci */ 34162306a36Sopenharmony_ci lcd-m1-pw1 { 34262306a36Sopenharmony_ci nvidia,pins = "lcd_m1_pw1"; 34362306a36Sopenharmony_ci nvidia,function = "rsvd3"; 34462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 34562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 34662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 34762306a36Sopenharmony_ci }; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci /* Colibri MMC */ 35062306a36Sopenharmony_ci kb-row10-ps2 { 35162306a36Sopenharmony_ci nvidia,pins = "kb_row10_ps2"; 35262306a36Sopenharmony_ci nvidia,function = "sdmmc2"; 35362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 35462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 35562306a36Sopenharmony_ci }; 35662306a36Sopenharmony_ci kb-row11-ps3 { 35762306a36Sopenharmony_ci nvidia,pins = "kb_row11_ps3", 35862306a36Sopenharmony_ci "kb_row12_ps4", 35962306a36Sopenharmony_ci "kb_row13_ps5", 36062306a36Sopenharmony_ci "kb_row14_ps6", 36162306a36Sopenharmony_ci "kb_row15_ps7"; 36262306a36Sopenharmony_ci nvidia,function = "sdmmc2"; 36362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_UP>; 36462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 36562306a36Sopenharmony_ci }; 36662306a36Sopenharmony_ci /* Colibri MMC_CD */ 36762306a36Sopenharmony_ci gmi-wp-n-pc7 { 36862306a36Sopenharmony_ci nvidia,pins = "gmi_wp_n_pc7"; 36962306a36Sopenharmony_ci nvidia,function = "rsvd1"; 37062306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_UP>; 37162306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 37262306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 37362306a36Sopenharmony_ci }; 37462306a36Sopenharmony_ci /* Multiplexed and therefore disabled */ 37562306a36Sopenharmony_ci cam-mclk-pcc0 { 37662306a36Sopenharmony_ci nvidia,pins = "cam_mclk_pcc0"; 37762306a36Sopenharmony_ci nvidia,function = "vi_alt3"; 37862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 37962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 38062306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 38162306a36Sopenharmony_ci }; 38262306a36Sopenharmony_ci cam-i2c-scl-pbb1 { 38362306a36Sopenharmony_ci nvidia,pins = "cam_i2c_scl_pbb1", 38462306a36Sopenharmony_ci "cam_i2c_sda_pbb2"; 38562306a36Sopenharmony_ci nvidia,function = "rsvd3"; 38662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 38762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 38862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 38962306a36Sopenharmony_ci nvidia,open-drain = <TEGRA_PIN_DISABLE>; 39062306a36Sopenharmony_ci }; 39162306a36Sopenharmony_ci pbb0 { 39262306a36Sopenharmony_ci nvidia,pins = "pbb0", 39362306a36Sopenharmony_ci "pcc1"; 39462306a36Sopenharmony_ci nvidia,function = "rsvd2"; 39562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 39662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 39762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 39862306a36Sopenharmony_ci }; 39962306a36Sopenharmony_ci pbb3 { 40062306a36Sopenharmony_ci nvidia,pins = "pbb3"; 40162306a36Sopenharmony_ci nvidia,function = "displayb"; 40262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 40362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 40462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 40562306a36Sopenharmony_ci }; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci /* Colibri nRESET_OUT */ 40862306a36Sopenharmony_ci gmi-rst-n-pi4 { 40962306a36Sopenharmony_ci nvidia,pins = "gmi_rst_n_pi4"; 41062306a36Sopenharmony_ci nvidia,function = "gmi"; 41162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 41262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 41362306a36Sopenharmony_ci }; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci /* 41662306a36Sopenharmony_ci * Colibri Parallel Camera (Optional) 41762306a36Sopenharmony_ci * pins multiplexed with others and therefore disabled 41862306a36Sopenharmony_ci */ 41962306a36Sopenharmony_ci vi-vsync-pd6 { 42062306a36Sopenharmony_ci nvidia,pins = "vi_d0_pt4", 42162306a36Sopenharmony_ci "vi_d1_pd5", 42262306a36Sopenharmony_ci "vi_d2_pl0", 42362306a36Sopenharmony_ci "vi_d3_pl1", 42462306a36Sopenharmony_ci "vi_d4_pl2", 42562306a36Sopenharmony_ci "vi_d5_pl3", 42662306a36Sopenharmony_ci "vi_d6_pl4", 42762306a36Sopenharmony_ci "vi_d7_pl5", 42862306a36Sopenharmony_ci "vi_d8_pl6", 42962306a36Sopenharmony_ci "vi_d9_pl7", 43062306a36Sopenharmony_ci "vi_d10_pt2", 43162306a36Sopenharmony_ci "vi_d11_pt3", 43262306a36Sopenharmony_ci "vi_hsync_pd7", 43362306a36Sopenharmony_ci "vi_mclk_pt1", 43462306a36Sopenharmony_ci "vi_pclk_pt0", 43562306a36Sopenharmony_ci "vi_vsync_pd6"; 43662306a36Sopenharmony_ci nvidia,function = "vi"; 43762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 43862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 43962306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 44062306a36Sopenharmony_ci }; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci /* Colibri PWM<B> */ 44362306a36Sopenharmony_ci sdmmc3-dat2-pb5 { 44462306a36Sopenharmony_ci nvidia,pins = "sdmmc3_dat2_pb5"; 44562306a36Sopenharmony_ci nvidia,function = "pwm1"; 44662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 44762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 44862306a36Sopenharmony_ci }; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci /* Colibri PWM<C> */ 45162306a36Sopenharmony_ci sdmmc3-clk-pa6 { 45262306a36Sopenharmony_ci nvidia,pins = "sdmmc3_clk_pa6"; 45362306a36Sopenharmony_ci nvidia,function = "pwm2"; 45462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 45562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 45662306a36Sopenharmony_ci }; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci /* Colibri PWM<D> */ 45962306a36Sopenharmony_ci sdmmc3-cmd-pa7 { 46062306a36Sopenharmony_ci nvidia,pins = "sdmmc3_cmd_pa7"; 46162306a36Sopenharmony_ci nvidia,function = "pwm3"; 46262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 46362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 46462306a36Sopenharmony_ci }; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci /* Colibri SSP */ 46762306a36Sopenharmony_ci ulpi-clk-py0 { 46862306a36Sopenharmony_ci nvidia,pins = "ulpi_clk_py0", 46962306a36Sopenharmony_ci "ulpi_dir_py1", 47062306a36Sopenharmony_ci "ulpi_nxt_py2", 47162306a36Sopenharmony_ci "ulpi_stp_py3"; 47262306a36Sopenharmony_ci nvidia,function = "spi1"; 47362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 47462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 47562306a36Sopenharmony_ci }; 47662306a36Sopenharmony_ci /* Multiplexed SSPFRM, SSPTXD and therefore disabled */ 47762306a36Sopenharmony_ci sdmmc3-dat6-pd3 { 47862306a36Sopenharmony_ci nvidia,pins = "sdmmc3_dat6_pd3", 47962306a36Sopenharmony_ci "sdmmc3_dat7_pd4"; 48062306a36Sopenharmony_ci nvidia,function = "spdif"; 48162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 48262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 48362306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 48462306a36Sopenharmony_ci }; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci /* Colibri UART-A */ 48762306a36Sopenharmony_ci ulpi-data0 { 48862306a36Sopenharmony_ci nvidia,pins = "ulpi_data0_po1", 48962306a36Sopenharmony_ci "ulpi_data1_po2", 49062306a36Sopenharmony_ci "ulpi_data2_po3", 49162306a36Sopenharmony_ci "ulpi_data3_po4", 49262306a36Sopenharmony_ci "ulpi_data4_po5", 49362306a36Sopenharmony_ci "ulpi_data5_po6", 49462306a36Sopenharmony_ci "ulpi_data6_po7", 49562306a36Sopenharmony_ci "ulpi_data7_po0"; 49662306a36Sopenharmony_ci nvidia,function = "uarta"; 49762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 49862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 49962306a36Sopenharmony_ci }; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci /* Colibri UART-B */ 50262306a36Sopenharmony_ci gmi-a16-pj7 { 50362306a36Sopenharmony_ci nvidia,pins = "gmi_a16_pj7", 50462306a36Sopenharmony_ci "gmi_a17_pb0", 50562306a36Sopenharmony_ci "gmi_a18_pb1", 50662306a36Sopenharmony_ci "gmi_a19_pk7"; 50762306a36Sopenharmony_ci nvidia,function = "uartd"; 50862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 50962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 51062306a36Sopenharmony_ci }; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci /* Colibri UART-C */ 51362306a36Sopenharmony_ci uart2-rxd { 51462306a36Sopenharmony_ci nvidia,pins = "uart2_rxd_pc3", 51562306a36Sopenharmony_ci "uart2_txd_pc2"; 51662306a36Sopenharmony_ci nvidia,function = "uartb"; 51762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 51862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 51962306a36Sopenharmony_ci }; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci /* Colibri USBC_DET */ 52262306a36Sopenharmony_ci spdif-out-pk5 { 52362306a36Sopenharmony_ci nvidia,pins = "spdif_out_pk5"; 52462306a36Sopenharmony_ci nvidia,function = "rsvd2"; 52562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 52662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 52762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 52862306a36Sopenharmony_ci }; 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci /* Colibri USBH_PEN */ 53162306a36Sopenharmony_ci spi2-cs1-n-pw2 { 53262306a36Sopenharmony_ci nvidia,pins = "spi2_cs1_n_pw2"; 53362306a36Sopenharmony_ci nvidia,function = "spi2_alt"; 53462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 53562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 53662306a36Sopenharmony_ci }; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci /* Colibri USBH_OC */ 53962306a36Sopenharmony_ci spi2-cs2-n-pw3 { 54062306a36Sopenharmony_ci nvidia,pins = "spi2_cs2_n_pw3"; 54162306a36Sopenharmony_ci nvidia,function = "spi2_alt"; 54262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 54362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 54462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 54562306a36Sopenharmony_ci }; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci /* Colibri VGA not supported and therefore disabled */ 54862306a36Sopenharmony_ci crt-hsync-pv6 { 54962306a36Sopenharmony_ci nvidia,pins = "crt_hsync_pv6", 55062306a36Sopenharmony_ci "crt_vsync_pv7"; 55162306a36Sopenharmony_ci nvidia,function = "rsvd2"; 55262306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 55362306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 55462306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 55562306a36Sopenharmony_ci }; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci /* eMMC (On-module) */ 55862306a36Sopenharmony_ci sdmmc4-clk-pcc4 { 55962306a36Sopenharmony_ci nvidia,pins = "sdmmc4_clk_pcc4", 56062306a36Sopenharmony_ci "sdmmc4_cmd_pt7", 56162306a36Sopenharmony_ci "sdmmc4_rst_n_pcc3"; 56262306a36Sopenharmony_ci nvidia,function = "sdmmc4"; 56362306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 56462306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 56562306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 56662306a36Sopenharmony_ci }; 56762306a36Sopenharmony_ci sdmmc4-dat0-paa0 { 56862306a36Sopenharmony_ci nvidia,pins = "sdmmc4_dat0_paa0", 56962306a36Sopenharmony_ci "sdmmc4_dat1_paa1", 57062306a36Sopenharmony_ci "sdmmc4_dat2_paa2", 57162306a36Sopenharmony_ci "sdmmc4_dat3_paa3", 57262306a36Sopenharmony_ci "sdmmc4_dat4_paa4", 57362306a36Sopenharmony_ci "sdmmc4_dat5_paa5", 57462306a36Sopenharmony_ci "sdmmc4_dat6_paa6", 57562306a36Sopenharmony_ci "sdmmc4_dat7_paa7"; 57662306a36Sopenharmony_ci nvidia,function = "sdmmc4"; 57762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_UP>; 57862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 57962306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 58062306a36Sopenharmony_ci }; 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci /* LAN_EXT_WAKEUP#, LAN_PME (On-module) */ 58362306a36Sopenharmony_ci pex-l0-rst-n-pdd1 { 58462306a36Sopenharmony_ci nvidia,pins = "pex_l0_rst_n_pdd1", 58562306a36Sopenharmony_ci "pex_wake_n_pdd3"; 58662306a36Sopenharmony_ci nvidia,function = "rsvd3"; 58762306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 58862306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 58962306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 59062306a36Sopenharmony_ci }; 59162306a36Sopenharmony_ci /* LAN_V_BUS, LAN_RESET# (On-module) */ 59262306a36Sopenharmony_ci pex-l0-clkreq-n-pdd2 { 59362306a36Sopenharmony_ci nvidia,pins = "pex_l0_clkreq_n_pdd2", 59462306a36Sopenharmony_ci "pex_l0_prsnt_n_pdd0"; 59562306a36Sopenharmony_ci nvidia,function = "rsvd3"; 59662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 59762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 59862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 59962306a36Sopenharmony_ci }; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci /* nBATT_FAULT(SENSE), nVDD_FAULT(SENSE) */ 60262306a36Sopenharmony_ci pex-l2-rst-n-pcc6 { 60362306a36Sopenharmony_ci nvidia,pins = "pex_l2_rst_n_pcc6", 60462306a36Sopenharmony_ci "pex_l2_prsnt_n_pdd7"; 60562306a36Sopenharmony_ci nvidia,function = "rsvd3"; 60662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 60762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 60862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 60962306a36Sopenharmony_ci }; 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci /* Not connected and therefore disabled */ 61262306a36Sopenharmony_ci clk1-req-pee2 { 61362306a36Sopenharmony_ci nvidia,pins = "clk1_req_pee2", 61462306a36Sopenharmony_ci "pex_l1_prsnt_n_pdd4"; 61562306a36Sopenharmony_ci nvidia,function = "rsvd3"; 61662306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 61762306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 61862306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 61962306a36Sopenharmony_ci }; 62062306a36Sopenharmony_ci clk2-req-pcc5 { 62162306a36Sopenharmony_ci nvidia,pins = "clk2_req_pcc5", 62262306a36Sopenharmony_ci "clk3_out_pee0", 62362306a36Sopenharmony_ci "clk3_req_pee1", 62462306a36Sopenharmony_ci "clk_32k_out_pa0", 62562306a36Sopenharmony_ci "hdmi_cec_pee3", 62662306a36Sopenharmony_ci "sys_clk_req_pz5"; 62762306a36Sopenharmony_ci nvidia,function = "rsvd2"; 62862306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 62962306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 63062306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 63162306a36Sopenharmony_ci }; 63262306a36Sopenharmony_ci gmi-dqs-pi2 { 63362306a36Sopenharmony_ci nvidia,pins = "gmi_dqs_pi2", 63462306a36Sopenharmony_ci "kb_col2_pq2", 63562306a36Sopenharmony_ci "kb_col3_pq3", 63662306a36Sopenharmony_ci "kb_col4_pq4", 63762306a36Sopenharmony_ci "kb_col5_pq5", 63862306a36Sopenharmony_ci "kb_row4_pr4"; 63962306a36Sopenharmony_ci nvidia,function = "rsvd4"; 64062306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 64162306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 64262306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 64362306a36Sopenharmony_ci }; 64462306a36Sopenharmony_ci kb-col0-pq0 { 64562306a36Sopenharmony_ci nvidia,pins = "kb_col0_pq0", 64662306a36Sopenharmony_ci "kb_col1_pq1", 64762306a36Sopenharmony_ci "kb_col6_pq6", 64862306a36Sopenharmony_ci "kb_col7_pq7", 64962306a36Sopenharmony_ci "kb_row5_pr5", 65062306a36Sopenharmony_ci "kb_row6_pr6", 65162306a36Sopenharmony_ci "kb_row7_pr7", 65262306a36Sopenharmony_ci "kb_row9_ps1"; 65362306a36Sopenharmony_ci nvidia,function = "kbc"; 65462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 65562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 65662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 65762306a36Sopenharmony_ci }; 65862306a36Sopenharmony_ci kb-row0-pr0 { 65962306a36Sopenharmony_ci nvidia,pins = "kb_row0_pr0", 66062306a36Sopenharmony_ci "kb_row1_pr1", 66162306a36Sopenharmony_ci "kb_row2_pr2", 66262306a36Sopenharmony_ci "kb_row3_pr3"; 66362306a36Sopenharmony_ci nvidia,function = "rsvd3"; 66462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 66562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 66662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 66762306a36Sopenharmony_ci }; 66862306a36Sopenharmony_ci lcd-pwr2-pc6 { 66962306a36Sopenharmony_ci nvidia,pins = "lcd_pwr2_pc6"; 67062306a36Sopenharmony_ci nvidia,function = "hdcp"; 67162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 67262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 67362306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 67462306a36Sopenharmony_ci }; 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci /* Power I2C (On-module) */ 67762306a36Sopenharmony_ci pwr-i2c-scl-pz6 { 67862306a36Sopenharmony_ci nvidia,pins = "pwr_i2c_scl_pz6", 67962306a36Sopenharmony_ci "pwr_i2c_sda_pz7"; 68062306a36Sopenharmony_ci nvidia,function = "i2cpwr"; 68162306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 68262306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 68362306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 68462306a36Sopenharmony_ci nvidia,open-drain = <TEGRA_PIN_ENABLE>; 68562306a36Sopenharmony_ci }; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci /* 68862306a36Sopenharmony_ci * THERMD_ALERT#, unlatched I2C address pin of LM95245 68962306a36Sopenharmony_ci * temperature sensor therefore requires disabling for 69062306a36Sopenharmony_ci * now 69162306a36Sopenharmony_ci */ 69262306a36Sopenharmony_ci lcd-dc1-pd2 { 69362306a36Sopenharmony_ci nvidia,pins = "lcd_dc1_pd2"; 69462306a36Sopenharmony_ci nvidia,function = "rsvd3"; 69562306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 69662306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_ENABLE>; 69762306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_DISABLE>; 69862306a36Sopenharmony_ci }; 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_ci /* TOUCH_PEN_INT# (On-module) */ 70162306a36Sopenharmony_ci pv0 { 70262306a36Sopenharmony_ci nvidia,pins = "pv0"; 70362306a36Sopenharmony_ci nvidia,function = "rsvd1"; 70462306a36Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 70562306a36Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 70662306a36Sopenharmony_ci nvidia,enable-input = <TEGRA_PIN_ENABLE>; 70762306a36Sopenharmony_ci }; 70862306a36Sopenharmony_ci }; 70962306a36Sopenharmony_ci }; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci serial@70006040 { 71262306a36Sopenharmony_ci compatible = "nvidia,tegra30-hsuart"; 71362306a36Sopenharmony_ci reset-names = "serial"; 71462306a36Sopenharmony_ci /delete-property/ reg-shift; 71562306a36Sopenharmony_ci }; 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci serial@70006300 { 71862306a36Sopenharmony_ci compatible = "nvidia,tegra30-hsuart"; 71962306a36Sopenharmony_ci reset-names = "serial"; 72062306a36Sopenharmony_ci /delete-property/ reg-shift; 72162306a36Sopenharmony_ci }; 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci hdmi_ddc: i2c@7000c700 { 72462306a36Sopenharmony_ci clock-frequency = <10000>; 72562306a36Sopenharmony_ci }; 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci /* 72862306a36Sopenharmony_ci * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and 72962306a36Sopenharmony_ci * touch screen controller (On-module) 73062306a36Sopenharmony_ci */ 73162306a36Sopenharmony_ci i2c@7000d000 { 73262306a36Sopenharmony_ci status = "okay"; 73362306a36Sopenharmony_ci clock-frequency = <100000>; 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_ci /* SGTL5000 audio codec */ 73662306a36Sopenharmony_ci sgtl5000: codec@a { 73762306a36Sopenharmony_ci compatible = "fsl,sgtl5000"; 73862306a36Sopenharmony_ci reg = <0x0a>; 73962306a36Sopenharmony_ci #sound-dai-cells = <0>; 74062306a36Sopenharmony_ci VDDA-supply = <®_module_3v3_audio>; 74162306a36Sopenharmony_ci VDDD-supply = <®_1v8_vio>; 74262306a36Sopenharmony_ci VDDIO-supply = <®_module_3v3>; 74362306a36Sopenharmony_ci clocks = <&tegra_car TEGRA30_CLK_EXTERN1>; 74462306a36Sopenharmony_ci }; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci pmic: pmic@2d { 74762306a36Sopenharmony_ci compatible = "ti,tps65911"; 74862306a36Sopenharmony_ci reg = <0x2d>; 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 75162306a36Sopenharmony_ci #interrupt-cells = <2>; 75262306a36Sopenharmony_ci interrupt-controller; 75362306a36Sopenharmony_ci wakeup-source; 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci ti,system-power-controller; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci #gpio-cells = <2>; 75862306a36Sopenharmony_ci gpio-controller; 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci vcc1-supply = <®_module_3v3>; 76162306a36Sopenharmony_ci vcc2-supply = <®_module_3v3>; 76262306a36Sopenharmony_ci vcc3-supply = <®_1v8_vio>; 76362306a36Sopenharmony_ci vcc4-supply = <®_module_3v3>; 76462306a36Sopenharmony_ci vcc5-supply = <®_module_3v3>; 76562306a36Sopenharmony_ci vcc6-supply = <®_1v8_vio>; 76662306a36Sopenharmony_ci vcc7-supply = <®_5v0_charge_pump>; 76762306a36Sopenharmony_ci vccio-supply = <®_module_3v3>; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci regulators { 77062306a36Sopenharmony_ci vdd1_reg: vdd1 { 77162306a36Sopenharmony_ci regulator-name = "+V1.35_VDDIO_DDR"; 77262306a36Sopenharmony_ci regulator-min-microvolt = <1350000>; 77362306a36Sopenharmony_ci regulator-max-microvolt = <1350000>; 77462306a36Sopenharmony_ci regulator-always-on; 77562306a36Sopenharmony_ci }; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci /* SW2: unused */ 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci vddctrl_reg: vddctrl { 78062306a36Sopenharmony_ci regulator-name = "+V1.0_VDD_CPU"; 78162306a36Sopenharmony_ci regulator-min-microvolt = <800000>; 78262306a36Sopenharmony_ci regulator-max-microvolt = <1250000>; 78362306a36Sopenharmony_ci regulator-coupled-with = <&vdd_core>; 78462306a36Sopenharmony_ci regulator-coupled-max-spread = <300000>; 78562306a36Sopenharmony_ci regulator-max-step-microvolt = <100000>; 78662306a36Sopenharmony_ci regulator-always-on; 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci nvidia,tegra-cpu-regulator; 78962306a36Sopenharmony_ci }; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci reg_1v8_vio: vio { 79262306a36Sopenharmony_ci regulator-name = "+V1.8"; 79362306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 79462306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 79562306a36Sopenharmony_ci regulator-always-on; 79662306a36Sopenharmony_ci }; 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci /* LDO1: unused */ 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci /* 80162306a36Sopenharmony_ci * EN_+V3.3 switching via FET: 80262306a36Sopenharmony_ci * +V3.3_AUDIO_AVDD_S, +V3.3 and +V1.8_VDD_LAN 80362306a36Sopenharmony_ci * see also +V3.3 fixed supply 80462306a36Sopenharmony_ci */ 80562306a36Sopenharmony_ci ldo2_reg: ldo2 { 80662306a36Sopenharmony_ci regulator-name = "EN_+V3.3"; 80762306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 80862306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 80962306a36Sopenharmony_ci regulator-always-on; 81062306a36Sopenharmony_ci }; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci /* LDO3: unused */ 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci ldo4_reg: ldo4 { 81562306a36Sopenharmony_ci regulator-name = "+V1.2_VDD_RTC"; 81662306a36Sopenharmony_ci regulator-min-microvolt = <1200000>; 81762306a36Sopenharmony_ci regulator-max-microvolt = <1200000>; 81862306a36Sopenharmony_ci regulator-always-on; 81962306a36Sopenharmony_ci }; 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci /* 82262306a36Sopenharmony_ci * +V2.8_AVDD_VDAC: 82362306a36Sopenharmony_ci * only required for (unsupported) analog RGB 82462306a36Sopenharmony_ci */ 82562306a36Sopenharmony_ci ldo5_reg: ldo5 { 82662306a36Sopenharmony_ci regulator-name = "+V2.8_AVDD_VDAC"; 82762306a36Sopenharmony_ci regulator-min-microvolt = <2800000>; 82862306a36Sopenharmony_ci regulator-max-microvolt = <2800000>; 82962306a36Sopenharmony_ci regulator-always-on; 83062306a36Sopenharmony_ci }; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci /* 83362306a36Sopenharmony_ci * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V 83462306a36Sopenharmony_ci * but LDO6 can't set voltage in 50mV 83562306a36Sopenharmony_ci * granularity 83662306a36Sopenharmony_ci */ 83762306a36Sopenharmony_ci ldo6_reg: ldo6 { 83862306a36Sopenharmony_ci regulator-name = "+V1.05_AVDD_PLLE"; 83962306a36Sopenharmony_ci regulator-min-microvolt = <1100000>; 84062306a36Sopenharmony_ci regulator-max-microvolt = <1100000>; 84162306a36Sopenharmony_ci }; 84262306a36Sopenharmony_ci 84362306a36Sopenharmony_ci ldo7_reg: ldo7 { 84462306a36Sopenharmony_ci regulator-name = "+V1.2_AVDD_PLL"; 84562306a36Sopenharmony_ci regulator-min-microvolt = <1200000>; 84662306a36Sopenharmony_ci regulator-max-microvolt = <1200000>; 84762306a36Sopenharmony_ci regulator-always-on; 84862306a36Sopenharmony_ci }; 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci ldo8_reg: ldo8 { 85162306a36Sopenharmony_ci regulator-name = "+V1.0_VDD_DDR_HS"; 85262306a36Sopenharmony_ci regulator-min-microvolt = <1000000>; 85362306a36Sopenharmony_ci regulator-max-microvolt = <1000000>; 85462306a36Sopenharmony_ci regulator-always-on; 85562306a36Sopenharmony_ci }; 85662306a36Sopenharmony_ci }; 85762306a36Sopenharmony_ci }; 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_ci /* STMPE811 touch screen controller */ 86062306a36Sopenharmony_ci touchscreen@41 { 86162306a36Sopenharmony_ci compatible = "st,stmpe811"; 86262306a36Sopenharmony_ci reg = <0x41>; 86362306a36Sopenharmony_ci irq-gpio = <&gpio TEGRA_GPIO(V, 0) GPIO_ACTIVE_LOW>; 86462306a36Sopenharmony_ci id = <0>; 86562306a36Sopenharmony_ci blocks = <0x5>; 86662306a36Sopenharmony_ci irq-trigger = <0x1>; 86762306a36Sopenharmony_ci /* 3.25 MHz ADC clock speed */ 86862306a36Sopenharmony_ci st,adc-freq = <1>; 86962306a36Sopenharmony_ci /* 12-bit ADC */ 87062306a36Sopenharmony_ci st,mod-12b = <1>; 87162306a36Sopenharmony_ci /* internal ADC reference */ 87262306a36Sopenharmony_ci st,ref-sel = <0>; 87362306a36Sopenharmony_ci /* ADC converstion time: 80 clocks */ 87462306a36Sopenharmony_ci st,sample-time = <4>; 87562306a36Sopenharmony_ci /* forbid to use ADC channels 3-0 (touch) */ 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci stmpe_adc { 87862306a36Sopenharmony_ci compatible = "st,stmpe-adc"; 87962306a36Sopenharmony_ci st,norequest-mask = <0x0F>; 88062306a36Sopenharmony_ci }; 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci stmpe_touchscreen { 88362306a36Sopenharmony_ci compatible = "st,stmpe-ts"; 88462306a36Sopenharmony_ci /* 8 sample average control */ 88562306a36Sopenharmony_ci st,ave-ctrl = <3>; 88662306a36Sopenharmony_ci /* 7 length fractional part in z */ 88762306a36Sopenharmony_ci st,fraction-z = <7>; 88862306a36Sopenharmony_ci /* 88962306a36Sopenharmony_ci * 50 mA typical 80 mA max touchscreen drivers 89062306a36Sopenharmony_ci * current limit value 89162306a36Sopenharmony_ci */ 89262306a36Sopenharmony_ci st,i-drive = <1>; 89362306a36Sopenharmony_ci /* 1 ms panel driver settling time */ 89462306a36Sopenharmony_ci st,settling = <3>; 89562306a36Sopenharmony_ci /* 5 ms touch detect interrupt delay */ 89662306a36Sopenharmony_ci st,touch-det-delay = <5>; 89762306a36Sopenharmony_ci }; 89862306a36Sopenharmony_ci }; 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci /* 90162306a36Sopenharmony_ci * LM95245 temperature sensor 90262306a36Sopenharmony_ci * Note: OVERT1# directly connected to TPS65911 PMIC PWRDN 90362306a36Sopenharmony_ci */ 90462306a36Sopenharmony_ci temp-sensor@4c { 90562306a36Sopenharmony_ci compatible = "national,lm95245"; 90662306a36Sopenharmony_ci reg = <0x4c>; 90762306a36Sopenharmony_ci }; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_ci /* SW: +V1.2_VDD_CORE */ 91062306a36Sopenharmony_ci vdd_core: regulator@60 { 91162306a36Sopenharmony_ci compatible = "ti,tps62362"; 91262306a36Sopenharmony_ci reg = <0x60>; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci regulator-name = "tps62362-vout"; 91562306a36Sopenharmony_ci regulator-min-microvolt = <900000>; 91662306a36Sopenharmony_ci regulator-max-microvolt = <1400000>; 91762306a36Sopenharmony_ci regulator-coupled-with = <&vddctrl_reg>; 91862306a36Sopenharmony_ci regulator-coupled-max-spread = <300000>; 91962306a36Sopenharmony_ci regulator-max-step-microvolt = <100000>; 92062306a36Sopenharmony_ci regulator-boot-on; 92162306a36Sopenharmony_ci regulator-always-on; 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_ci nvidia,tegra-core-regulator; 92462306a36Sopenharmony_ci }; 92562306a36Sopenharmony_ci }; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci pmc@7000e400 { 92862306a36Sopenharmony_ci nvidia,invert-interrupt; 92962306a36Sopenharmony_ci nvidia,suspend-mode = <1>; 93062306a36Sopenharmony_ci nvidia,cpu-pwr-good-time = <5000>; 93162306a36Sopenharmony_ci nvidia,cpu-pwr-off-time = <5000>; 93262306a36Sopenharmony_ci nvidia,core-pwr-good-time = <3845 3845>; 93362306a36Sopenharmony_ci nvidia,core-pwr-off-time = <0>; 93462306a36Sopenharmony_ci nvidia,core-power-req-active-high; 93562306a36Sopenharmony_ci nvidia,sys-clock-req-active-high; 93662306a36Sopenharmony_ci core-supply = <&vdd_core>; 93762306a36Sopenharmony_ci 93862306a36Sopenharmony_ci /* Set DEV_OFF bit in DCDC control register of TPS65911 PMIC */ 93962306a36Sopenharmony_ci i2c-thermtrip { 94062306a36Sopenharmony_ci nvidia,i2c-controller-id = <4>; 94162306a36Sopenharmony_ci nvidia,bus-addr = <0x2d>; 94262306a36Sopenharmony_ci nvidia,reg-addr = <0x3f>; 94362306a36Sopenharmony_ci nvidia,reg-data = <0x1>; 94462306a36Sopenharmony_ci }; 94562306a36Sopenharmony_ci }; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci hda@70030000 { 94862306a36Sopenharmony_ci status = "okay"; 94962306a36Sopenharmony_ci }; 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci ahub@70080000 { 95262306a36Sopenharmony_ci i2s@70080500 { 95362306a36Sopenharmony_ci status = "okay"; 95462306a36Sopenharmony_ci }; 95562306a36Sopenharmony_ci }; 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_ci /* eMMC */ 95862306a36Sopenharmony_ci mmc@78000600 { 95962306a36Sopenharmony_ci status = "okay"; 96062306a36Sopenharmony_ci bus-width = <8>; 96162306a36Sopenharmony_ci non-removable; 96262306a36Sopenharmony_ci vmmc-supply = <®_module_3v3>; /* VCC */ 96362306a36Sopenharmony_ci vqmmc-supply = <®_1v8_vio>; /* VCCQ */ 96462306a36Sopenharmony_ci mmc-ddr-1_8v; 96562306a36Sopenharmony_ci }; 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_ci /* EHCI instance 1: USB2_DP/N -> AX88772B (On-module) */ 96862306a36Sopenharmony_ci usb@7d004000 { 96962306a36Sopenharmony_ci status = "okay"; 97062306a36Sopenharmony_ci #address-cells = <1>; 97162306a36Sopenharmony_ci #size-cells = <0>; 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_ci ethernet@1 { 97462306a36Sopenharmony_ci compatible = "usbb95,772b"; 97562306a36Sopenharmony_ci reg = <1>; 97662306a36Sopenharmony_ci local-mac-address = [00 00 00 00 00 00]; 97762306a36Sopenharmony_ci }; 97862306a36Sopenharmony_ci }; 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_ci usb-phy@7d004000 { 98162306a36Sopenharmony_ci status = "okay"; 98262306a36Sopenharmony_ci vbus-supply = <®_lan_v_bus>; 98362306a36Sopenharmony_ci }; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci clk32k_in: clock-xtal1 { 98662306a36Sopenharmony_ci compatible = "fixed-clock"; 98762306a36Sopenharmony_ci #clock-cells = <0>; 98862306a36Sopenharmony_ci clock-frequency = <32768>; 98962306a36Sopenharmony_ci }; 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci reg_1v8_avdd_hdmi_pll: regulator-1v8-avdd-hdmi-pll { 99262306a36Sopenharmony_ci compatible = "regulator-fixed"; 99362306a36Sopenharmony_ci regulator-name = "+V1.8_AVDD_HDMI_PLL"; 99462306a36Sopenharmony_ci regulator-min-microvolt = <1800000>; 99562306a36Sopenharmony_ci regulator-max-microvolt = <1800000>; 99662306a36Sopenharmony_ci enable-active-high; 99762306a36Sopenharmony_ci gpio = <&pmic 6 GPIO_ACTIVE_HIGH>; 99862306a36Sopenharmony_ci vin-supply = <®_1v8_vio>; 99962306a36Sopenharmony_ci }; 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci reg_3v3_avdd_hdmi: regulator-3v3-avdd-hdmi { 100262306a36Sopenharmony_ci compatible = "regulator-fixed"; 100362306a36Sopenharmony_ci regulator-name = "+V3.3_AVDD_HDMI"; 100462306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 100562306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 100662306a36Sopenharmony_ci enable-active-high; 100762306a36Sopenharmony_ci gpio = <&pmic 6 GPIO_ACTIVE_HIGH>; 100862306a36Sopenharmony_ci vin-supply = <®_module_3v3>; 100962306a36Sopenharmony_ci }; 101062306a36Sopenharmony_ci 101162306a36Sopenharmony_ci reg_5v0_charge_pump: regulator-5v0-charge-pump { 101262306a36Sopenharmony_ci compatible = "regulator-fixed"; 101362306a36Sopenharmony_ci regulator-name = "+V5.0"; 101462306a36Sopenharmony_ci regulator-min-microvolt = <5000000>; 101562306a36Sopenharmony_ci regulator-max-microvolt = <5000000>; 101662306a36Sopenharmony_ci regulator-always-on; 101762306a36Sopenharmony_ci }; 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_ci reg_lan_v_bus: regulator-lan-v-bus { 102062306a36Sopenharmony_ci compatible = "regulator-fixed"; 102162306a36Sopenharmony_ci regulator-name = "LAN_V_BUS"; 102262306a36Sopenharmony_ci regulator-min-microvolt = <5000000>; 102362306a36Sopenharmony_ci regulator-max-microvolt = <5000000>; 102462306a36Sopenharmony_ci enable-active-high; 102562306a36Sopenharmony_ci gpio = <&gpio TEGRA_GPIO(DD, 2) GPIO_ACTIVE_HIGH>; 102662306a36Sopenharmony_ci }; 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci reg_module_3v3: regulator-module-3v3 { 102962306a36Sopenharmony_ci compatible = "regulator-fixed"; 103062306a36Sopenharmony_ci regulator-name = "+V3.3"; 103162306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 103262306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 103362306a36Sopenharmony_ci regulator-always-on; 103462306a36Sopenharmony_ci }; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci reg_module_3v3_audio: regulator-module-3v3-audio { 103762306a36Sopenharmony_ci compatible = "regulator-fixed"; 103862306a36Sopenharmony_ci regulator-name = "+V3.3_AUDIO_AVDD_S"; 103962306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 104062306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 104162306a36Sopenharmony_ci regulator-always-on; 104262306a36Sopenharmony_ci }; 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_ci sound { 104562306a36Sopenharmony_ci compatible = "toradex,tegra-audio-sgtl5000-colibri_t30", 104662306a36Sopenharmony_ci "nvidia,tegra-audio-sgtl5000"; 104762306a36Sopenharmony_ci nvidia,model = "Toradex Colibri T30"; 104862306a36Sopenharmony_ci nvidia,audio-routing = 104962306a36Sopenharmony_ci "Headphone Jack", "HP_OUT", 105062306a36Sopenharmony_ci "LINE_IN", "Line In Jack", 105162306a36Sopenharmony_ci "MIC_IN", "Mic Jack"; 105262306a36Sopenharmony_ci nvidia,i2s-controller = <&tegra_i2s2>; 105362306a36Sopenharmony_ci nvidia,audio-codec = <&sgtl5000>; 105462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA30_CLK_PLL_A>, 105562306a36Sopenharmony_ci <&tegra_car TEGRA30_CLK_PLL_A_OUT0>, 105662306a36Sopenharmony_ci <&tegra_pmc TEGRA_PMC_CLK_OUT_1>; 105762306a36Sopenharmony_ci clock-names = "pll_a", "pll_a_out0", "mclk"; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_ci assigned-clocks = <&tegra_car TEGRA30_CLK_EXTERN1>, 106062306a36Sopenharmony_ci <&tegra_pmc TEGRA_PMC_CLK_OUT_1>; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci assigned-clock-parents = <&tegra_car TEGRA30_CLK_PLL_A_OUT0>, 106362306a36Sopenharmony_ci <&tegra_car TEGRA30_CLK_EXTERN1>; 106462306a36Sopenharmony_ci }; 106562306a36Sopenharmony_ci}; 1066