162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci#include <dt-bindings/clock/tegra114-car.h> 362306a36Sopenharmony_ci#include <dt-bindings/gpio/tegra-gpio.h> 462306a36Sopenharmony_ci#include <dt-bindings/memory/tegra114-mc.h> 562306a36Sopenharmony_ci#include <dt-bindings/pinctrl/pinctrl-tegra.h> 662306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 762306a36Sopenharmony_ci#include <dt-bindings/soc/tegra-pmc.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/ { 1062306a36Sopenharmony_ci compatible = "nvidia,tegra114"; 1162306a36Sopenharmony_ci interrupt-parent = <&lic>; 1262306a36Sopenharmony_ci #address-cells = <1>; 1362306a36Sopenharmony_ci #size-cells = <1>; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci memory@80000000 { 1662306a36Sopenharmony_ci device_type = "memory"; 1762306a36Sopenharmony_ci reg = <0x80000000 0x0>; 1862306a36Sopenharmony_ci }; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci sram@40000000 { 2162306a36Sopenharmony_ci compatible = "mmio-sram"; 2262306a36Sopenharmony_ci reg = <0x40000000 0x40000>; 2362306a36Sopenharmony_ci #address-cells = <1>; 2462306a36Sopenharmony_ci #size-cells = <1>; 2562306a36Sopenharmony_ci ranges = <0 0x40000000 0x40000>; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci vde_pool: sram@400 { 2862306a36Sopenharmony_ci reg = <0x400 0x3fc00>; 2962306a36Sopenharmony_ci pool; 3062306a36Sopenharmony_ci }; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci host1x@50000000 { 3462306a36Sopenharmony_ci compatible = "nvidia,tegra114-host1x"; 3562306a36Sopenharmony_ci reg = <0x50000000 0x00028000>; 3662306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 3762306a36Sopenharmony_ci <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 3862306a36Sopenharmony_ci interrupt-names = "syncpt", "host1x"; 3962306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_HOST1X>; 4062306a36Sopenharmony_ci clock-names = "host1x"; 4162306a36Sopenharmony_ci resets = <&tegra_car 28>, <&mc TEGRA114_MC_RESET_HC>; 4262306a36Sopenharmony_ci reset-names = "host1x", "mc"; 4362306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_HC>; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci #address-cells = <1>; 4662306a36Sopenharmony_ci #size-cells = <1>; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci ranges = <0x54000000 0x54000000 0x01000000>; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci gr2d@54140000 { 5162306a36Sopenharmony_ci compatible = "nvidia,tegra114-gr2d"; 5262306a36Sopenharmony_ci reg = <0x54140000 0x00040000>; 5362306a36Sopenharmony_ci interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 5462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_GR2D>; 5562306a36Sopenharmony_ci resets = <&tegra_car 21>, <&mc TEGRA114_MC_RESET_2D>; 5662306a36Sopenharmony_ci reset-names = "2d", "mc"; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_G2>; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci gr3d@54180000 { 6262306a36Sopenharmony_ci compatible = "nvidia,tegra114-gr3d"; 6362306a36Sopenharmony_ci reg = <0x54180000 0x00040000>; 6462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_GR3D>; 6562306a36Sopenharmony_ci resets = <&tegra_car 24>, <&mc TEGRA114_MC_RESET_3D>; 6662306a36Sopenharmony_ci reset-names = "3d", "mc"; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_NV>; 6962306a36Sopenharmony_ci }; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci dc@54200000 { 7262306a36Sopenharmony_ci compatible = "nvidia,tegra114-dc"; 7362306a36Sopenharmony_ci reg = <0x54200000 0x00040000>; 7462306a36Sopenharmony_ci interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 7562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_DISP1>, 7662306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_P>; 7762306a36Sopenharmony_ci clock-names = "dc", "parent"; 7862306a36Sopenharmony_ci resets = <&tegra_car 27>; 7962306a36Sopenharmony_ci reset-names = "dc"; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_DC>; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci nvidia,head = <0>; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci rgb { 8662306a36Sopenharmony_ci status = "disabled"; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci dc@54240000 { 9162306a36Sopenharmony_ci compatible = "nvidia,tegra114-dc"; 9262306a36Sopenharmony_ci reg = <0x54240000 0x00040000>; 9362306a36Sopenharmony_ci interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 9462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_DISP2>, 9562306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_P>; 9662306a36Sopenharmony_ci clock-names = "dc", "parent"; 9762306a36Sopenharmony_ci resets = <&tegra_car 26>; 9862306a36Sopenharmony_ci reset-names = "dc"; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_DCB>; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci nvidia,head = <1>; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci rgb { 10562306a36Sopenharmony_ci status = "disabled"; 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci hdmi@54280000 { 11062306a36Sopenharmony_ci compatible = "nvidia,tegra114-hdmi"; 11162306a36Sopenharmony_ci reg = <0x54280000 0x00040000>; 11262306a36Sopenharmony_ci interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 11362306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_HDMI>, 11462306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>; 11562306a36Sopenharmony_ci clock-names = "hdmi", "parent"; 11662306a36Sopenharmony_ci resets = <&tegra_car 51>; 11762306a36Sopenharmony_ci reset-names = "hdmi"; 11862306a36Sopenharmony_ci status = "disabled"; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci dsia: dsi@54300000 { 12262306a36Sopenharmony_ci compatible = "nvidia,tegra114-dsi"; 12362306a36Sopenharmony_ci reg = <0x54300000 0x00040000>; 12462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_DSIA>, 12562306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_DSIALP>, 12662306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_D_OUT0>; 12762306a36Sopenharmony_ci clock-names = "dsi", "lp", "parent"; 12862306a36Sopenharmony_ci resets = <&tegra_car 48>; 12962306a36Sopenharmony_ci reset-names = "dsi"; 13062306a36Sopenharmony_ci nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */ 13162306a36Sopenharmony_ci status = "disabled"; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci #address-cells = <1>; 13462306a36Sopenharmony_ci #size-cells = <0>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci dsib: dsi@54400000 { 13862306a36Sopenharmony_ci compatible = "nvidia,tegra114-dsi"; 13962306a36Sopenharmony_ci reg = <0x54400000 0x00040000>; 14062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_DSIB>, 14162306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_DSIBLP>, 14262306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>; 14362306a36Sopenharmony_ci clock-names = "dsi", "lp", "parent"; 14462306a36Sopenharmony_ci resets = <&tegra_car 82>; 14562306a36Sopenharmony_ci reset-names = "dsi"; 14662306a36Sopenharmony_ci nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */ 14762306a36Sopenharmony_ci status = "disabled"; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci #address-cells = <1>; 15062306a36Sopenharmony_ci #size-cells = <0>; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci gic: interrupt-controller@50041000 { 15562306a36Sopenharmony_ci compatible = "arm,cortex-a15-gic"; 15662306a36Sopenharmony_ci #interrupt-cells = <3>; 15762306a36Sopenharmony_ci interrupt-controller; 15862306a36Sopenharmony_ci reg = <0x50041000 0x1000>, 15962306a36Sopenharmony_ci <0x50042000 0x1000>, 16062306a36Sopenharmony_ci <0x50044000 0x2000>, 16162306a36Sopenharmony_ci <0x50046000 0x2000>; 16262306a36Sopenharmony_ci interrupts = <GIC_PPI 9 16362306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 16462306a36Sopenharmony_ci interrupt-parent = <&gic>; 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci lic: interrupt-controller@60004000 { 16862306a36Sopenharmony_ci compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr"; 16962306a36Sopenharmony_ci reg = <0x60004000 0x100>, 17062306a36Sopenharmony_ci <0x60004100 0x50>, 17162306a36Sopenharmony_ci <0x60004200 0x50>, 17262306a36Sopenharmony_ci <0x60004300 0x50>, 17362306a36Sopenharmony_ci <0x60004400 0x50>; 17462306a36Sopenharmony_ci interrupt-controller; 17562306a36Sopenharmony_ci #interrupt-cells = <3>; 17662306a36Sopenharmony_ci interrupt-parent = <&gic>; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci timer@60005000 { 18062306a36Sopenharmony_ci compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer"; 18162306a36Sopenharmony_ci reg = <0x60005000 0x400>; 18262306a36Sopenharmony_ci interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 18362306a36Sopenharmony_ci <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 18462306a36Sopenharmony_ci <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 18562306a36Sopenharmony_ci <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 18662306a36Sopenharmony_ci <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 18762306a36Sopenharmony_ci <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 18862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_TIMER>; 18962306a36Sopenharmony_ci }; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci tegra_car: clock@60006000 { 19262306a36Sopenharmony_ci compatible = "nvidia,tegra114-car"; 19362306a36Sopenharmony_ci reg = <0x60006000 0x1000>; 19462306a36Sopenharmony_ci #clock-cells = <1>; 19562306a36Sopenharmony_ci #reset-cells = <1>; 19662306a36Sopenharmony_ci }; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci flow-controller@60007000 { 19962306a36Sopenharmony_ci compatible = "nvidia,tegra114-flowctrl"; 20062306a36Sopenharmony_ci reg = <0x60007000 0x1000>; 20162306a36Sopenharmony_ci }; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci apbdma: dma@6000a000 { 20462306a36Sopenharmony_ci compatible = "nvidia,tegra114-apbdma"; 20562306a36Sopenharmony_ci reg = <0x6000a000 0x1400>; 20662306a36Sopenharmony_ci interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 20762306a36Sopenharmony_ci <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 20862306a36Sopenharmony_ci <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 20962306a36Sopenharmony_ci <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 21062306a36Sopenharmony_ci <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 21162306a36Sopenharmony_ci <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 21262306a36Sopenharmony_ci <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 21362306a36Sopenharmony_ci <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 21462306a36Sopenharmony_ci <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 21562306a36Sopenharmony_ci <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 21662306a36Sopenharmony_ci <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 21762306a36Sopenharmony_ci <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 21862306a36Sopenharmony_ci <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 21962306a36Sopenharmony_ci <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 22062306a36Sopenharmony_ci <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 22162306a36Sopenharmony_ci <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 22262306a36Sopenharmony_ci <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 22362306a36Sopenharmony_ci <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 22462306a36Sopenharmony_ci <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 22562306a36Sopenharmony_ci <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 22662306a36Sopenharmony_ci <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 22762306a36Sopenharmony_ci <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 22862306a36Sopenharmony_ci <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 22962306a36Sopenharmony_ci <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 23062306a36Sopenharmony_ci <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 23162306a36Sopenharmony_ci <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 23262306a36Sopenharmony_ci <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 23362306a36Sopenharmony_ci <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 23462306a36Sopenharmony_ci <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 23562306a36Sopenharmony_ci <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 23662306a36Sopenharmony_ci <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 23762306a36Sopenharmony_ci <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 23862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_APBDMA>; 23962306a36Sopenharmony_ci resets = <&tegra_car 34>; 24062306a36Sopenharmony_ci reset-names = "dma"; 24162306a36Sopenharmony_ci #dma-cells = <1>; 24262306a36Sopenharmony_ci }; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci ahb: ahb@6000c000 { 24562306a36Sopenharmony_ci compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb"; 24662306a36Sopenharmony_ci reg = <0x6000c000 0x150>; 24762306a36Sopenharmony_ci }; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci gpio: gpio@6000d000 { 25062306a36Sopenharmony_ci compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio"; 25162306a36Sopenharmony_ci reg = <0x6000d000 0x1000>; 25262306a36Sopenharmony_ci interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 25362306a36Sopenharmony_ci <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 25462306a36Sopenharmony_ci <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 25562306a36Sopenharmony_ci <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 25662306a36Sopenharmony_ci <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 25762306a36Sopenharmony_ci <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 25862306a36Sopenharmony_ci <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 25962306a36Sopenharmony_ci <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 26062306a36Sopenharmony_ci #gpio-cells = <2>; 26162306a36Sopenharmony_ci gpio-controller; 26262306a36Sopenharmony_ci #interrupt-cells = <2>; 26362306a36Sopenharmony_ci interrupt-controller; 26462306a36Sopenharmony_ci gpio-ranges = <&pinmux 0 0 246>; 26562306a36Sopenharmony_ci }; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci vde@6001a000 { 26862306a36Sopenharmony_ci compatible = "nvidia,tegra114-vde"; 26962306a36Sopenharmony_ci reg = <0x6001a000 0x1000>, /* Syntax Engine */ 27062306a36Sopenharmony_ci <0x6001b000 0x1000>, /* Video Bitstream Engine */ 27162306a36Sopenharmony_ci <0x6001c000 0x100>, /* Macroblock Engine */ 27262306a36Sopenharmony_ci <0x6001c200 0x100>, /* Post-processing Engine */ 27362306a36Sopenharmony_ci <0x6001c400 0x100>, /* Motion Compensation Engine */ 27462306a36Sopenharmony_ci <0x6001c600 0x100>, /* Transform Engine */ 27562306a36Sopenharmony_ci <0x6001c800 0x100>, /* Pixel prediction block */ 27662306a36Sopenharmony_ci <0x6001ca00 0x100>, /* Video DMA */ 27762306a36Sopenharmony_ci <0x6001d800 0x400>; /* Video frame controls */ 27862306a36Sopenharmony_ci reg-names = "sxe", "bsev", "mbe", "ppe", "mce", 27962306a36Sopenharmony_ci "tfe", "ppb", "vdma", "frameid"; 28062306a36Sopenharmony_ci iram = <&vde_pool>; /* IRAM region */ 28162306a36Sopenharmony_ci interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, /* Sync token interrupt */ 28262306a36Sopenharmony_ci <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, /* BSE-V interrupt */ 28362306a36Sopenharmony_ci <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; /* SXE interrupt */ 28462306a36Sopenharmony_ci interrupt-names = "sync-token", "bsev", "sxe"; 28562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_VDE>; 28662306a36Sopenharmony_ci reset-names = "vde", "mc"; 28762306a36Sopenharmony_ci resets = <&tegra_car 61>, <&mc TEGRA114_MC_RESET_VDE>; 28862306a36Sopenharmony_ci iommus = <&mc TEGRA_SWGROUP_VDE>; 28962306a36Sopenharmony_ci }; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci apbmisc@70000800 { 29262306a36Sopenharmony_ci compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc"; 29362306a36Sopenharmony_ci reg = <0x70000800 0x64>, /* Chip revision */ 29462306a36Sopenharmony_ci <0x70000008 0x04>; /* Strapping options */ 29562306a36Sopenharmony_ci }; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci pinmux: pinmux@70000868 { 29862306a36Sopenharmony_ci compatible = "nvidia,tegra114-pinmux"; 29962306a36Sopenharmony_ci reg = <0x70000868 0x148>, /* Pad control registers */ 30062306a36Sopenharmony_ci <0x70003000 0x40c>; /* Mux registers */ 30162306a36Sopenharmony_ci }; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci /* 30462306a36Sopenharmony_ci * There are two serial driver i.e. 8250 based simple serial 30562306a36Sopenharmony_ci * driver and APB DMA based serial driver for higher baudrate 30662306a36Sopenharmony_ci * and performace. To enable the 8250 based driver, the compatible 30762306a36Sopenharmony_ci * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable 30862306a36Sopenharmony_ci * the APB DMA based serial driver, the compatible is 30962306a36Sopenharmony_ci * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart". 31062306a36Sopenharmony_ci */ 31162306a36Sopenharmony_ci uarta: serial@70006000 { 31262306a36Sopenharmony_ci compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 31362306a36Sopenharmony_ci reg = <0x70006000 0x40>; 31462306a36Sopenharmony_ci reg-shift = <2>; 31562306a36Sopenharmony_ci interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 31662306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_UARTA>; 31762306a36Sopenharmony_ci resets = <&tegra_car 6>; 31862306a36Sopenharmony_ci dmas = <&apbdma 8>, <&apbdma 8>; 31962306a36Sopenharmony_ci dma-names = "rx", "tx"; 32062306a36Sopenharmony_ci status = "disabled"; 32162306a36Sopenharmony_ci }; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci uartb: serial@70006040 { 32462306a36Sopenharmony_ci compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 32562306a36Sopenharmony_ci reg = <0x70006040 0x40>; 32662306a36Sopenharmony_ci reg-shift = <2>; 32762306a36Sopenharmony_ci interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 32862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_UARTB>; 32962306a36Sopenharmony_ci resets = <&tegra_car 7>; 33062306a36Sopenharmony_ci dmas = <&apbdma 9>, <&apbdma 9>; 33162306a36Sopenharmony_ci dma-names = "rx", "tx"; 33262306a36Sopenharmony_ci status = "disabled"; 33362306a36Sopenharmony_ci }; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci uartc: serial@70006200 { 33662306a36Sopenharmony_ci compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 33762306a36Sopenharmony_ci reg = <0x70006200 0x100>; 33862306a36Sopenharmony_ci reg-shift = <2>; 33962306a36Sopenharmony_ci interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 34062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_UARTC>; 34162306a36Sopenharmony_ci resets = <&tegra_car 55>; 34262306a36Sopenharmony_ci dmas = <&apbdma 10>, <&apbdma 10>; 34362306a36Sopenharmony_ci dma-names = "rx", "tx"; 34462306a36Sopenharmony_ci status = "disabled"; 34562306a36Sopenharmony_ci }; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci uartd: serial@70006300 { 34862306a36Sopenharmony_ci compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 34962306a36Sopenharmony_ci reg = <0x70006300 0x100>; 35062306a36Sopenharmony_ci reg-shift = <2>; 35162306a36Sopenharmony_ci interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 35262306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_UARTD>; 35362306a36Sopenharmony_ci resets = <&tegra_car 65>; 35462306a36Sopenharmony_ci dmas = <&apbdma 19>, <&apbdma 19>; 35562306a36Sopenharmony_ci dma-names = "rx", "tx"; 35662306a36Sopenharmony_ci status = "disabled"; 35762306a36Sopenharmony_ci }; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci pwm: pwm@7000a000 { 36062306a36Sopenharmony_ci compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm"; 36162306a36Sopenharmony_ci reg = <0x7000a000 0x100>; 36262306a36Sopenharmony_ci #pwm-cells = <2>; 36362306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_PWM>; 36462306a36Sopenharmony_ci resets = <&tegra_car 17>; 36562306a36Sopenharmony_ci reset-names = "pwm"; 36662306a36Sopenharmony_ci status = "disabled"; 36762306a36Sopenharmony_ci }; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci i2c@7000c000 { 37062306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2c"; 37162306a36Sopenharmony_ci reg = <0x7000c000 0x100>; 37262306a36Sopenharmony_ci interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 37362306a36Sopenharmony_ci #address-cells = <1>; 37462306a36Sopenharmony_ci #size-cells = <0>; 37562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2C1>; 37662306a36Sopenharmony_ci clock-names = "div-clk"; 37762306a36Sopenharmony_ci resets = <&tegra_car 12>; 37862306a36Sopenharmony_ci reset-names = "i2c"; 37962306a36Sopenharmony_ci dmas = <&apbdma 21>, <&apbdma 21>; 38062306a36Sopenharmony_ci dma-names = "rx", "tx"; 38162306a36Sopenharmony_ci status = "disabled"; 38262306a36Sopenharmony_ci }; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci i2c@7000c400 { 38562306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2c"; 38662306a36Sopenharmony_ci reg = <0x7000c400 0x100>; 38762306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 38862306a36Sopenharmony_ci #address-cells = <1>; 38962306a36Sopenharmony_ci #size-cells = <0>; 39062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2C2>; 39162306a36Sopenharmony_ci clock-names = "div-clk"; 39262306a36Sopenharmony_ci resets = <&tegra_car 54>; 39362306a36Sopenharmony_ci reset-names = "i2c"; 39462306a36Sopenharmony_ci dmas = <&apbdma 22>, <&apbdma 22>; 39562306a36Sopenharmony_ci dma-names = "rx", "tx"; 39662306a36Sopenharmony_ci status = "disabled"; 39762306a36Sopenharmony_ci }; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci i2c@7000c500 { 40062306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2c"; 40162306a36Sopenharmony_ci reg = <0x7000c500 0x100>; 40262306a36Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 40362306a36Sopenharmony_ci #address-cells = <1>; 40462306a36Sopenharmony_ci #size-cells = <0>; 40562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2C3>; 40662306a36Sopenharmony_ci clock-names = "div-clk"; 40762306a36Sopenharmony_ci resets = <&tegra_car 67>; 40862306a36Sopenharmony_ci reset-names = "i2c"; 40962306a36Sopenharmony_ci dmas = <&apbdma 23>, <&apbdma 23>; 41062306a36Sopenharmony_ci dma-names = "rx", "tx"; 41162306a36Sopenharmony_ci status = "disabled"; 41262306a36Sopenharmony_ci }; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci i2c@7000c700 { 41562306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2c"; 41662306a36Sopenharmony_ci reg = <0x7000c700 0x100>; 41762306a36Sopenharmony_ci interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 41862306a36Sopenharmony_ci #address-cells = <1>; 41962306a36Sopenharmony_ci #size-cells = <0>; 42062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2C4>; 42162306a36Sopenharmony_ci clock-names = "div-clk"; 42262306a36Sopenharmony_ci resets = <&tegra_car 103>; 42362306a36Sopenharmony_ci reset-names = "i2c"; 42462306a36Sopenharmony_ci dmas = <&apbdma 26>, <&apbdma 26>; 42562306a36Sopenharmony_ci dma-names = "rx", "tx"; 42662306a36Sopenharmony_ci status = "disabled"; 42762306a36Sopenharmony_ci }; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci i2c@7000d000 { 43062306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2c"; 43162306a36Sopenharmony_ci reg = <0x7000d000 0x100>; 43262306a36Sopenharmony_ci interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 43362306a36Sopenharmony_ci #address-cells = <1>; 43462306a36Sopenharmony_ci #size-cells = <0>; 43562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2C5>; 43662306a36Sopenharmony_ci clock-names = "div-clk"; 43762306a36Sopenharmony_ci resets = <&tegra_car 47>; 43862306a36Sopenharmony_ci reset-names = "i2c"; 43962306a36Sopenharmony_ci dmas = <&apbdma 24>, <&apbdma 24>; 44062306a36Sopenharmony_ci dma-names = "rx", "tx"; 44162306a36Sopenharmony_ci status = "disabled"; 44262306a36Sopenharmony_ci }; 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci spi@7000d400 { 44562306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 44662306a36Sopenharmony_ci reg = <0x7000d400 0x200>; 44762306a36Sopenharmony_ci interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 44862306a36Sopenharmony_ci #address-cells = <1>; 44962306a36Sopenharmony_ci #size-cells = <0>; 45062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC1>; 45162306a36Sopenharmony_ci clock-names = "spi"; 45262306a36Sopenharmony_ci resets = <&tegra_car 41>; 45362306a36Sopenharmony_ci reset-names = "spi"; 45462306a36Sopenharmony_ci dmas = <&apbdma 15>, <&apbdma 15>; 45562306a36Sopenharmony_ci dma-names = "rx", "tx"; 45662306a36Sopenharmony_ci status = "disabled"; 45762306a36Sopenharmony_ci }; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci spi@7000d600 { 46062306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 46162306a36Sopenharmony_ci reg = <0x7000d600 0x200>; 46262306a36Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 46362306a36Sopenharmony_ci #address-cells = <1>; 46462306a36Sopenharmony_ci #size-cells = <0>; 46562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC2>; 46662306a36Sopenharmony_ci clock-names = "spi"; 46762306a36Sopenharmony_ci resets = <&tegra_car 44>; 46862306a36Sopenharmony_ci reset-names = "spi"; 46962306a36Sopenharmony_ci dmas = <&apbdma 16>, <&apbdma 16>; 47062306a36Sopenharmony_ci dma-names = "rx", "tx"; 47162306a36Sopenharmony_ci status = "disabled"; 47262306a36Sopenharmony_ci }; 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci spi@7000d800 { 47562306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 47662306a36Sopenharmony_ci reg = <0x7000d800 0x200>; 47762306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 47862306a36Sopenharmony_ci #address-cells = <1>; 47962306a36Sopenharmony_ci #size-cells = <0>; 48062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC3>; 48162306a36Sopenharmony_ci clock-names = "spi"; 48262306a36Sopenharmony_ci resets = <&tegra_car 46>; 48362306a36Sopenharmony_ci reset-names = "spi"; 48462306a36Sopenharmony_ci dmas = <&apbdma 17>, <&apbdma 17>; 48562306a36Sopenharmony_ci dma-names = "rx", "tx"; 48662306a36Sopenharmony_ci status = "disabled"; 48762306a36Sopenharmony_ci }; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci spi@7000da00 { 49062306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 49162306a36Sopenharmony_ci reg = <0x7000da00 0x200>; 49262306a36Sopenharmony_ci interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 49362306a36Sopenharmony_ci #address-cells = <1>; 49462306a36Sopenharmony_ci #size-cells = <0>; 49562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC4>; 49662306a36Sopenharmony_ci clock-names = "spi"; 49762306a36Sopenharmony_ci resets = <&tegra_car 68>; 49862306a36Sopenharmony_ci reset-names = "spi"; 49962306a36Sopenharmony_ci dmas = <&apbdma 18>, <&apbdma 18>; 50062306a36Sopenharmony_ci dma-names = "rx", "tx"; 50162306a36Sopenharmony_ci status = "disabled"; 50262306a36Sopenharmony_ci }; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci spi@7000dc00 { 50562306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 50662306a36Sopenharmony_ci reg = <0x7000dc00 0x200>; 50762306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 50862306a36Sopenharmony_ci #address-cells = <1>; 50962306a36Sopenharmony_ci #size-cells = <0>; 51062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC5>; 51162306a36Sopenharmony_ci clock-names = "spi"; 51262306a36Sopenharmony_ci resets = <&tegra_car 104>; 51362306a36Sopenharmony_ci reset-names = "spi"; 51462306a36Sopenharmony_ci dmas = <&apbdma 27>, <&apbdma 27>; 51562306a36Sopenharmony_ci dma-names = "rx", "tx"; 51662306a36Sopenharmony_ci status = "disabled"; 51762306a36Sopenharmony_ci }; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci spi@7000de00 { 52062306a36Sopenharmony_ci compatible = "nvidia,tegra114-spi"; 52162306a36Sopenharmony_ci reg = <0x7000de00 0x200>; 52262306a36Sopenharmony_ci interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 52362306a36Sopenharmony_ci #address-cells = <1>; 52462306a36Sopenharmony_ci #size-cells = <0>; 52562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SBC6>; 52662306a36Sopenharmony_ci clock-names = "spi"; 52762306a36Sopenharmony_ci resets = <&tegra_car 105>; 52862306a36Sopenharmony_ci reset-names = "spi"; 52962306a36Sopenharmony_ci dmas = <&apbdma 28>, <&apbdma 28>; 53062306a36Sopenharmony_ci dma-names = "rx", "tx"; 53162306a36Sopenharmony_ci status = "disabled"; 53262306a36Sopenharmony_ci }; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci rtc@7000e000 { 53562306a36Sopenharmony_ci compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc"; 53662306a36Sopenharmony_ci reg = <0x7000e000 0x100>; 53762306a36Sopenharmony_ci interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 53862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_RTC>; 53962306a36Sopenharmony_ci }; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci kbc@7000e200 { 54262306a36Sopenharmony_ci compatible = "nvidia,tegra114-kbc"; 54362306a36Sopenharmony_ci reg = <0x7000e200 0x100>; 54462306a36Sopenharmony_ci interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 54562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_KBC>; 54662306a36Sopenharmony_ci resets = <&tegra_car 36>; 54762306a36Sopenharmony_ci reset-names = "kbc"; 54862306a36Sopenharmony_ci status = "disabled"; 54962306a36Sopenharmony_ci }; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci tegra_pmc: pmc@7000e400 { 55262306a36Sopenharmony_ci compatible = "nvidia,tegra114-pmc"; 55362306a36Sopenharmony_ci reg = <0x7000e400 0x400>; 55462306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>; 55562306a36Sopenharmony_ci clock-names = "pclk", "clk32k_in"; 55662306a36Sopenharmony_ci #clock-cells = <1>; 55762306a36Sopenharmony_ci }; 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci fuse@7000f800 { 56062306a36Sopenharmony_ci compatible = "nvidia,tegra114-efuse"; 56162306a36Sopenharmony_ci reg = <0x7000f800 0x400>; 56262306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_FUSE>; 56362306a36Sopenharmony_ci clock-names = "fuse"; 56462306a36Sopenharmony_ci resets = <&tegra_car 39>; 56562306a36Sopenharmony_ci reset-names = "fuse"; 56662306a36Sopenharmony_ci }; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci mc: memory-controller@70019000 { 56962306a36Sopenharmony_ci compatible = "nvidia,tegra114-mc"; 57062306a36Sopenharmony_ci reg = <0x70019000 0x1000>; 57162306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_MC>; 57262306a36Sopenharmony_ci clock-names = "mc"; 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci #reset-cells = <1>; 57762306a36Sopenharmony_ci #iommu-cells = <1>; 57862306a36Sopenharmony_ci }; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci ahub@70080000 { 58162306a36Sopenharmony_ci compatible = "nvidia,tegra114-ahub"; 58262306a36Sopenharmony_ci reg = <0x70080000 0x200>, 58362306a36Sopenharmony_ci <0x70080200 0x100>, 58462306a36Sopenharmony_ci <0x70081000 0x200>; 58562306a36Sopenharmony_ci interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 58662306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>, 58762306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_APBIF>; 58862306a36Sopenharmony_ci clock-names = "d_audio", "apbif"; 58962306a36Sopenharmony_ci resets = <&tegra_car 106>, /* d_audio */ 59062306a36Sopenharmony_ci <&tegra_car 107>, /* apbif */ 59162306a36Sopenharmony_ci <&tegra_car 30>, /* i2s0 */ 59262306a36Sopenharmony_ci <&tegra_car 11>, /* i2s1 */ 59362306a36Sopenharmony_ci <&tegra_car 18>, /* i2s2 */ 59462306a36Sopenharmony_ci <&tegra_car 101>, /* i2s3 */ 59562306a36Sopenharmony_ci <&tegra_car 102>, /* i2s4 */ 59662306a36Sopenharmony_ci <&tegra_car 108>, /* dam0 */ 59762306a36Sopenharmony_ci <&tegra_car 109>, /* dam1 */ 59862306a36Sopenharmony_ci <&tegra_car 110>, /* dam2 */ 59962306a36Sopenharmony_ci <&tegra_car 10>, /* spdif */ 60062306a36Sopenharmony_ci <&tegra_car 153>, /* amx */ 60162306a36Sopenharmony_ci <&tegra_car 154>; /* adx */ 60262306a36Sopenharmony_ci reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2", 60362306a36Sopenharmony_ci "i2s3", "i2s4", "dam0", "dam1", "dam2", 60462306a36Sopenharmony_ci "spdif", "amx", "adx"; 60562306a36Sopenharmony_ci dmas = <&apbdma 1>, <&apbdma 1>, 60662306a36Sopenharmony_ci <&apbdma 2>, <&apbdma 2>, 60762306a36Sopenharmony_ci <&apbdma 3>, <&apbdma 3>, 60862306a36Sopenharmony_ci <&apbdma 4>, <&apbdma 4>, 60962306a36Sopenharmony_ci <&apbdma 6>, <&apbdma 6>, 61062306a36Sopenharmony_ci <&apbdma 7>, <&apbdma 7>, 61162306a36Sopenharmony_ci <&apbdma 12>, <&apbdma 12>, 61262306a36Sopenharmony_ci <&apbdma 13>, <&apbdma 13>, 61362306a36Sopenharmony_ci <&apbdma 14>, <&apbdma 14>, 61462306a36Sopenharmony_ci <&apbdma 29>, <&apbdma 29>; 61562306a36Sopenharmony_ci dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2", 61662306a36Sopenharmony_ci "rx3", "tx3", "rx4", "tx4", "rx5", "tx5", 61762306a36Sopenharmony_ci "rx6", "tx6", "rx7", "tx7", "rx8", "tx8", 61862306a36Sopenharmony_ci "rx9", "tx9"; 61962306a36Sopenharmony_ci ranges; 62062306a36Sopenharmony_ci #address-cells = <1>; 62162306a36Sopenharmony_ci #size-cells = <1>; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci tegra_i2s0: i2s@70080300 { 62462306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 62562306a36Sopenharmony_ci reg = <0x70080300 0x100>; 62662306a36Sopenharmony_ci nvidia,ahub-cif-ids = <4 4>; 62762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2S0>; 62862306a36Sopenharmony_ci resets = <&tegra_car 30>; 62962306a36Sopenharmony_ci reset-names = "i2s"; 63062306a36Sopenharmony_ci status = "disabled"; 63162306a36Sopenharmony_ci }; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci tegra_i2s1: i2s@70080400 { 63462306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 63562306a36Sopenharmony_ci reg = <0x70080400 0x100>; 63662306a36Sopenharmony_ci nvidia,ahub-cif-ids = <5 5>; 63762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2S1>; 63862306a36Sopenharmony_ci resets = <&tegra_car 11>; 63962306a36Sopenharmony_ci reset-names = "i2s"; 64062306a36Sopenharmony_ci status = "disabled"; 64162306a36Sopenharmony_ci }; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci tegra_i2s2: i2s@70080500 { 64462306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 64562306a36Sopenharmony_ci reg = <0x70080500 0x100>; 64662306a36Sopenharmony_ci nvidia,ahub-cif-ids = <6 6>; 64762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2S2>; 64862306a36Sopenharmony_ci resets = <&tegra_car 18>; 64962306a36Sopenharmony_ci reset-names = "i2s"; 65062306a36Sopenharmony_ci status = "disabled"; 65162306a36Sopenharmony_ci }; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci tegra_i2s3: i2s@70080600 { 65462306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 65562306a36Sopenharmony_ci reg = <0x70080600 0x100>; 65662306a36Sopenharmony_ci nvidia,ahub-cif-ids = <7 7>; 65762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2S3>; 65862306a36Sopenharmony_ci resets = <&tegra_car 101>; 65962306a36Sopenharmony_ci reset-names = "i2s"; 66062306a36Sopenharmony_ci status = "disabled"; 66162306a36Sopenharmony_ci }; 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci tegra_i2s4: i2s@70080700 { 66462306a36Sopenharmony_ci compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 66562306a36Sopenharmony_ci reg = <0x70080700 0x100>; 66662306a36Sopenharmony_ci nvidia,ahub-cif-ids = <8 8>; 66762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_I2S4>; 66862306a36Sopenharmony_ci resets = <&tegra_car 102>; 66962306a36Sopenharmony_ci reset-names = "i2s"; 67062306a36Sopenharmony_ci status = "disabled"; 67162306a36Sopenharmony_ci }; 67262306a36Sopenharmony_ci }; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci mipi: mipi@700e3000 { 67562306a36Sopenharmony_ci compatible = "nvidia,tegra114-mipi"; 67662306a36Sopenharmony_ci reg = <0x700e3000 0x100>; 67762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>; 67862306a36Sopenharmony_ci #nvidia,mipi-calibrate-cells = <1>; 67962306a36Sopenharmony_ci }; 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci mmc@78000000 { 68262306a36Sopenharmony_ci compatible = "nvidia,tegra114-sdhci"; 68362306a36Sopenharmony_ci reg = <0x78000000 0x200>; 68462306a36Sopenharmony_ci interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 68562306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SDMMC1>; 68662306a36Sopenharmony_ci clock-names = "sdhci"; 68762306a36Sopenharmony_ci resets = <&tegra_car 14>; 68862306a36Sopenharmony_ci reset-names = "sdhci"; 68962306a36Sopenharmony_ci status = "disabled"; 69062306a36Sopenharmony_ci }; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci mmc@78000200 { 69362306a36Sopenharmony_ci compatible = "nvidia,tegra114-sdhci"; 69462306a36Sopenharmony_ci reg = <0x78000200 0x200>; 69562306a36Sopenharmony_ci interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 69662306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SDMMC2>; 69762306a36Sopenharmony_ci clock-names = "sdhci"; 69862306a36Sopenharmony_ci resets = <&tegra_car 9>; 69962306a36Sopenharmony_ci reset-names = "sdhci"; 70062306a36Sopenharmony_ci status = "disabled"; 70162306a36Sopenharmony_ci }; 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci mmc@78000400 { 70462306a36Sopenharmony_ci compatible = "nvidia,tegra114-sdhci"; 70562306a36Sopenharmony_ci reg = <0x78000400 0x200>; 70662306a36Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 70762306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SDMMC3>; 70862306a36Sopenharmony_ci clock-names = "sdhci"; 70962306a36Sopenharmony_ci resets = <&tegra_car 69>; 71062306a36Sopenharmony_ci reset-names = "sdhci"; 71162306a36Sopenharmony_ci status = "disabled"; 71262306a36Sopenharmony_ci }; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci mmc@78000600 { 71562306a36Sopenharmony_ci compatible = "nvidia,tegra114-sdhci"; 71662306a36Sopenharmony_ci reg = <0x78000600 0x200>; 71762306a36Sopenharmony_ci interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 71862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_SDMMC4>; 71962306a36Sopenharmony_ci clock-names = "sdhci"; 72062306a36Sopenharmony_ci resets = <&tegra_car 15>; 72162306a36Sopenharmony_ci reset-names = "sdhci"; 72262306a36Sopenharmony_ci status = "disabled"; 72362306a36Sopenharmony_ci }; 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci usb@7d000000 { 72662306a36Sopenharmony_ci compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci"; 72762306a36Sopenharmony_ci reg = <0x7d000000 0x4000>; 72862306a36Sopenharmony_ci interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 72962306a36Sopenharmony_ci phy_type = "utmi"; 73062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_USBD>; 73162306a36Sopenharmony_ci resets = <&tegra_car 22>; 73262306a36Sopenharmony_ci reset-names = "usb"; 73362306a36Sopenharmony_ci nvidia,phy = <&phy1>; 73462306a36Sopenharmony_ci status = "disabled"; 73562306a36Sopenharmony_ci }; 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_ci phy1: usb-phy@7d000000 { 73862306a36Sopenharmony_ci compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy"; 73962306a36Sopenharmony_ci reg = <0x7d000000 0x4000>, 74062306a36Sopenharmony_ci <0x7d000000 0x4000>; 74162306a36Sopenharmony_ci interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 74262306a36Sopenharmony_ci phy_type = "utmi"; 74362306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_USBD>, 74462306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_U>, 74562306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_USBD>; 74662306a36Sopenharmony_ci clock-names = "reg", "pll_u", "utmi-pads"; 74762306a36Sopenharmony_ci resets = <&tegra_car 22>, <&tegra_car 22>; 74862306a36Sopenharmony_ci reset-names = "usb", "utmi-pads"; 74962306a36Sopenharmony_ci #phy-cells = <0>; 75062306a36Sopenharmony_ci nvidia,hssync-start-delay = <0>; 75162306a36Sopenharmony_ci nvidia,idle-wait-delay = <17>; 75262306a36Sopenharmony_ci nvidia,elastic-limit = <16>; 75362306a36Sopenharmony_ci nvidia,term-range-adj = <6>; 75462306a36Sopenharmony_ci nvidia,xcvr-setup = <9>; 75562306a36Sopenharmony_ci nvidia,xcvr-lsfslew = <0>; 75662306a36Sopenharmony_ci nvidia,xcvr-lsrslew = <3>; 75762306a36Sopenharmony_ci nvidia,hssquelch-level = <2>; 75862306a36Sopenharmony_ci nvidia,hsdiscon-level = <5>; 75962306a36Sopenharmony_ci nvidia,xcvr-hsslew = <12>; 76062306a36Sopenharmony_ci nvidia,has-utmi-pad-registers; 76162306a36Sopenharmony_ci nvidia,pmc = <&tegra_pmc 0>; 76262306a36Sopenharmony_ci status = "disabled"; 76362306a36Sopenharmony_ci }; 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci usb@7d008000 { 76662306a36Sopenharmony_ci compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci"; 76762306a36Sopenharmony_ci reg = <0x7d008000 0x4000>; 76862306a36Sopenharmony_ci interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 76962306a36Sopenharmony_ci phy_type = "utmi"; 77062306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_USB3>; 77162306a36Sopenharmony_ci resets = <&tegra_car 59>; 77262306a36Sopenharmony_ci reset-names = "usb"; 77362306a36Sopenharmony_ci nvidia,phy = <&phy3>; 77462306a36Sopenharmony_ci status = "disabled"; 77562306a36Sopenharmony_ci }; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci phy3: usb-phy@7d008000 { 77862306a36Sopenharmony_ci compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy"; 77962306a36Sopenharmony_ci reg = <0x7d008000 0x4000>, 78062306a36Sopenharmony_ci <0x7d000000 0x4000>; 78162306a36Sopenharmony_ci interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 78262306a36Sopenharmony_ci phy_type = "utmi"; 78362306a36Sopenharmony_ci clocks = <&tegra_car TEGRA114_CLK_USB3>, 78462306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_PLL_U>, 78562306a36Sopenharmony_ci <&tegra_car TEGRA114_CLK_USBD>; 78662306a36Sopenharmony_ci clock-names = "reg", "pll_u", "utmi-pads"; 78762306a36Sopenharmony_ci resets = <&tegra_car 59>, <&tegra_car 22>; 78862306a36Sopenharmony_ci reset-names = "usb", "utmi-pads"; 78962306a36Sopenharmony_ci #phy-cells = <0>; 79062306a36Sopenharmony_ci nvidia,hssync-start-delay = <0>; 79162306a36Sopenharmony_ci nvidia,idle-wait-delay = <17>; 79262306a36Sopenharmony_ci nvidia,elastic-limit = <16>; 79362306a36Sopenharmony_ci nvidia,term-range-adj = <6>; 79462306a36Sopenharmony_ci nvidia,xcvr-setup = <9>; 79562306a36Sopenharmony_ci nvidia,xcvr-lsfslew = <0>; 79662306a36Sopenharmony_ci nvidia,xcvr-lsrslew = <3>; 79762306a36Sopenharmony_ci nvidia,hssquelch-level = <2>; 79862306a36Sopenharmony_ci nvidia,hsdiscon-level = <5>; 79962306a36Sopenharmony_ci nvidia,xcvr-hsslew = <12>; 80062306a36Sopenharmony_ci nvidia,pmc = <&tegra_pmc 2>; 80162306a36Sopenharmony_ci status = "disabled"; 80262306a36Sopenharmony_ci }; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci cpus { 80562306a36Sopenharmony_ci #address-cells = <1>; 80662306a36Sopenharmony_ci #size-cells = <0>; 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci cpu@0 { 80962306a36Sopenharmony_ci device_type = "cpu"; 81062306a36Sopenharmony_ci compatible = "arm,cortex-a15"; 81162306a36Sopenharmony_ci reg = <0>; 81262306a36Sopenharmony_ci }; 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci cpu@1 { 81562306a36Sopenharmony_ci device_type = "cpu"; 81662306a36Sopenharmony_ci compatible = "arm,cortex-a15"; 81762306a36Sopenharmony_ci reg = <1>; 81862306a36Sopenharmony_ci }; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci cpu@2 { 82162306a36Sopenharmony_ci device_type = "cpu"; 82262306a36Sopenharmony_ci compatible = "arm,cortex-a15"; 82362306a36Sopenharmony_ci reg = <2>; 82462306a36Sopenharmony_ci }; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci cpu@3 { 82762306a36Sopenharmony_ci device_type = "cpu"; 82862306a36Sopenharmony_ci compatible = "arm,cortex-a15"; 82962306a36Sopenharmony_ci reg = <3>; 83062306a36Sopenharmony_ci }; 83162306a36Sopenharmony_ci }; 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci timer { 83462306a36Sopenharmony_ci compatible = "arm,armv7-timer"; 83562306a36Sopenharmony_ci interrupts = 83662306a36Sopenharmony_ci <GIC_PPI 13 83762306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 83862306a36Sopenharmony_ci <GIC_PPI 14 83962306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 84062306a36Sopenharmony_ci <GIC_PPI 11 84162306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 84262306a36Sopenharmony_ci <GIC_PPI 10 84362306a36Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 84462306a36Sopenharmony_ci interrupt-parent = <&gic>; 84562306a36Sopenharmony_ci }; 84662306a36Sopenharmony_ci}; 847