162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci *  linux/drivers/video/tgafb.h -- DEC 21030 TGA frame buffer device
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci *  	Copyright (C) 1999,2000 Martin Lucina, Tom Zerucha
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci *  $Id: tgafb.h,v 1.4.2.3 2000/04/04 06:44:56 mato Exp $
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci *  This file is subject to the terms and conditions of the GNU General Public
962306a36Sopenharmony_ci *  License. See the file COPYING in the main directory of this archive for
1062306a36Sopenharmony_ci *  more details.
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#ifndef TGAFB_H
1462306a36Sopenharmony_ci#define TGAFB_H
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/*
1762306a36Sopenharmony_ci * TGA hardware description (minimal)
1862306a36Sopenharmony_ci */
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define TGA_TYPE_8PLANE			0
2162306a36Sopenharmony_ci#define TGA_TYPE_24PLANE		1
2262306a36Sopenharmony_ci#define TGA_TYPE_24PLUSZ		3
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/*
2562306a36Sopenharmony_ci * Offsets within Memory Space
2662306a36Sopenharmony_ci */
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define	TGA_ROM_OFFSET			0x0000000
2962306a36Sopenharmony_ci#define	TGA_REGS_OFFSET			0x0100000
3062306a36Sopenharmony_ci#define	TGA_8PLANE_FB_OFFSET		0x0200000
3162306a36Sopenharmony_ci#define	TGA_24PLANE_FB_OFFSET		0x0804000
3262306a36Sopenharmony_ci#define	TGA_24PLUSZ_FB_OFFSET		0x1004000
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define TGA_FOREGROUND_REG		0x0020
3562306a36Sopenharmony_ci#define TGA_BACKGROUND_REG		0x0024
3662306a36Sopenharmony_ci#define	TGA_PLANEMASK_REG		0x0028
3762306a36Sopenharmony_ci#define TGA_PIXELMASK_ONESHOT_REG	0x002c
3862306a36Sopenharmony_ci#define	TGA_MODE_REG			0x0030
3962306a36Sopenharmony_ci#define	TGA_RASTEROP_REG		0x0034
4062306a36Sopenharmony_ci#define	TGA_PIXELSHIFT_REG		0x0038
4162306a36Sopenharmony_ci#define	TGA_DEEP_REG			0x0050
4262306a36Sopenharmony_ci#define	TGA_START_REG			0x0054
4362306a36Sopenharmony_ci#define	TGA_PIXELMASK_REG		0x005c
4462306a36Sopenharmony_ci#define	TGA_CURSOR_BASE_REG		0x0060
4562306a36Sopenharmony_ci#define	TGA_HORIZ_REG			0x0064
4662306a36Sopenharmony_ci#define	TGA_VERT_REG			0x0068
4762306a36Sopenharmony_ci#define	TGA_BASE_ADDR_REG		0x006c
4862306a36Sopenharmony_ci#define	TGA_VALID_REG			0x0070
4962306a36Sopenharmony_ci#define	TGA_CURSOR_XY_REG		0x0074
5062306a36Sopenharmony_ci#define	TGA_INTR_STAT_REG		0x007c
5162306a36Sopenharmony_ci#define TGA_DATA_REG			0x0080
5262306a36Sopenharmony_ci#define	TGA_RAMDAC_SETUP_REG		0x00c0
5362306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR0_REG		0x0140
5462306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR1_REG		0x0144
5562306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR2_REG		0x0148
5662306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR3_REG		0x014c
5762306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR4_REG		0x0150
5862306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR5_REG		0x0154
5962306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR6_REG		0x0158
6062306a36Sopenharmony_ci#define	TGA_BLOCK_COLOR7_REG		0x015c
6162306a36Sopenharmony_ci#define TGA_COPY64_SRC			0x0160
6262306a36Sopenharmony_ci#define TGA_COPY64_DST			0x0164
6362306a36Sopenharmony_ci#define	TGA_CLOCK_REG			0x01e8
6462306a36Sopenharmony_ci#define	TGA_RAMDAC_REG			0x01f0
6562306a36Sopenharmony_ci#define	TGA_CMD_STAT_REG		0x01f8
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/*
6962306a36Sopenharmony_ci * Useful defines for managing the registers
7062306a36Sopenharmony_ci */
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#define TGA_HORIZ_ODD			0x80000000
7362306a36Sopenharmony_ci#define TGA_HORIZ_POLARITY		0x40000000
7462306a36Sopenharmony_ci#define TGA_HORIZ_ACT_MSB		0x30000000
7562306a36Sopenharmony_ci#define TGA_HORIZ_BP			0x0fe00000
7662306a36Sopenharmony_ci#define TGA_HORIZ_SYNC			0x001fc000
7762306a36Sopenharmony_ci#define TGA_HORIZ_FP			0x00007c00
7862306a36Sopenharmony_ci#define TGA_HORIZ_ACT_LSB		0x000001ff
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci#define TGA_VERT_SE			0x80000000
8162306a36Sopenharmony_ci#define TGA_VERT_POLARITY		0x40000000
8262306a36Sopenharmony_ci#define TGA_VERT_RESERVED		0x30000000
8362306a36Sopenharmony_ci#define TGA_VERT_BP			0x0fc00000
8462306a36Sopenharmony_ci#define TGA_VERT_SYNC			0x003f0000
8562306a36Sopenharmony_ci#define TGA_VERT_FP			0x0000f800
8662306a36Sopenharmony_ci#define TGA_VERT_ACTIVE			0x000007ff
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci#define TGA_VALID_VIDEO			0x01
8962306a36Sopenharmony_ci#define TGA_VALID_BLANK			0x02
9062306a36Sopenharmony_ci#define TGA_VALID_CURSOR		0x04
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci#define TGA_MODE_SBM_8BPP		0x000
9362306a36Sopenharmony_ci#define TGA_MODE_SBM_24BPP		0x300
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci#define TGA_MODE_SIMPLE			0x00
9662306a36Sopenharmony_ci#define TGA_MODE_SIMPLEZ		0x10
9762306a36Sopenharmony_ci#define TGA_MODE_OPAQUE_STIPPLE		0x01
9862306a36Sopenharmony_ci#define TGA_MODE_OPAQUE_FILL		0x21
9962306a36Sopenharmony_ci#define TGA_MODE_TRANSPARENT_STIPPLE	0x03
10062306a36Sopenharmony_ci#define TGA_MODE_TRANSPARENT_FILL	0x23
10162306a36Sopenharmony_ci#define TGA_MODE_BLOCK_STIPPLE		0x0d
10262306a36Sopenharmony_ci#define TGA_MODE_BLOCK_FILL		0x2d
10362306a36Sopenharmony_ci#define TGA_MODE_COPY			0x07
10462306a36Sopenharmony_ci#define TGA_MODE_DMA_READ_COPY_ND	0x17
10562306a36Sopenharmony_ci#define TGA_MODE_DMA_READ_COPY_D	0x37
10662306a36Sopenharmony_ci#define TGA_MODE_DMA_WRITE_COPY		0x1f
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci/*
11062306a36Sopenharmony_ci * Useful defines for managing the ICS1562 PLL clock
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci#define TGA_PLL_BASE_FREQ 		14318		/* .18 */
11462306a36Sopenharmony_ci#define TGA_PLL_MAX_FREQ 		230000
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/*
11862306a36Sopenharmony_ci * Useful defines for managing the BT485 on the 8-plane TGA
11962306a36Sopenharmony_ci */
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci#define	BT485_READ_BIT			0x01
12262306a36Sopenharmony_ci#define	BT485_WRITE_BIT			0x00
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci#define	BT485_ADDR_PAL_WRITE		0x00
12562306a36Sopenharmony_ci#define	BT485_DATA_PAL			0x02
12662306a36Sopenharmony_ci#define	BT485_PIXEL_MASK		0x04
12762306a36Sopenharmony_ci#define	BT485_ADDR_PAL_READ		0x06
12862306a36Sopenharmony_ci#define	BT485_ADDR_CUR_WRITE		0x08
12962306a36Sopenharmony_ci#define	BT485_DATA_CUR			0x0a
13062306a36Sopenharmony_ci#define	BT485_CMD_0			0x0c
13162306a36Sopenharmony_ci#define	BT485_ADDR_CUR_READ		0x0e
13262306a36Sopenharmony_ci#define	BT485_CMD_1			0x10
13362306a36Sopenharmony_ci#define	BT485_CMD_2			0x12
13462306a36Sopenharmony_ci#define	BT485_STATUS			0x14
13562306a36Sopenharmony_ci#define	BT485_CMD_3			0x14
13662306a36Sopenharmony_ci#define	BT485_CUR_RAM			0x16
13762306a36Sopenharmony_ci#define	BT485_CUR_LOW_X			0x18
13862306a36Sopenharmony_ci#define	BT485_CUR_HIGH_X		0x1a
13962306a36Sopenharmony_ci#define	BT485_CUR_LOW_Y			0x1c
14062306a36Sopenharmony_ci#define	BT485_CUR_HIGH_Y		0x1e
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci/*
14462306a36Sopenharmony_ci * Useful defines for managing the BT463 on the 24-plane TGAs/SFB+s
14562306a36Sopenharmony_ci */
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci#define	BT463_ADDR_LO		0x0
14862306a36Sopenharmony_ci#define	BT463_ADDR_HI		0x1
14962306a36Sopenharmony_ci#define	BT463_REG_ACC		0x2
15062306a36Sopenharmony_ci#define	BT463_PALETTE		0x3
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci#define	BT463_CUR_CLR_0		0x0100
15362306a36Sopenharmony_ci#define	BT463_CUR_CLR_1		0x0101
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci#define	BT463_CMD_REG_0		0x0201
15662306a36Sopenharmony_ci#define	BT463_CMD_REG_1		0x0202
15762306a36Sopenharmony_ci#define	BT463_CMD_REG_2		0x0203
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci#define	BT463_READ_MASK_0	0x0205
16062306a36Sopenharmony_ci#define	BT463_READ_MASK_1	0x0206
16162306a36Sopenharmony_ci#define	BT463_READ_MASK_2	0x0207
16262306a36Sopenharmony_ci#define	BT463_READ_MASK_3	0x0208
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci#define	BT463_BLINK_MASK_0	0x0209
16562306a36Sopenharmony_ci#define	BT463_BLINK_MASK_1	0x020a
16662306a36Sopenharmony_ci#define	BT463_BLINK_MASK_2	0x020b
16762306a36Sopenharmony_ci#define	BT463_BLINK_MASK_3	0x020c
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci#define	BT463_WINDOW_TYPE_BASE	0x0300
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci/*
17262306a36Sopenharmony_ci * Useful defines for managing the BT459 on the 8-plane SFB+s
17362306a36Sopenharmony_ci */
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci#define	BT459_ADDR_LO		0x0
17662306a36Sopenharmony_ci#define	BT459_ADDR_HI		0x1
17762306a36Sopenharmony_ci#define	BT459_REG_ACC		0x2
17862306a36Sopenharmony_ci#define	BT459_PALETTE		0x3
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci#define	BT459_CUR_CLR_1		0x0181
18162306a36Sopenharmony_ci#define	BT459_CUR_CLR_2		0x0182
18262306a36Sopenharmony_ci#define	BT459_CUR_CLR_3		0x0183
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci#define	BT459_CMD_REG_0		0x0201
18562306a36Sopenharmony_ci#define	BT459_CMD_REG_1		0x0202
18662306a36Sopenharmony_ci#define	BT459_CMD_REG_2		0x0203
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci#define	BT459_READ_MASK		0x0204
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci#define	BT459_BLINK_MASK	0x0206
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci#define	BT459_CUR_CMD_REG	0x0300
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci/*
19562306a36Sopenharmony_ci * The framebuffer driver private data.
19662306a36Sopenharmony_ci */
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistruct tga_par {
19962306a36Sopenharmony_ci	/* PCI/TC device.  */
20062306a36Sopenharmony_ci	struct device *dev;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	/* Device dependent information.  */
20362306a36Sopenharmony_ci	void __iomem *tga_mem_base;
20462306a36Sopenharmony_ci	void __iomem *tga_fb_base;
20562306a36Sopenharmony_ci	void __iomem *tga_regs_base;
20662306a36Sopenharmony_ci	u8 tga_type;				/* TGA_TYPE_XXX */
20762306a36Sopenharmony_ci	u8 tga_chip_rev;			/* dc21030 revision */
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	/* Remember blank mode.  */
21062306a36Sopenharmony_ci	u8 vesa_blanked;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	/* Define the video mode.  */
21362306a36Sopenharmony_ci	u32 xres, yres;			/* resolution in pixels */
21462306a36Sopenharmony_ci	u32 htimings;			/* horizontal timing register */
21562306a36Sopenharmony_ci	u32 vtimings;			/* vertical timing register */
21662306a36Sopenharmony_ci	u32 pll_freq;			/* pixclock in mhz */
21762306a36Sopenharmony_ci	u32 bits_per_pixel;		/* bits per pixel */
21862306a36Sopenharmony_ci	u32 sync_on_green;		/* set if sync is on green */
21962306a36Sopenharmony_ci	u32 palette[16];
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci/*
22462306a36Sopenharmony_ci * Macros for reading/writing TGA and RAMDAC registers
22562306a36Sopenharmony_ci */
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic inline void
22862306a36Sopenharmony_ciTGA_WRITE_REG(struct tga_par *par, u32 v, u32 r)
22962306a36Sopenharmony_ci{
23062306a36Sopenharmony_ci	writel(v, par->tga_regs_base +r);
23162306a36Sopenharmony_ci}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic inline u32
23462306a36Sopenharmony_ciTGA_READ_REG(struct tga_par *par, u32 r)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	return readl(par->tga_regs_base +r);
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic inline void
24062306a36Sopenharmony_ciBT485_WRITE(struct tga_par *par, u8 v, u8 r)
24162306a36Sopenharmony_ci{
24262306a36Sopenharmony_ci	TGA_WRITE_REG(par, r, TGA_RAMDAC_SETUP_REG);
24362306a36Sopenharmony_ci	TGA_WRITE_REG(par, v | (r << 8), TGA_RAMDAC_REG);
24462306a36Sopenharmony_ci}
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic inline void
24762306a36Sopenharmony_ciBT463_LOAD_ADDR(struct tga_par *par, u16 a)
24862306a36Sopenharmony_ci{
24962306a36Sopenharmony_ci	TGA_WRITE_REG(par, BT463_ADDR_LO<<2, TGA_RAMDAC_SETUP_REG);
25062306a36Sopenharmony_ci	TGA_WRITE_REG(par, (BT463_ADDR_LO<<10) | (a & 0xff), TGA_RAMDAC_REG);
25162306a36Sopenharmony_ci	TGA_WRITE_REG(par, BT463_ADDR_HI<<2, TGA_RAMDAC_SETUP_REG);
25262306a36Sopenharmony_ci	TGA_WRITE_REG(par, (BT463_ADDR_HI<<10) | (a >> 8), TGA_RAMDAC_REG);
25362306a36Sopenharmony_ci}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic inline void
25662306a36Sopenharmony_ciBT463_WRITE(struct tga_par *par, u32 m, u16 a, u8 v)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	BT463_LOAD_ADDR(par, a);
25962306a36Sopenharmony_ci	TGA_WRITE_REG(par, m << 2, TGA_RAMDAC_SETUP_REG);
26062306a36Sopenharmony_ci	TGA_WRITE_REG(par, m << 10 | v, TGA_RAMDAC_REG);
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic inline void
26462306a36Sopenharmony_ciBT459_LOAD_ADDR(struct tga_par *par, u16 a)
26562306a36Sopenharmony_ci{
26662306a36Sopenharmony_ci	TGA_WRITE_REG(par, BT459_ADDR_LO << 2, TGA_RAMDAC_SETUP_REG);
26762306a36Sopenharmony_ci	TGA_WRITE_REG(par, a & 0xff, TGA_RAMDAC_REG);
26862306a36Sopenharmony_ci	TGA_WRITE_REG(par, BT459_ADDR_HI << 2, TGA_RAMDAC_SETUP_REG);
26962306a36Sopenharmony_ci	TGA_WRITE_REG(par, a >> 8, TGA_RAMDAC_REG);
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic inline void
27362306a36Sopenharmony_ciBT459_WRITE(struct tga_par *par, u32 m, u16 a, u8 v)
27462306a36Sopenharmony_ci{
27562306a36Sopenharmony_ci	BT459_LOAD_ADDR(par, a);
27662306a36Sopenharmony_ci	TGA_WRITE_REG(par, m << 2, TGA_RAMDAC_SETUP_REG);
27762306a36Sopenharmony_ci	TGA_WRITE_REG(par, v, TGA_RAMDAC_REG);
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci#endif /* TGAFB_H */
281