162306a36Sopenharmony_ci/* include/video/s1d13xxxfb.h
262306a36Sopenharmony_ci *
362306a36Sopenharmony_ci * (c) 2004 Simtec Electronics
462306a36Sopenharmony_ci * (c) 2005 Thibaut VARENE <varenet@parisc-linux.org>
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Header file for Epson S1D13XXX driver code
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
962306a36Sopenharmony_ci * License. See the file COPYING in the main directory of this archive for
1062306a36Sopenharmony_ci * more details.
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#ifndef	S1D13XXXFB_H
1462306a36Sopenharmony_ci#define	S1D13XXXFB_H
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#define S1D_PALETTE_SIZE		256
1762306a36Sopenharmony_ci#define S1D_FBID			"S1D13xxx"
1862306a36Sopenharmony_ci#define S1D_DEVICENAME			"s1d13xxxfb"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci/* S1DREG_REV_CODE register = prod_id (6 bits) + revision (2 bits) */
2162306a36Sopenharmony_ci#define S1D13505_PROD_ID		0x3	/* 000011 */
2262306a36Sopenharmony_ci#define S1D13506_PROD_ID		0x4	/* 000100 */
2362306a36Sopenharmony_ci#define S1D13806_PROD_ID		0x7	/* 000111 */
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* register definitions (tested on s1d13896) */
2662306a36Sopenharmony_ci#define S1DREG_REV_CODE			0x0000	/* Prod + Rev Code Register */
2762306a36Sopenharmony_ci#define S1DREG_MISC			0x0001	/* Miscellaneous Register */
2862306a36Sopenharmony_ci#define S1DREG_GPIO_CNF0		0x0004	/* General IO Pins Configuration Register 0 */
2962306a36Sopenharmony_ci#define S1DREG_GPIO_CNF1		0x0005	/* General IO Pins Configuration Register 1 */
3062306a36Sopenharmony_ci#define S1DREG_GPIO_CTL0		0x0008	/* General IO Pins Control Register 0 */
3162306a36Sopenharmony_ci#define S1DREG_GPIO_CTL1		0x0009	/* General IO Pins Control Register 1 */
3262306a36Sopenharmony_ci#define S1DREG_CNF_STATUS		0x000C	/* Configuration Status Readback Register */
3362306a36Sopenharmony_ci#define S1DREG_CLK_CNF			0x0010	/* Memory Clock Configuration Register */
3462306a36Sopenharmony_ci#define S1DREG_LCD_CLK_CNF		0x0014	/* LCD Pixel Clock Configuration Register */
3562306a36Sopenharmony_ci#define S1DREG_CRT_CLK_CNF		0x0018	/* CRT/TV Pixel Clock Configuration Register */
3662306a36Sopenharmony_ci#define S1DREG_MPLUG_CLK_CNF		0x001C	/* MediaPlug Clock Configuration Register */
3762306a36Sopenharmony_ci#define S1DREG_CPU2MEM_WST_SEL		0x001E	/* CPU To Memory Wait State Select Register */
3862306a36Sopenharmony_ci#define S1DREG_MEM_CNF			0x0020	/* Memory Configuration Register */
3962306a36Sopenharmony_ci#define S1DREG_SDRAM_REF_RATE		0x0021	/* SDRAM Refresh Rate Register */
4062306a36Sopenharmony_ci#define S1DREG_SDRAM_TC0		0x002A	/* SDRAM Timing Control Register 0 */
4162306a36Sopenharmony_ci#define S1DREG_SDRAM_TC1		0x002B	/* SDRAM Timing Control Register 1 */
4262306a36Sopenharmony_ci#define S1DREG_PANEL_TYPE		0x0030	/* Panel Type Register */
4362306a36Sopenharmony_ci#define S1DREG_MOD_RATE			0x0031	/* MOD Rate Register */
4462306a36Sopenharmony_ci#define S1DREG_LCD_DISP_HWIDTH		0x0032	/* LCD Horizontal Display Width Register: ((val)+1)*8)=pix/line */
4562306a36Sopenharmony_ci#define S1DREG_LCD_NDISP_HPER		0x0034	/* LCD Horizontal Non-Display Period Register: ((val)+1)*8)=NDpix/line */
4662306a36Sopenharmony_ci#define S1DREG_TFT_FPLINE_START		0x0035	/* TFT FPLINE Start Position Register */
4762306a36Sopenharmony_ci#define S1DREG_TFT_FPLINE_PWIDTH	0x0036	/* TFT FPLINE Pulse Width Register. */
4862306a36Sopenharmony_ci#define S1DREG_LCD_DISP_VHEIGHT0	0x0038	/* LCD Vertical Display Height Register 0 */
4962306a36Sopenharmony_ci#define S1DREG_LCD_DISP_VHEIGHT1	0x0039	/* LCD Vertical Display Height Register 1 */
5062306a36Sopenharmony_ci#define S1DREG_LCD_NDISP_VPER		0x003A	/* LCD Vertical Non-Display Period Register: (val)+1=NDlines */
5162306a36Sopenharmony_ci#define S1DREG_TFT_FPFRAME_START	0x003B	/* TFT FPFRAME Start Position Register */
5262306a36Sopenharmony_ci#define S1DREG_TFT_FPFRAME_PWIDTH	0x003C	/* TFT FPFRAME Pulse Width Register */
5362306a36Sopenharmony_ci#define S1DREG_LCD_DISP_MODE		0x0040	/* LCD Display Mode Register */
5462306a36Sopenharmony_ci#define S1DREG_LCD_MISC			0x0041	/* LCD Miscellaneous Register */
5562306a36Sopenharmony_ci#define S1DREG_LCD_DISP_START0		0x0042	/* LCD Display Start Address Register 0 */
5662306a36Sopenharmony_ci#define S1DREG_LCD_DISP_START1		0x0043	/* LCD Display Start Address Register 1 */
5762306a36Sopenharmony_ci#define S1DREG_LCD_DISP_START2		0x0044	/* LCD Display Start Address Register 2 */
5862306a36Sopenharmony_ci#define S1DREG_LCD_MEM_OFF0		0x0046	/* LCD Memory Address Offset Register 0 */
5962306a36Sopenharmony_ci#define S1DREG_LCD_MEM_OFF1		0x0047	/* LCD Memory Address Offset Register 1 */
6062306a36Sopenharmony_ci#define S1DREG_LCD_PIX_PAN		0x0048	/* LCD Pixel Panning Register */
6162306a36Sopenharmony_ci#define S1DREG_LCD_DISP_FIFO_HTC	0x004A	/* LCD Display FIFO High Threshold Control Register */
6262306a36Sopenharmony_ci#define S1DREG_LCD_DISP_FIFO_LTC	0x004B	/* LCD Display FIFO Low Threshold Control Register */
6362306a36Sopenharmony_ci#define S1DREG_CRT_DISP_HWIDTH		0x0050	/* CRT/TV Horizontal Display Width Register: ((val)+1)*8)=pix/line */
6462306a36Sopenharmony_ci#define S1DREG_CRT_NDISP_HPER		0x0052	/* CRT/TV Horizontal Non-Display Period Register */
6562306a36Sopenharmony_ci#define S1DREG_CRT_HRTC_START		0x0053	/* CRT/TV HRTC Start Position Register */
6662306a36Sopenharmony_ci#define S1DREG_CRT_HRTC_PWIDTH		0x0054	/* CRT/TV HRTC Pulse Width Register */
6762306a36Sopenharmony_ci#define S1DREG_CRT_DISP_VHEIGHT0	0x0056	/* CRT/TV Vertical Display Height Register 0 */
6862306a36Sopenharmony_ci#define S1DREG_CRT_DISP_VHEIGHT1	0x0057	/* CRT/TV Vertical Display Height Register 1 */
6962306a36Sopenharmony_ci#define S1DREG_CRT_NDISP_VPER		0x0058	/* CRT/TV Vertical Non-Display Period Register */
7062306a36Sopenharmony_ci#define S1DREG_CRT_VRTC_START		0x0059	/* CRT/TV VRTC Start Position Register */
7162306a36Sopenharmony_ci#define S1DREG_CRT_VRTC_PWIDTH		0x005A	/* CRT/TV VRTC Pulse Width Register */
7262306a36Sopenharmony_ci#define S1DREG_TV_OUT_CTL		0x005B	/* TV Output Control Register */
7362306a36Sopenharmony_ci#define S1DREG_CRT_DISP_MODE		0x0060	/* CRT/TV Display Mode Register */
7462306a36Sopenharmony_ci#define S1DREG_CRT_DISP_START0		0x0062	/* CRT/TV Display Start Address Register 0 */
7562306a36Sopenharmony_ci#define S1DREG_CRT_DISP_START1		0x0063	/* CRT/TV Display Start Address Register 1 */
7662306a36Sopenharmony_ci#define S1DREG_CRT_DISP_START2		0x0064	/* CRT/TV Display Start Address Register 2 */
7762306a36Sopenharmony_ci#define S1DREG_CRT_MEM_OFF0		0x0066	/* CRT/TV Memory Address Offset Register 0 */
7862306a36Sopenharmony_ci#define S1DREG_CRT_MEM_OFF1		0x0067	/* CRT/TV Memory Address Offset Register 1 */
7962306a36Sopenharmony_ci#define S1DREG_CRT_PIX_PAN		0x0068	/* CRT/TV Pixel Panning Register */
8062306a36Sopenharmony_ci#define S1DREG_CRT_DISP_FIFO_HTC	0x006A	/* CRT/TV Display FIFO High Threshold Control Register */
8162306a36Sopenharmony_ci#define S1DREG_CRT_DISP_FIFO_LTC	0x006B	/* CRT/TV Display FIFO Low Threshold Control Register */
8262306a36Sopenharmony_ci#define S1DREG_LCD_CUR_CTL		0x0070	/* LCD Ink/Cursor Control Register */
8362306a36Sopenharmony_ci#define S1DREG_LCD_CUR_START		0x0071	/* LCD Ink/Cursor Start Address Register */
8462306a36Sopenharmony_ci#define S1DREG_LCD_CUR_XPOS0		0x0072	/* LCD Cursor X Position Register 0 */
8562306a36Sopenharmony_ci#define S1DREG_LCD_CUR_XPOS1		0x0073	/* LCD Cursor X Position Register 1 */
8662306a36Sopenharmony_ci#define S1DREG_LCD_CUR_YPOS0		0x0074	/* LCD Cursor Y Position Register 0 */
8762306a36Sopenharmony_ci#define S1DREG_LCD_CUR_YPOS1		0x0075	/* LCD Cursor Y Position Register 1 */
8862306a36Sopenharmony_ci#define S1DREG_LCD_CUR_BCTL0		0x0076	/* LCD Ink/Cursor Blue Color 0 Register */
8962306a36Sopenharmony_ci#define S1DREG_LCD_CUR_GCTL0		0x0077	/* LCD Ink/Cursor Green Color 0 Register */
9062306a36Sopenharmony_ci#define S1DREG_LCD_CUR_RCTL0		0x0078	/* LCD Ink/Cursor Red Color 0 Register */
9162306a36Sopenharmony_ci#define S1DREG_LCD_CUR_BCTL1		0x007A	/* LCD Ink/Cursor Blue Color 1 Register */
9262306a36Sopenharmony_ci#define S1DREG_LCD_CUR_GCTL1		0x007B	/* LCD Ink/Cursor Green Color 1 Register */
9362306a36Sopenharmony_ci#define S1DREG_LCD_CUR_RCTL1		0x007C	/* LCD Ink/Cursor Red Color 1 Register */
9462306a36Sopenharmony_ci#define S1DREG_LCD_CUR_FIFO_HTC		0x007E	/* LCD Ink/Cursor FIFO High Threshold Register */
9562306a36Sopenharmony_ci#define S1DREG_CRT_CUR_CTL		0x0080	/* CRT/TV Ink/Cursor Control Register */
9662306a36Sopenharmony_ci#define S1DREG_CRT_CUR_START		0x0081	/* CRT/TV Ink/Cursor Start Address Register */
9762306a36Sopenharmony_ci#define S1DREG_CRT_CUR_XPOS0		0x0082	/* CRT/TV Cursor X Position Register 0 */
9862306a36Sopenharmony_ci#define S1DREG_CRT_CUR_XPOS1		0x0083	/* CRT/TV Cursor X Position Register 1 */
9962306a36Sopenharmony_ci#define S1DREG_CRT_CUR_YPOS0		0x0084	/* CRT/TV Cursor Y Position Register 0 */
10062306a36Sopenharmony_ci#define S1DREG_CRT_CUR_YPOS1		0x0085	/* CRT/TV Cursor Y Position Register 1 */
10162306a36Sopenharmony_ci#define S1DREG_CRT_CUR_BCTL0		0x0086	/* CRT/TV Ink/Cursor Blue Color 0 Register */
10262306a36Sopenharmony_ci#define S1DREG_CRT_CUR_GCTL0		0x0087	/* CRT/TV Ink/Cursor Green Color 0 Register */
10362306a36Sopenharmony_ci#define S1DREG_CRT_CUR_RCTL0		0x0088	/* CRT/TV Ink/Cursor Red Color 0 Register */
10462306a36Sopenharmony_ci#define S1DREG_CRT_CUR_BCTL1		0x008A	/* CRT/TV Ink/Cursor Blue Color 1 Register */
10562306a36Sopenharmony_ci#define S1DREG_CRT_CUR_GCTL1		0x008B	/* CRT/TV Ink/Cursor Green Color 1 Register */
10662306a36Sopenharmony_ci#define S1DREG_CRT_CUR_RCTL1		0x008C	/* CRT/TV Ink/Cursor Red Color 1 Register */
10762306a36Sopenharmony_ci#define S1DREG_CRT_CUR_FIFO_HTC		0x008E	/* CRT/TV Ink/Cursor FIFO High Threshold Register */
10862306a36Sopenharmony_ci#define S1DREG_BBLT_CTL0		0x0100	/* BitBLT Control Register 0 */
10962306a36Sopenharmony_ci#define S1DREG_BBLT_CTL1		0x0101	/* BitBLT Control Register 1 */
11062306a36Sopenharmony_ci#define S1DREG_BBLT_CC_EXP		0x0102	/* BitBLT Code/Color Expansion Register */
11162306a36Sopenharmony_ci#define S1DREG_BBLT_OP			0x0103	/* BitBLT Operation Register */
11262306a36Sopenharmony_ci#define S1DREG_BBLT_SRC_START0		0x0104	/* BitBLT Source Start Address Register 0 */
11362306a36Sopenharmony_ci#define S1DREG_BBLT_SRC_START1		0x0105	/* BitBLT Source Start Address Register 1 */
11462306a36Sopenharmony_ci#define S1DREG_BBLT_SRC_START2		0x0106	/* BitBLT Source Start Address Register 2 */
11562306a36Sopenharmony_ci#define S1DREG_BBLT_DST_START0		0x0108	/* BitBLT Destination Start Address Register 0 */
11662306a36Sopenharmony_ci#define S1DREG_BBLT_DST_START1		0x0109	/* BitBLT Destination Start Address Register 1 */
11762306a36Sopenharmony_ci#define S1DREG_BBLT_DST_START2		0x010A	/* BitBLT Destination Start Address Register 2 */
11862306a36Sopenharmony_ci#define S1DREG_BBLT_MEM_OFF0		0x010C	/* BitBLT Memory Address Offset Register 0 */
11962306a36Sopenharmony_ci#define S1DREG_BBLT_MEM_OFF1		0x010D	/* BitBLT Memory Address Offset Register 1 */
12062306a36Sopenharmony_ci#define S1DREG_BBLT_WIDTH0		0x0110	/* BitBLT Width Register 0 */
12162306a36Sopenharmony_ci#define S1DREG_BBLT_WIDTH1		0x0111	/* BitBLT Width Register 1 */
12262306a36Sopenharmony_ci#define S1DREG_BBLT_HEIGHT0		0x0112	/* BitBLT Height Register 0 */
12362306a36Sopenharmony_ci#define S1DREG_BBLT_HEIGHT1		0x0113	/* BitBLT Height Register 1 */
12462306a36Sopenharmony_ci#define S1DREG_BBLT_BGC0		0x0114	/* BitBLT Background Color Register 0 */
12562306a36Sopenharmony_ci#define S1DREG_BBLT_BGC1		0x0115	/* BitBLT Background Color Register 1 */
12662306a36Sopenharmony_ci#define S1DREG_BBLT_FGC0		0x0118	/* BitBLT Foreground Color Register 0 */
12762306a36Sopenharmony_ci#define S1DREG_BBLT_FGC1		0x0119	/* BitBLT Foreground Color Register 1 */
12862306a36Sopenharmony_ci#define S1DREG_LKUP_MODE		0x01E0	/* Look-Up Table Mode Register */
12962306a36Sopenharmony_ci#define S1DREG_LKUP_ADDR		0x01E2	/* Look-Up Table Address Register */
13062306a36Sopenharmony_ci#define S1DREG_LKUP_DATA		0x01E4	/* Look-Up Table Data Register */
13162306a36Sopenharmony_ci#define S1DREG_PS_CNF			0x01F0	/* Power Save Configuration Register */
13262306a36Sopenharmony_ci#define S1DREG_PS_STATUS		0x01F1	/* Power Save Status Register */
13362306a36Sopenharmony_ci#define S1DREG_CPU2MEM_WDOGT		0x01F4	/* CPU-to-Memory Access Watchdog Timer Register */
13462306a36Sopenharmony_ci#define S1DREG_COM_DISP_MODE		0x01FC	/* Common Display Mode Register */
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci#define S1DREG_DELAYOFF			0xFFFE
13762306a36Sopenharmony_ci#define S1DREG_DELAYON			0xFFFF
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci#define BBLT_SOLID_FILL			0x0c
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/* Note: all above defines should go in separate header files
14362306a36Sopenharmony_ci   when implementing other S1D13xxx chip support. */
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistruct s1d13xxxfb_regval {
14662306a36Sopenharmony_ci	u16	addr;
14762306a36Sopenharmony_ci	u8	value;
14862306a36Sopenharmony_ci};
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistruct s1d13xxxfb_par {
15162306a36Sopenharmony_ci	void __iomem	*regs;
15262306a36Sopenharmony_ci	unsigned char	display;
15362306a36Sopenharmony_ci	unsigned char	prod_id;
15462306a36Sopenharmony_ci	unsigned char	revision;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	unsigned int	pseudo_palette[16];
15762306a36Sopenharmony_ci#ifdef CONFIG_PM
15862306a36Sopenharmony_ci	void		*regs_save;	/* pm saves all registers here */
15962306a36Sopenharmony_ci	void		*disp_save;	/* pm saves entire screen here */
16062306a36Sopenharmony_ci#endif
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistruct s1d13xxxfb_pdata {
16462306a36Sopenharmony_ci	const struct s1d13xxxfb_regval	*initregs;
16562306a36Sopenharmony_ci	const unsigned int		initregssize;
16662306a36Sopenharmony_ci	void				(*platform_init_video)(void);
16762306a36Sopenharmony_ci#ifdef CONFIG_PM
16862306a36Sopenharmony_ci	int				(*platform_suspend_video)(void);
16962306a36Sopenharmony_ci	int				(*platform_resume_video)(void);
17062306a36Sopenharmony_ci#endif
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci#endif
17462306a36Sopenharmony_ci
175