162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-1.0+ WITH Linux-syscall-note */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * include/linux/serial_reg.h 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 1992, 1994 by Theodore Ts'o. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Redistribution of this file is permitted under the terms of the GNU 862306a36Sopenharmony_ci * Public License (GPL) 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * These are the UART port assignments, expressed as offsets from the base 1162306a36Sopenharmony_ci * register. These assignments should hold for any serial port based on 1262306a36Sopenharmony_ci * a 8250, 16450, or 16550(A). 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#ifndef _LINUX_SERIAL_REG_H 1662306a36Sopenharmony_ci#define _LINUX_SERIAL_REG_H 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* 1962306a36Sopenharmony_ci * DLAB=0 2062306a36Sopenharmony_ci */ 2162306a36Sopenharmony_ci#define UART_RX 0 /* In: Receive buffer */ 2262306a36Sopenharmony_ci#define UART_TX 0 /* Out: Transmit buffer */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define UART_IER 1 /* Out: Interrupt Enable Register */ 2562306a36Sopenharmony_ci#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */ 2662306a36Sopenharmony_ci#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */ 2762306a36Sopenharmony_ci#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */ 2862306a36Sopenharmony_ci#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */ 2962306a36Sopenharmony_ci/* 3062306a36Sopenharmony_ci * Sleep mode for ST16650 and TI16750. For the ST16650, EFR[4]=1 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci#define UART_IERX_SLEEP 0x10 /* Enable sleep mode */ 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define UART_IIR 2 /* In: Interrupt ID Register */ 3562306a36Sopenharmony_ci#define UART_IIR_NO_INT 0x01 /* No interrupts pending */ 3662306a36Sopenharmony_ci#define UART_IIR_ID 0x0e /* Mask for the interrupt ID */ 3762306a36Sopenharmony_ci#define UART_IIR_MSI 0x00 /* Modem status interrupt */ 3862306a36Sopenharmony_ci#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */ 3962306a36Sopenharmony_ci#define UART_IIR_RDI 0x04 /* Receiver data interrupt */ 4062306a36Sopenharmony_ci#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */ 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define UART_IIR_BUSY 0x07 /* DesignWare APB Busy Detect */ 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define UART_IIR_RX_TIMEOUT 0x0c /* OMAP RX Timeout interrupt */ 4562306a36Sopenharmony_ci#define UART_IIR_XOFF 0x10 /* OMAP XOFF/Special Character */ 4662306a36Sopenharmony_ci#define UART_IIR_CTS_RTS_DSR 0x20 /* OMAP CTS/RTS/DSR Change */ 4762306a36Sopenharmony_ci#define UART_IIR_64BYTE_FIFO 0x20 /* 16750 64 bytes FIFO */ 4862306a36Sopenharmony_ci#define UART_IIR_FIFO_ENABLED 0xc0 /* FIFOs enabled / port type identification */ 4962306a36Sopenharmony_ci#define UART_IIR_FIFO_ENABLED_8250 0x00 /* 8250: no FIFO */ 5062306a36Sopenharmony_ci#define UART_IIR_FIFO_ENABLED_16550 0x80 /* 16550: (broken/unusable) FIFO */ 5162306a36Sopenharmony_ci#define UART_IIR_FIFO_ENABLED_16550A 0xc0 /* 16550A: FIFO enabled */ 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define UART_FCR 2 /* Out: FIFO Control Register */ 5462306a36Sopenharmony_ci#define UART_FCR_ENABLE_FIFO 0x01 /* Enable the FIFO */ 5562306a36Sopenharmony_ci#define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */ 5662306a36Sopenharmony_ci#define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */ 5762306a36Sopenharmony_ci#define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */ 5862306a36Sopenharmony_ci/* 5962306a36Sopenharmony_ci * Note: The FIFO trigger levels are chip specific: 6062306a36Sopenharmony_ci * RX:76 = 00 01 10 11 TX:54 = 00 01 10 11 6162306a36Sopenharmony_ci * PC16550D: 1 4 8 14 xx xx xx xx 6262306a36Sopenharmony_ci * TI16C550A: 1 4 8 14 xx xx xx xx 6362306a36Sopenharmony_ci * TI16C550C: 1 4 8 14 xx xx xx xx 6462306a36Sopenharmony_ci * ST16C550: 1 4 8 14 xx xx xx xx 6562306a36Sopenharmony_ci * ST16C650: 8 16 24 28 16 8 24 30 PORT_16650V2 6662306a36Sopenharmony_ci * NS16C552: 1 4 8 14 xx xx xx xx 6762306a36Sopenharmony_ci * ST16C654: 8 16 56 60 8 16 32 56 PORT_16654 6862306a36Sopenharmony_ci * TI16C750: 1 16 32 56 xx xx xx xx PORT_16750 6962306a36Sopenharmony_ci * TI16C752: 8 16 56 60 8 16 32 56 7062306a36Sopenharmony_ci * OX16C950: 16 32 112 120 16 32 64 112 PORT_16C950 7162306a36Sopenharmony_ci * Tegra: 1 4 8 14 16 8 4 1 PORT_TEGRA 7262306a36Sopenharmony_ci */ 7362306a36Sopenharmony_ci#define UART_FCR_R_TRIG_00 0x00 7462306a36Sopenharmony_ci#define UART_FCR_R_TRIG_01 0x40 7562306a36Sopenharmony_ci#define UART_FCR_R_TRIG_10 0x80 7662306a36Sopenharmony_ci#define UART_FCR_R_TRIG_11 0xc0 7762306a36Sopenharmony_ci#define UART_FCR_T_TRIG_00 0x00 7862306a36Sopenharmony_ci#define UART_FCR_T_TRIG_01 0x10 7962306a36Sopenharmony_ci#define UART_FCR_T_TRIG_10 0x20 8062306a36Sopenharmony_ci#define UART_FCR_T_TRIG_11 0x30 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define UART_FCR_TRIGGER_MASK 0xC0 /* Mask for the FIFO trigger range */ 8362306a36Sopenharmony_ci#define UART_FCR_TRIGGER_1 0x00 /* Mask for trigger set at 1 */ 8462306a36Sopenharmony_ci#define UART_FCR_TRIGGER_4 0x40 /* Mask for trigger set at 4 */ 8562306a36Sopenharmony_ci#define UART_FCR_TRIGGER_8 0x80 /* Mask for trigger set at 8 */ 8662306a36Sopenharmony_ci#define UART_FCR_TRIGGER_14 0xC0 /* Mask for trigger set at 14 */ 8762306a36Sopenharmony_ci/* 16650 definitions */ 8862306a36Sopenharmony_ci#define UART_FCR6_R_TRIGGER_8 0x00 /* Mask for receive trigger set at 1 */ 8962306a36Sopenharmony_ci#define UART_FCR6_R_TRIGGER_16 0x40 /* Mask for receive trigger set at 4 */ 9062306a36Sopenharmony_ci#define UART_FCR6_R_TRIGGER_24 0x80 /* Mask for receive trigger set at 8 */ 9162306a36Sopenharmony_ci#define UART_FCR6_R_TRIGGER_28 0xC0 /* Mask for receive trigger set at 14 */ 9262306a36Sopenharmony_ci#define UART_FCR6_T_TRIGGER_16 0x00 /* Mask for transmit trigger set at 16 */ 9362306a36Sopenharmony_ci#define UART_FCR6_T_TRIGGER_8 0x10 /* Mask for transmit trigger set at 8 */ 9462306a36Sopenharmony_ci#define UART_FCR6_T_TRIGGER_24 0x20 /* Mask for transmit trigger set at 24 */ 9562306a36Sopenharmony_ci#define UART_FCR6_T_TRIGGER_30 0x30 /* Mask for transmit trigger set at 30 */ 9662306a36Sopenharmony_ci#define UART_FCR7_64BYTE 0x20 /* Go into 64 byte mode (TI16C750 and 9762306a36Sopenharmony_ci some Freescale UARTs) */ 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci#define UART_FCR_R_TRIG_SHIFT 6 10062306a36Sopenharmony_ci#define UART_FCR_R_TRIG_BITS(x) \ 10162306a36Sopenharmony_ci (((x) & UART_FCR_TRIGGER_MASK) >> UART_FCR_R_TRIG_SHIFT) 10262306a36Sopenharmony_ci#define UART_FCR_R_TRIG_MAX_STATE 4 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci#define UART_LCR 3 /* Out: Line Control Register */ 10562306a36Sopenharmony_ci/* 10662306a36Sopenharmony_ci * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting 10762306a36Sopenharmony_ci * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits. 10862306a36Sopenharmony_ci */ 10962306a36Sopenharmony_ci#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */ 11062306a36Sopenharmony_ci#define UART_LCR_SBC 0x40 /* Set break control */ 11162306a36Sopenharmony_ci#define UART_LCR_SPAR 0x20 /* Stick parity (?) */ 11262306a36Sopenharmony_ci#define UART_LCR_EPAR 0x10 /* Even parity select */ 11362306a36Sopenharmony_ci#define UART_LCR_PARITY 0x08 /* Parity Enable */ 11462306a36Sopenharmony_ci#define UART_LCR_STOP 0x04 /* Stop bits: 0=1 bit, 1=2 bits */ 11562306a36Sopenharmony_ci#define UART_LCR_WLEN5 0x00 /* Wordlength: 5 bits */ 11662306a36Sopenharmony_ci#define UART_LCR_WLEN6 0x01 /* Wordlength: 6 bits */ 11762306a36Sopenharmony_ci#define UART_LCR_WLEN7 0x02 /* Wordlength: 7 bits */ 11862306a36Sopenharmony_ci#define UART_LCR_WLEN8 0x03 /* Wordlength: 8 bits */ 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci/* 12162306a36Sopenharmony_ci * Access to some registers depends on register access / configuration 12262306a36Sopenharmony_ci * mode. 12362306a36Sopenharmony_ci */ 12462306a36Sopenharmony_ci#define UART_LCR_CONF_MODE_A UART_LCR_DLAB /* Configutation mode A */ 12562306a36Sopenharmony_ci#define UART_LCR_CONF_MODE_B 0xBF /* Configutation mode B */ 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci#define UART_MCR 4 /* Out: Modem Control Register */ 12862306a36Sopenharmony_ci#define UART_MCR_CLKSEL 0x80 /* Divide clock by 4 (TI16C752, EFR[4]=1) */ 12962306a36Sopenharmony_ci#define UART_MCR_TCRTLR 0x40 /* Access TCR/TLR (TI16C752, EFR[4]=1) */ 13062306a36Sopenharmony_ci#define UART_MCR_XONANY 0x20 /* Enable Xon Any (TI16C752, EFR[4]=1) */ 13162306a36Sopenharmony_ci#define UART_MCR_AFE 0x20 /* Enable auto-RTS/CTS (TI16C550C/TI16C750) */ 13262306a36Sopenharmony_ci#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */ 13362306a36Sopenharmony_ci#define UART_MCR_OUT2 0x08 /* Out2 complement */ 13462306a36Sopenharmony_ci#define UART_MCR_OUT1 0x04 /* Out1 complement */ 13562306a36Sopenharmony_ci#define UART_MCR_RTS 0x02 /* RTS complement */ 13662306a36Sopenharmony_ci#define UART_MCR_DTR 0x01 /* DTR complement */ 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci#define UART_LSR 5 /* In: Line Status Register */ 13962306a36Sopenharmony_ci#define UART_LSR_FIFOE 0x80 /* Fifo error */ 14062306a36Sopenharmony_ci#define UART_LSR_TEMT 0x40 /* Transmitter empty */ 14162306a36Sopenharmony_ci#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */ 14262306a36Sopenharmony_ci#define UART_LSR_BI 0x10 /* Break interrupt indicator */ 14362306a36Sopenharmony_ci#define UART_LSR_FE 0x08 /* Frame error indicator */ 14462306a36Sopenharmony_ci#define UART_LSR_PE 0x04 /* Parity error indicator */ 14562306a36Sopenharmony_ci#define UART_LSR_OE 0x02 /* Overrun error indicator */ 14662306a36Sopenharmony_ci#define UART_LSR_DR 0x01 /* Receiver data ready */ 14762306a36Sopenharmony_ci#define UART_LSR_BRK_ERROR_BITS (UART_LSR_BI|UART_LSR_FE|UART_LSR_PE|UART_LSR_OE) 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci#define UART_MSR 6 /* In: Modem Status Register */ 15062306a36Sopenharmony_ci#define UART_MSR_DCD 0x80 /* Data Carrier Detect */ 15162306a36Sopenharmony_ci#define UART_MSR_RI 0x40 /* Ring Indicator */ 15262306a36Sopenharmony_ci#define UART_MSR_DSR 0x20 /* Data Set Ready */ 15362306a36Sopenharmony_ci#define UART_MSR_CTS 0x10 /* Clear to Send */ 15462306a36Sopenharmony_ci#define UART_MSR_DDCD 0x08 /* Delta DCD */ 15562306a36Sopenharmony_ci#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */ 15662306a36Sopenharmony_ci#define UART_MSR_DDSR 0x02 /* Delta DSR */ 15762306a36Sopenharmony_ci#define UART_MSR_DCTS 0x01 /* Delta CTS */ 15862306a36Sopenharmony_ci#define UART_MSR_ANY_DELTA (UART_MSR_DDCD|UART_MSR_TERI|UART_MSR_DDSR|UART_MSR_DCTS) 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci#define UART_SCR 7 /* I/O: Scratch Register */ 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci/* 16362306a36Sopenharmony_ci * DLAB=1 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci#define UART_DLL 0 /* Out: Divisor Latch Low */ 16662306a36Sopenharmony_ci#define UART_DLM 1 /* Out: Divisor Latch High */ 16762306a36Sopenharmony_ci#define UART_DIV_MAX 0xFFFF /* Max divisor value */ 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci/* 17062306a36Sopenharmony_ci * LCR=0xBF (or DLAB=1 for 16C660) 17162306a36Sopenharmony_ci */ 17262306a36Sopenharmony_ci#define UART_EFR 2 /* I/O: Extended Features Register */ 17362306a36Sopenharmony_ci#define UART_XR_EFR 9 /* I/O: Extended Features Register (XR17D15x) */ 17462306a36Sopenharmony_ci#define UART_EFR_CTS 0x80 /* CTS flow control */ 17562306a36Sopenharmony_ci#define UART_EFR_RTS 0x40 /* RTS flow control */ 17662306a36Sopenharmony_ci#define UART_EFR_SCD 0x20 /* Special character detect */ 17762306a36Sopenharmony_ci#define UART_EFR_ECB 0x10 /* Enhanced control bit */ 17862306a36Sopenharmony_ci/* 17962306a36Sopenharmony_ci * the low four bits control software flow control 18062306a36Sopenharmony_ci */ 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci/* 18362306a36Sopenharmony_ci * LCR=0xBF, TI16C752, ST16650, ST16650A, ST16654 18462306a36Sopenharmony_ci */ 18562306a36Sopenharmony_ci#define UART_XON1 4 /* I/O: Xon character 1 */ 18662306a36Sopenharmony_ci#define UART_XON2 5 /* I/O: Xon character 2 */ 18762306a36Sopenharmony_ci#define UART_XOFF1 6 /* I/O: Xoff character 1 */ 18862306a36Sopenharmony_ci#define UART_XOFF2 7 /* I/O: Xoff character 2 */ 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci/* 19162306a36Sopenharmony_ci * EFR[4]=1 MCR[6]=1, TI16C752 19262306a36Sopenharmony_ci */ 19362306a36Sopenharmony_ci#define UART_TI752_TCR 6 /* I/O: transmission control register */ 19462306a36Sopenharmony_ci#define UART_TI752_TLR 7 /* I/O: trigger level register */ 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* 19762306a36Sopenharmony_ci * LCR=0xBF, XR16C85x 19862306a36Sopenharmony_ci */ 19962306a36Sopenharmony_ci#define UART_TRG 0 /* FCTR bit 7 selects Rx or Tx 20062306a36Sopenharmony_ci * In: Fifo count 20162306a36Sopenharmony_ci * Out: Fifo custom trigger levels */ 20262306a36Sopenharmony_ci/* 20362306a36Sopenharmony_ci * These are the definitions for the Programmable Trigger Register 20462306a36Sopenharmony_ci */ 20562306a36Sopenharmony_ci#define UART_TRG_1 0x01 20662306a36Sopenharmony_ci#define UART_TRG_4 0x04 20762306a36Sopenharmony_ci#define UART_TRG_8 0x08 20862306a36Sopenharmony_ci#define UART_TRG_16 0x10 20962306a36Sopenharmony_ci#define UART_TRG_32 0x20 21062306a36Sopenharmony_ci#define UART_TRG_64 0x40 21162306a36Sopenharmony_ci#define UART_TRG_96 0x60 21262306a36Sopenharmony_ci#define UART_TRG_120 0x78 21362306a36Sopenharmony_ci#define UART_TRG_128 0x80 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci#define UART_FCTR 1 /* Feature Control Register */ 21662306a36Sopenharmony_ci#define UART_FCTR_RTS_NODELAY 0x00 /* RTS flow control delay */ 21762306a36Sopenharmony_ci#define UART_FCTR_RTS_4DELAY 0x01 21862306a36Sopenharmony_ci#define UART_FCTR_RTS_6DELAY 0x02 21962306a36Sopenharmony_ci#define UART_FCTR_RTS_8DELAY 0x03 22062306a36Sopenharmony_ci#define UART_FCTR_IRDA 0x04 /* IrDa data encode select */ 22162306a36Sopenharmony_ci#define UART_FCTR_TX_INT 0x08 /* Tx interrupt type select */ 22262306a36Sopenharmony_ci#define UART_FCTR_TRGA 0x00 /* Tx/Rx 550 trigger table select */ 22362306a36Sopenharmony_ci#define UART_FCTR_TRGB 0x10 /* Tx/Rx 650 trigger table select */ 22462306a36Sopenharmony_ci#define UART_FCTR_TRGC 0x20 /* Tx/Rx 654 trigger table select */ 22562306a36Sopenharmony_ci#define UART_FCTR_TRGD 0x30 /* Tx/Rx 850 programmable trigger select */ 22662306a36Sopenharmony_ci#define UART_FCTR_SCR_SWAP 0x40 /* Scratch pad register swap */ 22762306a36Sopenharmony_ci#define UART_FCTR_RX 0x00 /* Programmable trigger mode select */ 22862306a36Sopenharmony_ci#define UART_FCTR_TX 0x80 /* Programmable trigger mode select */ 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci/* 23162306a36Sopenharmony_ci * LCR=0xBF, FCTR[6]=1 23262306a36Sopenharmony_ci */ 23362306a36Sopenharmony_ci#define UART_EMSR 7 /* Extended Mode Select Register */ 23462306a36Sopenharmony_ci#define UART_EMSR_FIFO_COUNT 0x01 /* Rx/Tx select */ 23562306a36Sopenharmony_ci#define UART_EMSR_ALT_COUNT 0x02 /* Alternating count select */ 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci/* 23862306a36Sopenharmony_ci * The Intel XScale on-chip UARTs define these bits 23962306a36Sopenharmony_ci */ 24062306a36Sopenharmony_ci#define UART_IER_DMAE 0x80 /* DMA Requests Enable */ 24162306a36Sopenharmony_ci#define UART_IER_UUE 0x40 /* UART Unit Enable */ 24262306a36Sopenharmony_ci#define UART_IER_NRZE 0x20 /* NRZ coding Enable */ 24362306a36Sopenharmony_ci#define UART_IER_RTOIE 0x10 /* Receiver Time Out Interrupt Enable */ 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci#define UART_IIR_TOD 0x08 /* Character Timeout Indication Detected */ 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci#define UART_FCR_PXAR1 0x00 /* receive FIFO threshold = 1 */ 24862306a36Sopenharmony_ci#define UART_FCR_PXAR8 0x40 /* receive FIFO threshold = 8 */ 24962306a36Sopenharmony_ci#define UART_FCR_PXAR16 0x80 /* receive FIFO threshold = 16 */ 25062306a36Sopenharmony_ci#define UART_FCR_PXAR32 0xc0 /* receive FIFO threshold = 32 */ 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci/* 25362306a36Sopenharmony_ci * These register definitions are for the 16C950 25462306a36Sopenharmony_ci */ 25562306a36Sopenharmony_ci#define UART_ASR 0x01 /* Additional Status Register */ 25662306a36Sopenharmony_ci#define UART_RFL 0x03 /* Receiver FIFO level */ 25762306a36Sopenharmony_ci#define UART_TFL 0x04 /* Transmitter FIFO level */ 25862306a36Sopenharmony_ci#define UART_ICR 0x05 /* Index Control Register */ 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci/* The 16950 ICR registers */ 26162306a36Sopenharmony_ci#define UART_ACR 0x00 /* Additional Control Register */ 26262306a36Sopenharmony_ci#define UART_CPR 0x01 /* Clock Prescalar Register */ 26362306a36Sopenharmony_ci#define UART_TCR 0x02 /* Times Clock Register */ 26462306a36Sopenharmony_ci#define UART_CKS 0x03 /* Clock Select Register */ 26562306a36Sopenharmony_ci#define UART_TTL 0x04 /* Transmitter Interrupt Trigger Level */ 26662306a36Sopenharmony_ci#define UART_RTL 0x05 /* Receiver Interrupt Trigger Level */ 26762306a36Sopenharmony_ci#define UART_FCL 0x06 /* Flow Control Level Lower */ 26862306a36Sopenharmony_ci#define UART_FCH 0x07 /* Flow Control Level Higher */ 26962306a36Sopenharmony_ci#define UART_ID1 0x08 /* ID #1 */ 27062306a36Sopenharmony_ci#define UART_ID2 0x09 /* ID #2 */ 27162306a36Sopenharmony_ci#define UART_ID3 0x0A /* ID #3 */ 27262306a36Sopenharmony_ci#define UART_REV 0x0B /* Revision */ 27362306a36Sopenharmony_ci#define UART_CSR 0x0C /* Channel Software Reset */ 27462306a36Sopenharmony_ci#define UART_NMR 0x0D /* Nine-bit Mode Register */ 27562306a36Sopenharmony_ci#define UART_CTR 0xFF 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci/* 27862306a36Sopenharmony_ci * The 16C950 Additional Control Register 27962306a36Sopenharmony_ci */ 28062306a36Sopenharmony_ci#define UART_ACR_RXDIS 0x01 /* Receiver disable */ 28162306a36Sopenharmony_ci#define UART_ACR_TXDIS 0x02 /* Transmitter disable */ 28262306a36Sopenharmony_ci#define UART_ACR_DSRFC 0x04 /* DSR Flow Control */ 28362306a36Sopenharmony_ci#define UART_ACR_TLENB 0x20 /* 950 trigger levels enable */ 28462306a36Sopenharmony_ci#define UART_ACR_ICRRD 0x40 /* ICR Read enable */ 28562306a36Sopenharmony_ci#define UART_ACR_ASREN 0x80 /* Additional status enable */ 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci/* 29062306a36Sopenharmony_ci * These definitions are for the RSA-DV II/S card, from 29162306a36Sopenharmony_ci * 29262306a36Sopenharmony_ci * Kiyokazu SUTO <suto@ks-and-ks.ne.jp> 29362306a36Sopenharmony_ci */ 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci#define UART_RSA_BASE (-8) 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci#define UART_RSA_MSR ((UART_RSA_BASE) + 0) /* I/O: Mode Select Register */ 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci#define UART_RSA_MSR_SWAP (1 << 0) /* Swap low/high 8 bytes in I/O port addr */ 30062306a36Sopenharmony_ci#define UART_RSA_MSR_FIFO (1 << 2) /* Enable the external FIFO */ 30162306a36Sopenharmony_ci#define UART_RSA_MSR_FLOW (1 << 3) /* Enable the auto RTS/CTS flow control */ 30262306a36Sopenharmony_ci#define UART_RSA_MSR_ITYP (1 << 4) /* Level (1) / Edge triger (0) */ 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci#define UART_RSA_IER ((UART_RSA_BASE) + 1) /* I/O: Interrupt Enable Register */ 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci#define UART_RSA_IER_Rx_FIFO_H (1 << 0) /* Enable Rx FIFO half full int. */ 30762306a36Sopenharmony_ci#define UART_RSA_IER_Tx_FIFO_H (1 << 1) /* Enable Tx FIFO half full int. */ 30862306a36Sopenharmony_ci#define UART_RSA_IER_Tx_FIFO_E (1 << 2) /* Enable Tx FIFO empty int. */ 30962306a36Sopenharmony_ci#define UART_RSA_IER_Rx_TOUT (1 << 3) /* Enable char receive timeout int */ 31062306a36Sopenharmony_ci#define UART_RSA_IER_TIMER (1 << 4) /* Enable timer interrupt */ 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci#define UART_RSA_SRR ((UART_RSA_BASE) + 2) /* IN: Status Read Register */ 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci#define UART_RSA_SRR_Tx_FIFO_NEMP (1 << 0) /* Tx FIFO is not empty (1) */ 31562306a36Sopenharmony_ci#define UART_RSA_SRR_Tx_FIFO_NHFL (1 << 1) /* Tx FIFO is not half full (1) */ 31662306a36Sopenharmony_ci#define UART_RSA_SRR_Tx_FIFO_NFUL (1 << 2) /* Tx FIFO is not full (1) */ 31762306a36Sopenharmony_ci#define UART_RSA_SRR_Rx_FIFO_NEMP (1 << 3) /* Rx FIFO is not empty (1) */ 31862306a36Sopenharmony_ci#define UART_RSA_SRR_Rx_FIFO_NHFL (1 << 4) /* Rx FIFO is not half full (1) */ 31962306a36Sopenharmony_ci#define UART_RSA_SRR_Rx_FIFO_NFUL (1 << 5) /* Rx FIFO is not full (1) */ 32062306a36Sopenharmony_ci#define UART_RSA_SRR_Rx_TOUT (1 << 6) /* Character reception timeout occurred (1) */ 32162306a36Sopenharmony_ci#define UART_RSA_SRR_TIMER (1 << 7) /* Timer interrupt occurred */ 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci#define UART_RSA_FRR ((UART_RSA_BASE) + 2) /* OUT: FIFO Reset Register */ 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci#define UART_RSA_TIVSR ((UART_RSA_BASE) + 3) /* I/O: Timer Interval Value Set Register */ 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci#define UART_RSA_TCR ((UART_RSA_BASE) + 4) /* OUT: Timer Control Register */ 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci#define UART_RSA_TCR_SWITCH (1 << 0) /* Timer on */ 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci/* 33262306a36Sopenharmony_ci * The RSA DSV/II board has two fixed clock frequencies. One is the 33362306a36Sopenharmony_ci * standard rate, and the other is 8 times faster. 33462306a36Sopenharmony_ci */ 33562306a36Sopenharmony_ci#define SERIAL_RSA_BAUD_BASE (921600) 33662306a36Sopenharmony_ci#define SERIAL_RSA_BAUD_BASE_LO (SERIAL_RSA_BAUD_BASE / 8) 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci/* Extra registers for TI DA8xx/66AK2x */ 33962306a36Sopenharmony_ci#define UART_DA830_PWREMU_MGMT 12 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci/* PWREMU_MGMT register bits */ 34262306a36Sopenharmony_ci#define UART_DA830_PWREMU_MGMT_FREE (1 << 0) /* Free-running mode */ 34362306a36Sopenharmony_ci#define UART_DA830_PWREMU_MGMT_URRST (1 << 13) /* Receiver reset/enable */ 34462306a36Sopenharmony_ci#define UART_DA830_PWREMU_MGMT_UTRST (1 << 14) /* Transmitter reset/enable */ 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci/* 34762306a36Sopenharmony_ci * Extra serial register definitions for the internal UARTs 34862306a36Sopenharmony_ci * in TI OMAP processors. 34962306a36Sopenharmony_ci */ 35062306a36Sopenharmony_ci#define OMAP1_UART1_BASE 0xfffb0000 35162306a36Sopenharmony_ci#define OMAP1_UART2_BASE 0xfffb0800 35262306a36Sopenharmony_ci#define OMAP1_UART3_BASE 0xfffb9800 35362306a36Sopenharmony_ci#define UART_OMAP_MDR1 0x08 /* Mode definition register */ 35462306a36Sopenharmony_ci#define UART_OMAP_MDR2 0x09 /* Mode definition register 2 */ 35562306a36Sopenharmony_ci#define UART_OMAP_SCR 0x10 /* Supplementary control register */ 35662306a36Sopenharmony_ci#define UART_OMAP_SSR 0x11 /* Supplementary status register */ 35762306a36Sopenharmony_ci#define UART_OMAP_EBLR 0x12 /* BOF length register */ 35862306a36Sopenharmony_ci#define UART_OMAP_OSC_12M_SEL 0x13 /* OMAP1510 12MHz osc select */ 35962306a36Sopenharmony_ci#define UART_OMAP_MVER 0x14 /* Module version register */ 36062306a36Sopenharmony_ci#define UART_OMAP_SYSC 0x15 /* System configuration register */ 36162306a36Sopenharmony_ci#define UART_OMAP_SYSS 0x16 /* System status register */ 36262306a36Sopenharmony_ci#define UART_OMAP_WER 0x17 /* Wake-up enable register */ 36362306a36Sopenharmony_ci#define UART_OMAP_TX_LVL 0x1a /* TX FIFO level register */ 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci/* 36662306a36Sopenharmony_ci * These are the definitions for the MDR1 register 36762306a36Sopenharmony_ci */ 36862306a36Sopenharmony_ci#define UART_OMAP_MDR1_16X_MODE 0x00 /* UART 16x mode */ 36962306a36Sopenharmony_ci#define UART_OMAP_MDR1_SIR_MODE 0x01 /* SIR mode */ 37062306a36Sopenharmony_ci#define UART_OMAP_MDR1_16X_ABAUD_MODE 0x02 /* UART 16x auto-baud */ 37162306a36Sopenharmony_ci#define UART_OMAP_MDR1_13X_MODE 0x03 /* UART 13x mode */ 37262306a36Sopenharmony_ci#define UART_OMAP_MDR1_MIR_MODE 0x04 /* MIR mode */ 37362306a36Sopenharmony_ci#define UART_OMAP_MDR1_FIR_MODE 0x05 /* FIR mode */ 37462306a36Sopenharmony_ci#define UART_OMAP_MDR1_CIR_MODE 0x06 /* CIR mode */ 37562306a36Sopenharmony_ci#define UART_OMAP_MDR1_DISABLE 0x07 /* Disable (default state) */ 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci/* 37862306a36Sopenharmony_ci * These are definitions for the Altera ALTR_16550_F32/F64/F128 37962306a36Sopenharmony_ci * Normalized from 0x100 to 0x40 because of shift by 2 (32 bit regs). 38062306a36Sopenharmony_ci */ 38162306a36Sopenharmony_ci#define UART_ALTR_AFR 0x40 /* Additional Features Register */ 38262306a36Sopenharmony_ci#define UART_ALTR_EN_TXFIFO_LW 0x01 /* Enable the TX FIFO Low Watermark */ 38362306a36Sopenharmony_ci#define UART_ALTR_TX_LOW 0x41 /* Tx FIFO Low Watermark */ 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci#endif /* _LINUX_SERIAL_REG_H */ 38662306a36Sopenharmony_ci 387