162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0+ WITH Linux-syscall-note */ 262306a36Sopenharmony_ci/* exynos_drm.h 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (c) 2011 Samsung Electronics Co., Ltd. 562306a36Sopenharmony_ci * Authors: 662306a36Sopenharmony_ci * Inki Dae <inki.dae@samsung.com> 762306a36Sopenharmony_ci * Joonyoung Shim <jy0922.shim@samsung.com> 862306a36Sopenharmony_ci * Seung-Woo Kim <sw0312.kim@samsung.com> 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * This program is free software; you can redistribute it and/or modify it 1162306a36Sopenharmony_ci * under the terms of the GNU General Public License as published by the 1262306a36Sopenharmony_ci * Free Software Foundation; either version 2 of the License, or (at your 1362306a36Sopenharmony_ci * option) any later version. 1462306a36Sopenharmony_ci */ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#ifndef _UAPI_EXYNOS_DRM_H_ 1762306a36Sopenharmony_ci#define _UAPI_EXYNOS_DRM_H_ 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "drm.h" 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#if defined(__cplusplus) 2262306a36Sopenharmony_ciextern "C" { 2362306a36Sopenharmony_ci#endif 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/** 2662306a36Sopenharmony_ci * User-desired buffer creation information structure. 2762306a36Sopenharmony_ci * 2862306a36Sopenharmony_ci * @size: user-desired memory allocation size. 2962306a36Sopenharmony_ci * - this size value would be page-aligned internally. 3062306a36Sopenharmony_ci * @flags: user request for setting memory type or cache attributes. 3162306a36Sopenharmony_ci * @handle: returned a handle to created gem object. 3262306a36Sopenharmony_ci * - this handle will be set by gem module of kernel side. 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_cistruct drm_exynos_gem_create { 3562306a36Sopenharmony_ci __u64 size; 3662306a36Sopenharmony_ci __u32 flags; 3762306a36Sopenharmony_ci __u32 handle; 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci/** 4162306a36Sopenharmony_ci * A structure for getting a fake-offset that can be used with mmap. 4262306a36Sopenharmony_ci * 4362306a36Sopenharmony_ci * @handle: handle of gem object. 4462306a36Sopenharmony_ci * @reserved: just padding to be 64-bit aligned. 4562306a36Sopenharmony_ci * @offset: a fake-offset of gem object. 4662306a36Sopenharmony_ci */ 4762306a36Sopenharmony_cistruct drm_exynos_gem_map { 4862306a36Sopenharmony_ci __u32 handle; 4962306a36Sopenharmony_ci __u32 reserved; 5062306a36Sopenharmony_ci __u64 offset; 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci/** 5462306a36Sopenharmony_ci * A structure to gem information. 5562306a36Sopenharmony_ci * 5662306a36Sopenharmony_ci * @handle: a handle to gem object created. 5762306a36Sopenharmony_ci * @flags: flag value including memory type and cache attribute and 5862306a36Sopenharmony_ci * this value would be set by driver. 5962306a36Sopenharmony_ci * @size: size to memory region allocated by gem and this size would 6062306a36Sopenharmony_ci * be set by driver. 6162306a36Sopenharmony_ci */ 6262306a36Sopenharmony_cistruct drm_exynos_gem_info { 6362306a36Sopenharmony_ci __u32 handle; 6462306a36Sopenharmony_ci __u32 flags; 6562306a36Sopenharmony_ci __u64 size; 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci/** 6962306a36Sopenharmony_ci * A structure for user connection request of virtual display. 7062306a36Sopenharmony_ci * 7162306a36Sopenharmony_ci * @connection: indicate whether doing connection or not by user. 7262306a36Sopenharmony_ci * @extensions: if this value is 1 then the vidi driver would need additional 7362306a36Sopenharmony_ci * 128bytes edid data. 7462306a36Sopenharmony_ci * @edid: the edid data pointer from user side. 7562306a36Sopenharmony_ci */ 7662306a36Sopenharmony_cistruct drm_exynos_vidi_connection { 7762306a36Sopenharmony_ci __u32 connection; 7862306a36Sopenharmony_ci __u32 extensions; 7962306a36Sopenharmony_ci __u64 edid; 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci/* memory type definitions. */ 8362306a36Sopenharmony_cienum e_drm_exynos_gem_mem_type { 8462306a36Sopenharmony_ci /* Physically Continuous memory and used as default. */ 8562306a36Sopenharmony_ci EXYNOS_BO_CONTIG = 0 << 0, 8662306a36Sopenharmony_ci /* Physically Non-Continuous memory. */ 8762306a36Sopenharmony_ci EXYNOS_BO_NONCONTIG = 1 << 0, 8862306a36Sopenharmony_ci /* non-cachable mapping and used as default. */ 8962306a36Sopenharmony_ci EXYNOS_BO_NONCACHABLE = 0 << 1, 9062306a36Sopenharmony_ci /* cachable mapping. */ 9162306a36Sopenharmony_ci EXYNOS_BO_CACHABLE = 1 << 1, 9262306a36Sopenharmony_ci /* write-combine mapping. */ 9362306a36Sopenharmony_ci EXYNOS_BO_WC = 1 << 2, 9462306a36Sopenharmony_ci EXYNOS_BO_MASK = EXYNOS_BO_NONCONTIG | EXYNOS_BO_CACHABLE | 9562306a36Sopenharmony_ci EXYNOS_BO_WC 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistruct drm_exynos_g2d_get_ver { 9962306a36Sopenharmony_ci __u32 major; 10062306a36Sopenharmony_ci __u32 minor; 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistruct drm_exynos_g2d_cmd { 10462306a36Sopenharmony_ci __u32 offset; 10562306a36Sopenharmony_ci __u32 data; 10662306a36Sopenharmony_ci}; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cienum drm_exynos_g2d_buf_type { 10962306a36Sopenharmony_ci G2D_BUF_USERPTR = 1 << 31, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cienum drm_exynos_g2d_event_type { 11362306a36Sopenharmony_ci G2D_EVENT_NOT, 11462306a36Sopenharmony_ci G2D_EVENT_NONSTOP, 11562306a36Sopenharmony_ci G2D_EVENT_STOP, /* not yet */ 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistruct drm_exynos_g2d_userptr { 11962306a36Sopenharmony_ci unsigned long userptr; 12062306a36Sopenharmony_ci unsigned long size; 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistruct drm_exynos_g2d_set_cmdlist { 12462306a36Sopenharmony_ci __u64 cmd; 12562306a36Sopenharmony_ci __u64 cmd_buf; 12662306a36Sopenharmony_ci __u32 cmd_nr; 12762306a36Sopenharmony_ci __u32 cmd_buf_nr; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* for g2d event */ 13062306a36Sopenharmony_ci __u64 event_type; 13162306a36Sopenharmony_ci __u64 user_data; 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistruct drm_exynos_g2d_exec { 13562306a36Sopenharmony_ci __u64 async; 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci/* Exynos DRM IPP v2 API */ 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci/** 14162306a36Sopenharmony_ci * Enumerate available IPP hardware modules. 14262306a36Sopenharmony_ci * 14362306a36Sopenharmony_ci * @count_ipps: size of ipp_id array / number of ipp modules (set by driver) 14462306a36Sopenharmony_ci * @reserved: padding 14562306a36Sopenharmony_ci * @ipp_id_ptr: pointer to ipp_id array or NULL 14662306a36Sopenharmony_ci */ 14762306a36Sopenharmony_cistruct drm_exynos_ioctl_ipp_get_res { 14862306a36Sopenharmony_ci __u32 count_ipps; 14962306a36Sopenharmony_ci __u32 reserved; 15062306a36Sopenharmony_ci __u64 ipp_id_ptr; 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cienum drm_exynos_ipp_format_type { 15462306a36Sopenharmony_ci DRM_EXYNOS_IPP_FORMAT_SOURCE = 0x01, 15562306a36Sopenharmony_ci DRM_EXYNOS_IPP_FORMAT_DESTINATION = 0x02, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistruct drm_exynos_ipp_format { 15962306a36Sopenharmony_ci __u32 fourcc; 16062306a36Sopenharmony_ci __u32 type; 16162306a36Sopenharmony_ci __u64 modifier; 16262306a36Sopenharmony_ci}; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cienum drm_exynos_ipp_capability { 16562306a36Sopenharmony_ci DRM_EXYNOS_IPP_CAP_CROP = 0x01, 16662306a36Sopenharmony_ci DRM_EXYNOS_IPP_CAP_ROTATE = 0x02, 16762306a36Sopenharmony_ci DRM_EXYNOS_IPP_CAP_SCALE = 0x04, 16862306a36Sopenharmony_ci DRM_EXYNOS_IPP_CAP_CONVERT = 0x08, 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci/** 17262306a36Sopenharmony_ci * Get IPP hardware capabilities and supported image formats. 17362306a36Sopenharmony_ci * 17462306a36Sopenharmony_ci * @ipp_id: id of IPP module to query 17562306a36Sopenharmony_ci * @capabilities: bitmask of drm_exynos_ipp_capability (set by driver) 17662306a36Sopenharmony_ci * @reserved: padding 17762306a36Sopenharmony_ci * @formats_count: size of formats array (in entries) / number of filled 17862306a36Sopenharmony_ci * formats (set by driver) 17962306a36Sopenharmony_ci * @formats_ptr: pointer to formats array or NULL 18062306a36Sopenharmony_ci */ 18162306a36Sopenharmony_cistruct drm_exynos_ioctl_ipp_get_caps { 18262306a36Sopenharmony_ci __u32 ipp_id; 18362306a36Sopenharmony_ci __u32 capabilities; 18462306a36Sopenharmony_ci __u32 reserved; 18562306a36Sopenharmony_ci __u32 formats_count; 18662306a36Sopenharmony_ci __u64 formats_ptr; 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cienum drm_exynos_ipp_limit_type { 19062306a36Sopenharmony_ci /* size (horizontal/vertial) limits, in pixels (min, max, alignment) */ 19162306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_TYPE_SIZE = 0x0001, 19262306a36Sopenharmony_ci /* scale ratio (horizonta/vertial), 16.16 fixed point (min, max) */ 19362306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_TYPE_SCALE = 0x0002, 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* image buffer area */ 19662306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_SIZE_BUFFER = 0x0001 << 16, 19762306a36Sopenharmony_ci /* src/dst rectangle area */ 19862306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_SIZE_AREA = 0x0002 << 16, 19962306a36Sopenharmony_ci /* src/dst rectangle area when rotation enabled */ 20062306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_SIZE_ROTATED = 0x0003 << 16, 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_TYPE_MASK = 0x000f, 20362306a36Sopenharmony_ci DRM_EXYNOS_IPP_LIMIT_SIZE_MASK = 0x000f << 16, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistruct drm_exynos_ipp_limit_val { 20762306a36Sopenharmony_ci __u32 min; 20862306a36Sopenharmony_ci __u32 max; 20962306a36Sopenharmony_ci __u32 align; 21062306a36Sopenharmony_ci __u32 reserved; 21162306a36Sopenharmony_ci}; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci/** 21462306a36Sopenharmony_ci * IPP module limitation. 21562306a36Sopenharmony_ci * 21662306a36Sopenharmony_ci * @type: limit type (see drm_exynos_ipp_limit_type enum) 21762306a36Sopenharmony_ci * @reserved: padding 21862306a36Sopenharmony_ci * @h: horizontal limits 21962306a36Sopenharmony_ci * @v: vertical limits 22062306a36Sopenharmony_ci */ 22162306a36Sopenharmony_cistruct drm_exynos_ipp_limit { 22262306a36Sopenharmony_ci __u32 type; 22362306a36Sopenharmony_ci __u32 reserved; 22462306a36Sopenharmony_ci struct drm_exynos_ipp_limit_val h; 22562306a36Sopenharmony_ci struct drm_exynos_ipp_limit_val v; 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci/** 22962306a36Sopenharmony_ci * Get IPP limits for given image format. 23062306a36Sopenharmony_ci * 23162306a36Sopenharmony_ci * @ipp_id: id of IPP module to query 23262306a36Sopenharmony_ci * @fourcc: image format code (see DRM_FORMAT_* in drm_fourcc.h) 23362306a36Sopenharmony_ci * @modifier: image format modifier (see DRM_FORMAT_MOD_* in drm_fourcc.h) 23462306a36Sopenharmony_ci * @type: source/destination identifier (drm_exynos_ipp_format_flag enum) 23562306a36Sopenharmony_ci * @limits_count: size of limits array (in entries) / number of filled entries 23662306a36Sopenharmony_ci * (set by driver) 23762306a36Sopenharmony_ci * @limits_ptr: pointer to limits array or NULL 23862306a36Sopenharmony_ci */ 23962306a36Sopenharmony_cistruct drm_exynos_ioctl_ipp_get_limits { 24062306a36Sopenharmony_ci __u32 ipp_id; 24162306a36Sopenharmony_ci __u32 fourcc; 24262306a36Sopenharmony_ci __u64 modifier; 24362306a36Sopenharmony_ci __u32 type; 24462306a36Sopenharmony_ci __u32 limits_count; 24562306a36Sopenharmony_ci __u64 limits_ptr; 24662306a36Sopenharmony_ci}; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cienum drm_exynos_ipp_task_id { 24962306a36Sopenharmony_ci /* buffer described by struct drm_exynos_ipp_task_buffer */ 25062306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_BUFFER = 0x0001, 25162306a36Sopenharmony_ci /* rectangle described by struct drm_exynos_ipp_task_rect */ 25262306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_RECTANGLE = 0x0002, 25362306a36Sopenharmony_ci /* transformation described by struct drm_exynos_ipp_task_transform */ 25462306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_TRANSFORM = 0x0003, 25562306a36Sopenharmony_ci /* alpha configuration described by struct drm_exynos_ipp_task_alpha */ 25662306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_ALPHA = 0x0004, 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* source image data (for buffer and rectangle chunks) */ 25962306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_TYPE_SOURCE = 0x0001 << 16, 26062306a36Sopenharmony_ci /* destination image data (for buffer and rectangle chunks) */ 26162306a36Sopenharmony_ci DRM_EXYNOS_IPP_TASK_TYPE_DESTINATION = 0x0002 << 16, 26262306a36Sopenharmony_ci}; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci/** 26562306a36Sopenharmony_ci * Memory buffer with image data. 26662306a36Sopenharmony_ci * 26762306a36Sopenharmony_ci * @id: must be DRM_EXYNOS_IPP_TASK_BUFFER 26862306a36Sopenharmony_ci * other parameters are same as for AddFB2 generic DRM ioctl 26962306a36Sopenharmony_ci */ 27062306a36Sopenharmony_cistruct drm_exynos_ipp_task_buffer { 27162306a36Sopenharmony_ci __u32 id; 27262306a36Sopenharmony_ci __u32 fourcc; 27362306a36Sopenharmony_ci __u32 width, height; 27462306a36Sopenharmony_ci __u32 gem_id[4]; 27562306a36Sopenharmony_ci __u32 offset[4]; 27662306a36Sopenharmony_ci __u32 pitch[4]; 27762306a36Sopenharmony_ci __u64 modifier; 27862306a36Sopenharmony_ci}; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci/** 28162306a36Sopenharmony_ci * Rectangle for processing. 28262306a36Sopenharmony_ci * 28362306a36Sopenharmony_ci * @id: must be DRM_EXYNOS_IPP_TASK_RECTANGLE 28462306a36Sopenharmony_ci * @reserved: padding 28562306a36Sopenharmony_ci * @x,@y: left corner in pixels 28662306a36Sopenharmony_ci * @w,@h: width/height in pixels 28762306a36Sopenharmony_ci */ 28862306a36Sopenharmony_cistruct drm_exynos_ipp_task_rect { 28962306a36Sopenharmony_ci __u32 id; 29062306a36Sopenharmony_ci __u32 reserved; 29162306a36Sopenharmony_ci __u32 x; 29262306a36Sopenharmony_ci __u32 y; 29362306a36Sopenharmony_ci __u32 w; 29462306a36Sopenharmony_ci __u32 h; 29562306a36Sopenharmony_ci}; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci/** 29862306a36Sopenharmony_ci * Image tranformation description. 29962306a36Sopenharmony_ci * 30062306a36Sopenharmony_ci * @id: must be DRM_EXYNOS_IPP_TASK_TRANSFORM 30162306a36Sopenharmony_ci * @rotation: DRM_MODE_ROTATE_* and DRM_MODE_REFLECT_* values 30262306a36Sopenharmony_ci */ 30362306a36Sopenharmony_cistruct drm_exynos_ipp_task_transform { 30462306a36Sopenharmony_ci __u32 id; 30562306a36Sopenharmony_ci __u32 rotation; 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci/** 30962306a36Sopenharmony_ci * Image global alpha configuration for formats without alpha values. 31062306a36Sopenharmony_ci * 31162306a36Sopenharmony_ci * @id: must be DRM_EXYNOS_IPP_TASK_ALPHA 31262306a36Sopenharmony_ci * @value: global alpha value (0-255) 31362306a36Sopenharmony_ci */ 31462306a36Sopenharmony_cistruct drm_exynos_ipp_task_alpha { 31562306a36Sopenharmony_ci __u32 id; 31662306a36Sopenharmony_ci __u32 value; 31762306a36Sopenharmony_ci}; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cienum drm_exynos_ipp_flag { 32062306a36Sopenharmony_ci /* generate DRM event after processing */ 32162306a36Sopenharmony_ci DRM_EXYNOS_IPP_FLAG_EVENT = 0x01, 32262306a36Sopenharmony_ci /* dry run, only check task parameters */ 32362306a36Sopenharmony_ci DRM_EXYNOS_IPP_FLAG_TEST_ONLY = 0x02, 32462306a36Sopenharmony_ci /* non-blocking processing */ 32562306a36Sopenharmony_ci DRM_EXYNOS_IPP_FLAG_NONBLOCK = 0x04, 32662306a36Sopenharmony_ci}; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_FLAGS (DRM_EXYNOS_IPP_FLAG_EVENT |\ 32962306a36Sopenharmony_ci DRM_EXYNOS_IPP_FLAG_TEST_ONLY | DRM_EXYNOS_IPP_FLAG_NONBLOCK) 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci/** 33262306a36Sopenharmony_ci * Perform image processing described by array of drm_exynos_ipp_task_* 33362306a36Sopenharmony_ci * structures (parameters array). 33462306a36Sopenharmony_ci * 33562306a36Sopenharmony_ci * @ipp_id: id of IPP module to run the task 33662306a36Sopenharmony_ci * @flags: bitmask of drm_exynos_ipp_flag values 33762306a36Sopenharmony_ci * @reserved: padding 33862306a36Sopenharmony_ci * @params_size: size of parameters array (in bytes) 33962306a36Sopenharmony_ci * @params_ptr: pointer to parameters array or NULL 34062306a36Sopenharmony_ci * @user_data: (optional) data for drm event 34162306a36Sopenharmony_ci */ 34262306a36Sopenharmony_cistruct drm_exynos_ioctl_ipp_commit { 34362306a36Sopenharmony_ci __u32 ipp_id; 34462306a36Sopenharmony_ci __u32 flags; 34562306a36Sopenharmony_ci __u32 reserved; 34662306a36Sopenharmony_ci __u32 params_size; 34762306a36Sopenharmony_ci __u64 params_ptr; 34862306a36Sopenharmony_ci __u64 user_data; 34962306a36Sopenharmony_ci}; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci#define DRM_EXYNOS_GEM_CREATE 0x00 35262306a36Sopenharmony_ci#define DRM_EXYNOS_GEM_MAP 0x01 35362306a36Sopenharmony_ci/* Reserved 0x03 ~ 0x05 for exynos specific gem ioctl */ 35462306a36Sopenharmony_ci#define DRM_EXYNOS_GEM_GET 0x04 35562306a36Sopenharmony_ci#define DRM_EXYNOS_VIDI_CONNECTION 0x07 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci/* G2D */ 35862306a36Sopenharmony_ci#define DRM_EXYNOS_G2D_GET_VER 0x20 35962306a36Sopenharmony_ci#define DRM_EXYNOS_G2D_SET_CMDLIST 0x21 36062306a36Sopenharmony_ci#define DRM_EXYNOS_G2D_EXEC 0x22 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci/* Reserved 0x30 ~ 0x33 for obsolete Exynos IPP ioctls */ 36362306a36Sopenharmony_ci/* IPP - Image Post Processing */ 36462306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_GET_RESOURCES 0x40 36562306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_GET_CAPS 0x41 36662306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_GET_LIMITS 0x42 36762306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_COMMIT 0x43 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + \ 37062306a36Sopenharmony_ci DRM_EXYNOS_GEM_CREATE, struct drm_exynos_gem_create) 37162306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_GEM_MAP DRM_IOWR(DRM_COMMAND_BASE + \ 37262306a36Sopenharmony_ci DRM_EXYNOS_GEM_MAP, struct drm_exynos_gem_map) 37362306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_GEM_GET DRM_IOWR(DRM_COMMAND_BASE + \ 37462306a36Sopenharmony_ci DRM_EXYNOS_GEM_GET, struct drm_exynos_gem_info) 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_VIDI_CONNECTION DRM_IOWR(DRM_COMMAND_BASE + \ 37762306a36Sopenharmony_ci DRM_EXYNOS_VIDI_CONNECTION, struct drm_exynos_vidi_connection) 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_G2D_GET_VER DRM_IOWR(DRM_COMMAND_BASE + \ 38062306a36Sopenharmony_ci DRM_EXYNOS_G2D_GET_VER, struct drm_exynos_g2d_get_ver) 38162306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_G2D_SET_CMDLIST DRM_IOWR(DRM_COMMAND_BASE + \ 38262306a36Sopenharmony_ci DRM_EXYNOS_G2D_SET_CMDLIST, struct drm_exynos_g2d_set_cmdlist) 38362306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_G2D_EXEC DRM_IOWR(DRM_COMMAND_BASE + \ 38462306a36Sopenharmony_ci DRM_EXYNOS_G2D_EXEC, struct drm_exynos_g2d_exec) 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_IPP_GET_RESOURCES DRM_IOWR(DRM_COMMAND_BASE + \ 38762306a36Sopenharmony_ci DRM_EXYNOS_IPP_GET_RESOURCES, \ 38862306a36Sopenharmony_ci struct drm_exynos_ioctl_ipp_get_res) 38962306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_IPP_GET_CAPS DRM_IOWR(DRM_COMMAND_BASE + \ 39062306a36Sopenharmony_ci DRM_EXYNOS_IPP_GET_CAPS, struct drm_exynos_ioctl_ipp_get_caps) 39162306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_IPP_GET_LIMITS DRM_IOWR(DRM_COMMAND_BASE + \ 39262306a36Sopenharmony_ci DRM_EXYNOS_IPP_GET_LIMITS, \ 39362306a36Sopenharmony_ci struct drm_exynos_ioctl_ipp_get_limits) 39462306a36Sopenharmony_ci#define DRM_IOCTL_EXYNOS_IPP_COMMIT DRM_IOWR(DRM_COMMAND_BASE + \ 39562306a36Sopenharmony_ci DRM_EXYNOS_IPP_COMMIT, struct drm_exynos_ioctl_ipp_commit) 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci/* Exynos specific events */ 39862306a36Sopenharmony_ci#define DRM_EXYNOS_G2D_EVENT 0x80000000 39962306a36Sopenharmony_ci#define DRM_EXYNOS_IPP_EVENT 0x80000002 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistruct drm_exynos_g2d_event { 40262306a36Sopenharmony_ci struct drm_event base; 40362306a36Sopenharmony_ci __u64 user_data; 40462306a36Sopenharmony_ci __u32 tv_sec; 40562306a36Sopenharmony_ci __u32 tv_usec; 40662306a36Sopenharmony_ci __u32 cmdlist_no; 40762306a36Sopenharmony_ci __u32 reserved; 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistruct drm_exynos_ipp_event { 41162306a36Sopenharmony_ci struct drm_event base; 41262306a36Sopenharmony_ci __u64 user_data; 41362306a36Sopenharmony_ci __u32 tv_sec; 41462306a36Sopenharmony_ci __u32 tv_usec; 41562306a36Sopenharmony_ci __u32 ipp_id; 41662306a36Sopenharmony_ci __u32 sequence; 41762306a36Sopenharmony_ci __u64 reserved; 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci#if defined(__cplusplus) 42162306a36Sopenharmony_ci} 42262306a36Sopenharmony_ci#endif 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci#endif /* _UAPI_EXYNOS_DRM_H_ */ 425