162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2018 MediaTek Inc. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#ifndef __MTK_CMDQ_MAILBOX_H__ 862306a36Sopenharmony_ci#define __MTK_CMDQ_MAILBOX_H__ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/slab.h> 1262306a36Sopenharmony_ci#include <linux/types.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define CMDQ_INST_SIZE 8 /* instruction is 64-bit */ 1562306a36Sopenharmony_ci#define CMDQ_SUBSYS_SHIFT 16 1662306a36Sopenharmony_ci#define CMDQ_OP_CODE_SHIFT 24 1762306a36Sopenharmony_ci#define CMDQ_JUMP_PASS CMDQ_INST_SIZE 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define CMDQ_WFE_UPDATE BIT(31) 2062306a36Sopenharmony_ci#define CMDQ_WFE_UPDATE_VALUE BIT(16) 2162306a36Sopenharmony_ci#define CMDQ_WFE_WAIT BIT(15) 2262306a36Sopenharmony_ci#define CMDQ_WFE_WAIT_VALUE 0x1 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * WFE arg_b 2662306a36Sopenharmony_ci * bit 0-11: wait value 2762306a36Sopenharmony_ci * bit 15: 1 - wait, 0 - no wait 2862306a36Sopenharmony_ci * bit 16-27: update value 2962306a36Sopenharmony_ci * bit 31: 1 - update, 0 - no update 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_ci#define CMDQ_WFE_OPTION (CMDQ_WFE_WAIT | CMDQ_WFE_WAIT_VALUE) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/** cmdq event maximum */ 3462306a36Sopenharmony_ci#define CMDQ_MAX_EVENT 0x3ff 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* 3762306a36Sopenharmony_ci * CMDQ_CODE_MASK: 3862306a36Sopenharmony_ci * set write mask 3962306a36Sopenharmony_ci * format: op mask 4062306a36Sopenharmony_ci * CMDQ_CODE_WRITE: 4162306a36Sopenharmony_ci * write value into target register 4262306a36Sopenharmony_ci * format: op subsys address value 4362306a36Sopenharmony_ci * CMDQ_CODE_JUMP: 4462306a36Sopenharmony_ci * jump by offset 4562306a36Sopenharmony_ci * format: op offset 4662306a36Sopenharmony_ci * CMDQ_CODE_WFE: 4762306a36Sopenharmony_ci * wait for event and clear 4862306a36Sopenharmony_ci * it is just clear if no wait 4962306a36Sopenharmony_ci * format: [wait] op event update:1 to_wait:1 wait:1 5062306a36Sopenharmony_ci * [clear] op event update:1 to_wait:0 wait:0 5162306a36Sopenharmony_ci * CMDQ_CODE_EOC: 5262306a36Sopenharmony_ci * end of command 5362306a36Sopenharmony_ci * format: op irq_flag 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_cienum cmdq_code { 5662306a36Sopenharmony_ci CMDQ_CODE_MASK = 0x02, 5762306a36Sopenharmony_ci CMDQ_CODE_WRITE = 0x04, 5862306a36Sopenharmony_ci CMDQ_CODE_POLL = 0x08, 5962306a36Sopenharmony_ci CMDQ_CODE_JUMP = 0x10, 6062306a36Sopenharmony_ci CMDQ_CODE_WFE = 0x20, 6162306a36Sopenharmony_ci CMDQ_CODE_EOC = 0x40, 6262306a36Sopenharmony_ci CMDQ_CODE_READ_S = 0x80, 6362306a36Sopenharmony_ci CMDQ_CODE_WRITE_S = 0x90, 6462306a36Sopenharmony_ci CMDQ_CODE_WRITE_S_MASK = 0x91, 6562306a36Sopenharmony_ci CMDQ_CODE_LOGIC = 0xa0, 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistruct cmdq_cb_data { 6962306a36Sopenharmony_ci int sta; 7062306a36Sopenharmony_ci struct cmdq_pkt *pkt; 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistruct cmdq_pkt { 7462306a36Sopenharmony_ci void *va_base; 7562306a36Sopenharmony_ci dma_addr_t pa_base; 7662306a36Sopenharmony_ci size_t cmd_buf_size; /* command occupied size */ 7762306a36Sopenharmony_ci size_t buf_size; /* real buffer size */ 7862306a36Sopenharmony_ci void *cl; 7962306a36Sopenharmony_ci}; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ciu8 cmdq_get_shift_pa(struct mbox_chan *chan); 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#endif /* __MTK_CMDQ_MAILBOX_H__ */ 84