162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci#ifndef LINUX_BCMA_DRIVER_CC_H_ 362306a36Sopenharmony_ci#define LINUX_BCMA_DRIVER_CC_H_ 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci#include <linux/platform_device.h> 662306a36Sopenharmony_ci#include <linux/platform_data/brcmnand.h> 762306a36Sopenharmony_ci#include <linux/gpio/driver.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/** ChipCommon core registers. **/ 1062306a36Sopenharmony_ci#define BCMA_CC_ID 0x0000 1162306a36Sopenharmony_ci#define BCMA_CC_ID_ID 0x0000FFFF 1262306a36Sopenharmony_ci#define BCMA_CC_ID_ID_SHIFT 0 1362306a36Sopenharmony_ci#define BCMA_CC_ID_REV 0x000F0000 1462306a36Sopenharmony_ci#define BCMA_CC_ID_REV_SHIFT 16 1562306a36Sopenharmony_ci#define BCMA_CC_ID_PKG 0x00F00000 1662306a36Sopenharmony_ci#define BCMA_CC_ID_PKG_SHIFT 20 1762306a36Sopenharmony_ci#define BCMA_CC_ID_NRCORES 0x0F000000 1862306a36Sopenharmony_ci#define BCMA_CC_ID_NRCORES_SHIFT 24 1962306a36Sopenharmony_ci#define BCMA_CC_ID_TYPE 0xF0000000 2062306a36Sopenharmony_ci#define BCMA_CC_ID_TYPE_SHIFT 28 2162306a36Sopenharmony_ci#define BCMA_CC_CAP 0x0004 /* Capabilities */ 2262306a36Sopenharmony_ci#define BCMA_CC_CAP_NRUART 0x00000003 /* # of UARTs */ 2362306a36Sopenharmony_ci#define BCMA_CC_CAP_MIPSEB 0x00000004 /* MIPS in BigEndian Mode */ 2462306a36Sopenharmony_ci#define BCMA_CC_CAP_UARTCLK 0x00000018 /* UART clock select */ 2562306a36Sopenharmony_ci#define BCMA_CC_CAP_UARTCLK_INT 0x00000008 /* UARTs are driven by internal divided clock */ 2662306a36Sopenharmony_ci#define BCMA_CC_CAP_UARTGPIO 0x00000020 /* UARTs on GPIO 15-12 */ 2762306a36Sopenharmony_ci#define BCMA_CC_CAP_EXTBUS 0x000000C0 /* External buses present */ 2862306a36Sopenharmony_ci#define BCMA_CC_CAP_FLASHT 0x00000700 /* Flash Type */ 2962306a36Sopenharmony_ci#define BCMA_CC_FLASHT_NONE 0x00000000 /* No flash */ 3062306a36Sopenharmony_ci#define BCMA_CC_FLASHT_STSER 0x00000100 /* ST serial flash */ 3162306a36Sopenharmony_ci#define BCMA_CC_FLASHT_ATSER 0x00000200 /* Atmel serial flash */ 3262306a36Sopenharmony_ci#define BCMA_CC_FLASHT_NAND 0x00000300 /* NAND flash */ 3362306a36Sopenharmony_ci#define BCMA_CC_FLASHT_PARA 0x00000700 /* Parallel flash */ 3462306a36Sopenharmony_ci#define BCMA_CC_CAP_PLLT 0x00038000 /* PLL Type */ 3562306a36Sopenharmony_ci#define BCMA_PLLTYPE_NONE 0x00000000 3662306a36Sopenharmony_ci#define BCMA_PLLTYPE_1 0x00010000 /* 48Mhz base, 3 dividers */ 3762306a36Sopenharmony_ci#define BCMA_PLLTYPE_2 0x00020000 /* 48Mhz, 4 dividers */ 3862306a36Sopenharmony_ci#define BCMA_PLLTYPE_3 0x00030000 /* 25Mhz, 2 dividers */ 3962306a36Sopenharmony_ci#define BCMA_PLLTYPE_4 0x00008000 /* 48Mhz, 4 dividers */ 4062306a36Sopenharmony_ci#define BCMA_PLLTYPE_5 0x00018000 /* 25Mhz, 4 dividers */ 4162306a36Sopenharmony_ci#define BCMA_PLLTYPE_6 0x00028000 /* 100/200 or 120/240 only */ 4262306a36Sopenharmony_ci#define BCMA_PLLTYPE_7 0x00038000 /* 25Mhz, 4 dividers */ 4362306a36Sopenharmony_ci#define BCMA_CC_CAP_PCTL 0x00040000 /* Power Control */ 4462306a36Sopenharmony_ci#define BCMA_CC_CAP_OTPS 0x00380000 /* OTP size */ 4562306a36Sopenharmony_ci#define BCMA_CC_CAP_OTPS_SHIFT 19 4662306a36Sopenharmony_ci#define BCMA_CC_CAP_OTPS_BASE 5 4762306a36Sopenharmony_ci#define BCMA_CC_CAP_JTAGM 0x00400000 /* JTAG master present */ 4862306a36Sopenharmony_ci#define BCMA_CC_CAP_BROM 0x00800000 /* Internal boot ROM active */ 4962306a36Sopenharmony_ci#define BCMA_CC_CAP_64BIT 0x08000000 /* 64-bit Backplane */ 5062306a36Sopenharmony_ci#define BCMA_CC_CAP_PMU 0x10000000 /* PMU available (rev >= 20) */ 5162306a36Sopenharmony_ci#define BCMA_CC_CAP_ECI 0x20000000 /* ECI available (rev >= 20) */ 5262306a36Sopenharmony_ci#define BCMA_CC_CAP_SPROM 0x40000000 /* SPROM present */ 5362306a36Sopenharmony_ci#define BCMA_CC_CAP_NFLASH 0x80000000 /* NAND flash present (rev >= 35 or BCM4706?) */ 5462306a36Sopenharmony_ci#define BCMA_CC_CORECTL 0x0008 5562306a36Sopenharmony_ci#define BCMA_CC_CORECTL_UARTCLK0 0x00000001 /* Drive UART with internal clock */ 5662306a36Sopenharmony_ci#define BCMA_CC_CORECTL_SE 0x00000002 /* sync clk out enable (corerev >= 3) */ 5762306a36Sopenharmony_ci#define BCMA_CC_CORECTL_UARTCLKEN 0x00000008 /* UART clock enable (rev >= 21) */ 5862306a36Sopenharmony_ci#define BCMA_CC_BIST 0x000C 5962306a36Sopenharmony_ci#define BCMA_CC_OTPS 0x0010 /* OTP status */ 6062306a36Sopenharmony_ci#define BCMA_CC_OTPS_PROGFAIL 0x80000000 6162306a36Sopenharmony_ci#define BCMA_CC_OTPS_PROTECT 0x00000007 6262306a36Sopenharmony_ci#define BCMA_CC_OTPS_HW_PROTECT 0x00000001 6362306a36Sopenharmony_ci#define BCMA_CC_OTPS_SW_PROTECT 0x00000002 6462306a36Sopenharmony_ci#define BCMA_CC_OTPS_CID_PROTECT 0x00000004 6562306a36Sopenharmony_ci#define BCMA_CC_OTPS_GU_PROG_IND 0x00000F00 /* General Use programmed indication */ 6662306a36Sopenharmony_ci#define BCMA_CC_OTPS_GU_PROG_IND_SHIFT 8 6762306a36Sopenharmony_ci#define BCMA_CC_OTPS_GU_PROG_HW 0x00000100 /* HW region programmed */ 6862306a36Sopenharmony_ci#define BCMA_CC_OTPC 0x0014 /* OTP control */ 6962306a36Sopenharmony_ci#define BCMA_CC_OTPC_RECWAIT 0xFF000000 7062306a36Sopenharmony_ci#define BCMA_CC_OTPC_PROGWAIT 0x00FFFF00 7162306a36Sopenharmony_ci#define BCMA_CC_OTPC_PRW_SHIFT 8 7262306a36Sopenharmony_ci#define BCMA_CC_OTPC_MAXFAIL 0x00000038 7362306a36Sopenharmony_ci#define BCMA_CC_OTPC_VSEL 0x00000006 7462306a36Sopenharmony_ci#define BCMA_CC_OTPC_SELVL 0x00000001 7562306a36Sopenharmony_ci#define BCMA_CC_OTPP 0x0018 /* OTP prog */ 7662306a36Sopenharmony_ci#define BCMA_CC_OTPP_COL 0x000000FF 7762306a36Sopenharmony_ci#define BCMA_CC_OTPP_ROW 0x0000FF00 7862306a36Sopenharmony_ci#define BCMA_CC_OTPP_ROW_SHIFT 8 7962306a36Sopenharmony_ci#define BCMA_CC_OTPP_READERR 0x10000000 8062306a36Sopenharmony_ci#define BCMA_CC_OTPP_VALUE 0x20000000 8162306a36Sopenharmony_ci#define BCMA_CC_OTPP_READ 0x40000000 8262306a36Sopenharmony_ci#define BCMA_CC_OTPP_START 0x80000000 8362306a36Sopenharmony_ci#define BCMA_CC_OTPP_BUSY 0x80000000 8462306a36Sopenharmony_ci#define BCMA_CC_OTPL 0x001C /* OTP layout */ 8562306a36Sopenharmony_ci#define BCMA_CC_OTPL_GURGN_OFFSET 0x00000FFF /* offset of general use region */ 8662306a36Sopenharmony_ci#define BCMA_CC_IRQSTAT 0x0020 8762306a36Sopenharmony_ci#define BCMA_CC_IRQMASK 0x0024 8862306a36Sopenharmony_ci#define BCMA_CC_IRQ_GPIO 0x00000001 /* gpio intr */ 8962306a36Sopenharmony_ci#define BCMA_CC_IRQ_EXT 0x00000002 /* ro: ext intr pin (corerev >= 3) */ 9062306a36Sopenharmony_ci#define BCMA_CC_IRQ_WDRESET 0x80000000 /* watchdog reset occurred */ 9162306a36Sopenharmony_ci#define BCMA_CC_CHIPCTL 0x0028 /* Rev >= 11 only */ 9262306a36Sopenharmony_ci#define BCMA_CC_CHIPSTAT 0x002C /* Rev >= 11 only */ 9362306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4313_SPROM_PRESENT 1 9462306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4313_OTP_PRESENT 2 9562306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4331_SPROM_PRESENT 2 9662306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4331_OTP_PRESENT 4 9762306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_ILP_DIV_EN 0x00000001 9862306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_OTP_PRESENT 0x00000002 9962306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_SERDES_REFCLK_PADSEL 0x00000004 10062306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_SDIO_MODE 0x00000008 10162306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_SDIO_OTP_PRESENT 0x00000010 10262306a36Sopenharmony_ci#define BCMA_CC_CHIPST_43228_SDIO_RESET 0x00000020 10362306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4706_PKG_OPTION BIT(0) /* 0: full-featured package 1: low-cost package */ 10462306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4706_SFLASH_PRESENT BIT(1) /* 0: parallel, 1: serial flash is present */ 10562306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4706_SFLASH_TYPE BIT(2) /* 0: 8b-p/ST-s flash, 1: 16b-p/Atmal-s flash */ 10662306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4706_MIPS_BENDIAN BIT(3) /* 0: little, 1: big endian */ 10762306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4706_PCIE1_DISABLE BIT(5) /* PCIE1 enable strap pin */ 10862306a36Sopenharmony_ci#define BCMA_CC_CHIPST_5357_NAND_BOOT BIT(4) /* NAND boot, valid for CC rev 38 and/or BCM5357 */ 10962306a36Sopenharmony_ci#define BCMA_CC_CHIPST_4360_XTAL_40MZ 0x00000001 11062306a36Sopenharmony_ci#define BCMA_CC_JCMD 0x0030 /* Rev >= 10 only */ 11162306a36Sopenharmony_ci#define BCMA_CC_JCMD_START 0x80000000 11262306a36Sopenharmony_ci#define BCMA_CC_JCMD_BUSY 0x80000000 11362306a36Sopenharmony_ci#define BCMA_CC_JCMD_PAUSE 0x40000000 11462306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_MASK 0x0000F000 11562306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_IRDR 0x00000000 11662306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_DR 0x00001000 11762306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_IR 0x00002000 11862306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_RESET 0x00003000 11962306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_IRPDR 0x00004000 12062306a36Sopenharmony_ci#define BCMA_CC_JCMD0_ACC_PDR 0x00005000 12162306a36Sopenharmony_ci#define BCMA_CC_JCMD0_IRW_MASK 0x00000F00 12262306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_MASK 0x000F0000 /* Changes for corerev 11 */ 12362306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_IRDR 0x00000000 12462306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_DR 0x00010000 12562306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_IR 0x00020000 12662306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_RESET 0x00030000 12762306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_IRPDR 0x00040000 12862306a36Sopenharmony_ci#define BCMA_CC_JCMD_ACC_PDR 0x00050000 12962306a36Sopenharmony_ci#define BCMA_CC_JCMD_IRW_MASK 0x00001F00 13062306a36Sopenharmony_ci#define BCMA_CC_JCMD_IRW_SHIFT 8 13162306a36Sopenharmony_ci#define BCMA_CC_JCMD_DRW_MASK 0x0000003F 13262306a36Sopenharmony_ci#define BCMA_CC_JIR 0x0034 /* Rev >= 10 only */ 13362306a36Sopenharmony_ci#define BCMA_CC_JDR 0x0038 /* Rev >= 10 only */ 13462306a36Sopenharmony_ci#define BCMA_CC_JCTL 0x003C /* Rev >= 10 only */ 13562306a36Sopenharmony_ci#define BCMA_CC_JCTL_FORCE_CLK 4 /* Force clock */ 13662306a36Sopenharmony_ci#define BCMA_CC_JCTL_EXT_EN 2 /* Enable external targets */ 13762306a36Sopenharmony_ci#define BCMA_CC_JCTL_EN 1 /* Enable Jtag master */ 13862306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL 0x0040 13962306a36Sopenharmony_ci/* Start/busy bit in flashcontrol */ 14062306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_OPCODE 0x000000ff 14162306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ACTION 0x00000700 14262306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_CS_ACTIVE 0x00001000 /* Chip Select Active, rev >= 20 */ 14362306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_START 0x80000000 14462306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_BUSY BCMA_CC_FLASHCTL_START 14562306a36Sopenharmony_ci/* Flashcontrol action + opcodes for ST flashes */ 14662306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_WREN 0x0006 /* Write Enable */ 14762306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_WRDIS 0x0004 /* Write Disable */ 14862306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_RDSR 0x0105 /* Read Status Register */ 14962306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_WRSR 0x0101 /* Write Status Register */ 15062306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_READ 0x0303 /* Read Data Bytes */ 15162306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_PP 0x0302 /* Page Program */ 15262306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_SE 0x02d8 /* Sector Erase */ 15362306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_BE 0x00c7 /* Bulk Erase */ 15462306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_DP 0x00b9 /* Deep Power-down */ 15562306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_RES 0x03ab /* Read Electronic Signature */ 15662306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_CSA 0x1000 /* Keep chip select asserted */ 15762306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_ST_SSE 0x0220 /* Sub-sector Erase */ 15862306a36Sopenharmony_ci/* Flashcontrol action + opcodes for Atmel flashes */ 15962306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_READ 0x07e8 16062306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_PAGE_READ 0x07d2 16162306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_STATUS 0x01d7 16262306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_WRITE 0x0384 16362306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_WRITE 0x0387 16462306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_ERASE_PROGRAM 0x0283 16562306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_ERASE_PROGRAM 0x0286 16662306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_PROGRAM 0x0288 16762306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_PROGRAM 0x0289 16862306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_PAGE_ERASE 0x0281 16962306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BLOCK_ERASE 0x0250 17062306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_WRITE_ERASE_PROGRAM 0x0382 17162306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_WRITE_ERASE_PROGRAM 0x0385 17262306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_LOAD 0x0253 17362306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_LOAD 0x0255 17462306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_COMPARE 0x0260 17562306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_COMPARE 0x0261 17662306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF1_REPROGRAM 0x0258 17762306a36Sopenharmony_ci#define BCMA_CC_FLASHCTL_AT_BUF2_REPROGRAM 0x0259 17862306a36Sopenharmony_ci#define BCMA_CC_FLASHADDR 0x0044 17962306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA 0x0048 18062306a36Sopenharmony_ci/* Status register bits for ST flashes */ 18162306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_ST_WIP 0x01 /* Write In Progress */ 18262306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_ST_WEL 0x02 /* Write Enable Latch */ 18362306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_ST_BP_MASK 0x1c /* Block Protect */ 18462306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_ST_BP_SHIFT 2 18562306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_ST_SRWD 0x80 /* Status Register Write Disable */ 18662306a36Sopenharmony_ci/* Status register bits for Atmel flashes */ 18762306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_AT_READY 0x80 18862306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_AT_MISMATCH 0x40 18962306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_AT_ID_MASK 0x38 19062306a36Sopenharmony_ci#define BCMA_CC_FLASHDATA_AT_ID_SHIFT 3 19162306a36Sopenharmony_ci#define BCMA_CC_BCAST_ADDR 0x0050 19262306a36Sopenharmony_ci#define BCMA_CC_BCAST_DATA 0x0054 19362306a36Sopenharmony_ci#define BCMA_CC_GPIOPULLUP 0x0058 /* Rev >= 20 only */ 19462306a36Sopenharmony_ci#define BCMA_CC_GPIOPULLDOWN 0x005C /* Rev >= 20 only */ 19562306a36Sopenharmony_ci#define BCMA_CC_GPIOIN 0x0060 19662306a36Sopenharmony_ci#define BCMA_CC_GPIOOUT 0x0064 19762306a36Sopenharmony_ci#define BCMA_CC_GPIOOUTEN 0x0068 19862306a36Sopenharmony_ci#define BCMA_CC_GPIOCTL 0x006C 19962306a36Sopenharmony_ci#define BCMA_CC_GPIOPOL 0x0070 20062306a36Sopenharmony_ci#define BCMA_CC_GPIOIRQ 0x0074 20162306a36Sopenharmony_ci#define BCMA_CC_WATCHDOG 0x0080 20262306a36Sopenharmony_ci#define BCMA_CC_GPIOTIMER 0x0088 /* LED powersave (corerev >= 16) */ 20362306a36Sopenharmony_ci#define BCMA_CC_GPIOTIMER_OFFTIME 0x0000FFFF 20462306a36Sopenharmony_ci#define BCMA_CC_GPIOTIMER_OFFTIME_SHIFT 0 20562306a36Sopenharmony_ci#define BCMA_CC_GPIOTIMER_ONTIME 0xFFFF0000 20662306a36Sopenharmony_ci#define BCMA_CC_GPIOTIMER_ONTIME_SHIFT 16 20762306a36Sopenharmony_ci#define BCMA_CC_GPIOTOUTM 0x008C /* LED powersave (corerev >= 16) */ 20862306a36Sopenharmony_ci#define BCMA_CC_CLOCK_N 0x0090 20962306a36Sopenharmony_ci#define BCMA_CC_CLOCK_SB 0x0094 21062306a36Sopenharmony_ci#define BCMA_CC_CLOCK_PCI 0x0098 21162306a36Sopenharmony_ci#define BCMA_CC_CLOCK_M2 0x009C 21262306a36Sopenharmony_ci#define BCMA_CC_CLOCK_MIPS 0x00A0 21362306a36Sopenharmony_ci#define BCMA_CC_CLKDIV 0x00A4 /* Rev >= 3 only */ 21462306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_SFLASH 0x0F000000 21562306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_SFLASH_SHIFT 24 21662306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_OTP 0x000F0000 21762306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_OTP_SHIFT 16 21862306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_JTAG 0x00000F00 21962306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_JTAG_SHIFT 8 22062306a36Sopenharmony_ci#define BCMA_CC_CLKDIV_UART 0x000000FF 22162306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT 0x00AC /* Capabilities */ 22262306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT_SECI_PRESENT 0x00000001 22362306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT_GSIO_PRESENT 0x00000002 22462306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT_GCI_PRESENT 0x00000004 22562306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT_SECI_PUART_PRESENT 0x00000008 /* UART present */ 22662306a36Sopenharmony_ci#define BCMA_CC_CAP_EXT_AOB_PRESENT 0x00000040 22762306a36Sopenharmony_ci#define BCMA_CC_PLLONDELAY 0x00B0 /* Rev >= 4 only */ 22862306a36Sopenharmony_ci#define BCMA_CC_FREFSELDELAY 0x00B4 /* Rev >= 4 only */ 22962306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL 0x00B8 /* 6 <= Rev <= 9 only */ 23062306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_SRC 0x00000007 /* slow clock source mask */ 23162306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_SRC_LPO 0x00000000 /* source of slow clock is LPO */ 23262306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_SRC_XTAL 0x00000001 /* source of slow clock is crystal */ 23362306a36Sopenharmony_ci#define BCMA_CC_SLOECLKCTL_SRC_PCI 0x00000002 /* source of slow clock is PCI */ 23462306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_LPOFREQ 0x00000200 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */ 23562306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_LPOPD 0x00000400 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */ 23662306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_FSLOW 0x00000800 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */ 23762306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_IPLL 0x00001000 /* IgnorePllOffReq, 1/0: power logic ignores/honors PLL clock disable requests from core */ 23862306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_ENXTAL 0x00002000 /* XtalControlEn, 1/0: power logic does/doesn't disable crystal when appropriate */ 23962306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_XTALPU 0x00004000 /* XtalPU (RO), 1/0: crystal running/disabled */ 24062306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_CLKDIV 0xFFFF0000 /* ClockDivider (SlowClk = 1/(4+divisor)) */ 24162306a36Sopenharmony_ci#define BCMA_CC_SLOWCLKCTL_CLKDIV_SHIFT 16 24262306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL 0x00C0 /* Rev >= 3 only */ 24362306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_IDLPEN 0x00000001 /* ILPen: Enable Idle Low Power */ 24462306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_ALPEN 0x00000002 /* ALPen: Enable Active Low Power */ 24562306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_PLLEN 0x00000004 /* ForcePLLOn */ 24662306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_FORCEALP 0x00000008 /* Force ALP (or HT if ALPen is not set */ 24762306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_FORCEHT 0x00000010 /* Force HT */ 24862306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_CLKDIV 0xFFFF0000 /* ClkDiv (ILP = 1/(4+divisor)) */ 24962306a36Sopenharmony_ci#define BCMA_CC_SYSCLKCTL_CLKDIV_SHIFT 16 25062306a36Sopenharmony_ci#define BCMA_CC_CLKSTSTR 0x00C4 /* Rev >= 3 only */ 25162306a36Sopenharmony_ci#define BCMA_CC_EROM 0x00FC 25262306a36Sopenharmony_ci#define BCMA_CC_PCMCIA_CFG 0x0100 25362306a36Sopenharmony_ci#define BCMA_CC_PCMCIA_MEMWAIT 0x0104 25462306a36Sopenharmony_ci#define BCMA_CC_PCMCIA_ATTRWAIT 0x0108 25562306a36Sopenharmony_ci#define BCMA_CC_PCMCIA_IOWAIT 0x010C 25662306a36Sopenharmony_ci#define BCMA_CC_IDE_CFG 0x0110 25762306a36Sopenharmony_ci#define BCMA_CC_IDE_MEMWAIT 0x0114 25862306a36Sopenharmony_ci#define BCMA_CC_IDE_ATTRWAIT 0x0118 25962306a36Sopenharmony_ci#define BCMA_CC_IDE_IOWAIT 0x011C 26062306a36Sopenharmony_ci#define BCMA_CC_PROG_CFG 0x0120 26162306a36Sopenharmony_ci#define BCMA_CC_PROG_WAITCNT 0x0124 26262306a36Sopenharmony_ci#define BCMA_CC_FLASH_CFG 0x0128 26362306a36Sopenharmony_ci#define BCMA_CC_FLASH_CFG_DS 0x0010 /* Data size, 0=8bit, 1=16bit */ 26462306a36Sopenharmony_ci#define BCMA_CC_FLASH_WAITCNT 0x012C 26562306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL 0x0190 26662306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_START 0x80000000 26762306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_BUSY 0x80000000 26862306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OPCODE 0x60000000 26962306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OP_READ 0x00000000 27062306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OP_WRITE 0x20000000 27162306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OP_WRDIS 0x40000000 27262306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OP_WREN 0x60000000 27362306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OTPSEL 0x00000010 27462306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_OTP_PRESENT 0x00000020 27562306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_LOCK 0x00000008 27662306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_SIZE_MASK 0x00000006 27762306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_SIZE_1K 0x00000000 27862306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_SIZE_4K 0x00000002 27962306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_SIZE_16K 0x00000004 28062306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_SIZE_SHIFT 1 28162306a36Sopenharmony_ci#define BCMA_CC_SROM_CONTROL_PRESENT 0x00000001 28262306a36Sopenharmony_ci/* Block 0x140 - 0x190 registers are chipset specific */ 28362306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG 0x18C /* Flash struct configuration */ 28462306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_MASK 0x000000ff 28562306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_SF1 0x00000001 /* 2nd serial flash present */ 28662306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_PF1 0x00000002 /* 2nd parallel flash present */ 28762306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_SF1_TYPE 0x00000004 /* 2nd serial flash type : 0 : ST, 1 : Atmel */ 28862306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_NF1 0x00000008 /* 2nd NAND flash present */ 28962306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_MASK 0x000000f0 29062306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_4MB 0x00000010 /* 4MB */ 29162306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_8MB 0x00000020 /* 8MB */ 29262306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_16MB 0x00000030 /* 16MB */ 29362306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_32MB 0x00000040 /* 32MB */ 29462306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_64MB 0x00000050 /* 64MB */ 29562306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_128MB 0x00000060 /* 128MB */ 29662306a36Sopenharmony_ci#define BCMA_CC_4706_FLASHSCFG_1ST_MADDR_SEG_256MB 0x00000070 /* 256MB */ 29762306a36Sopenharmony_ci/* NAND flash registers for BCM4706 (corerev = 31) */ 29862306a36Sopenharmony_ci#define BCMA_CC_NFLASH_CTL 0x01A0 29962306a36Sopenharmony_ci#define BCMA_CC_NFLASH_CTL_ERR 0x08000000 30062306a36Sopenharmony_ci#define BCMA_CC_NFLASH_CONF 0x01A4 30162306a36Sopenharmony_ci#define BCMA_CC_NFLASH_COL_ADDR 0x01A8 30262306a36Sopenharmony_ci#define BCMA_CC_NFLASH_ROW_ADDR 0x01AC 30362306a36Sopenharmony_ci#define BCMA_CC_NFLASH_DATA 0x01B0 30462306a36Sopenharmony_ci#define BCMA_CC_NFLASH_WAITCNT0 0x01B4 30562306a36Sopenharmony_ci/* 0x1E0 is defined as shared BCMA_CLKCTLST */ 30662306a36Sopenharmony_ci#define BCMA_CC_HW_WORKAROUND 0x01E4 /* Hardware workaround (rev >= 20) */ 30762306a36Sopenharmony_ci#define BCMA_CC_UART0_DATA 0x0300 30862306a36Sopenharmony_ci#define BCMA_CC_UART0_IMR 0x0304 30962306a36Sopenharmony_ci#define BCMA_CC_UART0_FCR 0x0308 31062306a36Sopenharmony_ci#define BCMA_CC_UART0_LCR 0x030C 31162306a36Sopenharmony_ci#define BCMA_CC_UART0_MCR 0x0310 31262306a36Sopenharmony_ci#define BCMA_CC_UART0_LSR 0x0314 31362306a36Sopenharmony_ci#define BCMA_CC_UART0_MSR 0x0318 31462306a36Sopenharmony_ci#define BCMA_CC_UART0_SCRATCH 0x031C 31562306a36Sopenharmony_ci#define BCMA_CC_UART1_DATA 0x0400 31662306a36Sopenharmony_ci#define BCMA_CC_UART1_IMR 0x0404 31762306a36Sopenharmony_ci#define BCMA_CC_UART1_FCR 0x0408 31862306a36Sopenharmony_ci#define BCMA_CC_UART1_LCR 0x040C 31962306a36Sopenharmony_ci#define BCMA_CC_UART1_MCR 0x0410 32062306a36Sopenharmony_ci#define BCMA_CC_UART1_LSR 0x0414 32162306a36Sopenharmony_ci#define BCMA_CC_UART1_MSR 0x0418 32262306a36Sopenharmony_ci#define BCMA_CC_UART1_SCRATCH 0x041C 32362306a36Sopenharmony_ci/* PMU registers (rev >= 20) */ 32462306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL 0x0600 /* PMU control */ 32562306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_ILP_DIV 0xFFFF0000 /* ILP div mask */ 32662306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_ILP_DIV_SHIFT 16 32762306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_RES 0x00006000 /* reset control mask */ 32862306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_RES_SHIFT 13 32962306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_RES_RELOAD 0x2 /* reload POR values */ 33062306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_PLL_UPD 0x00000400 33162306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_NOILPONW 0x00000200 /* No ILP on wait */ 33262306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_HTREQEN 0x00000100 /* HT req enable */ 33362306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_ALPREQEN 0x00000080 /* ALP req enable */ 33462306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_XTALFREQ 0x0000007C /* Crystal freq */ 33562306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_XTALFREQ_SHIFT 2 33662306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_ILPDIVEN 0x00000002 /* ILP div enable */ 33762306a36Sopenharmony_ci#define BCMA_CC_PMU_CTL_LPOSEL 0x00000001 /* LPO sel */ 33862306a36Sopenharmony_ci#define BCMA_CC_PMU_CAP 0x0604 /* PMU capabilities */ 33962306a36Sopenharmony_ci#define BCMA_CC_PMU_CAP_REVISION 0x000000FF /* Revision mask */ 34062306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT 0x0608 /* PMU status */ 34162306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_EXT_LPO_AVAIL 0x00000100 34262306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_WDRESET 0x00000080 34362306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_INTPEND 0x00000040 /* Interrupt pending */ 34462306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_SBCLKST 0x00000030 /* Backplane clock status? */ 34562306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_HAVEALP 0x00000008 /* ALP available */ 34662306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_HAVEHT 0x00000004 /* HT available */ 34762306a36Sopenharmony_ci#define BCMA_CC_PMU_STAT_RESINIT 0x00000003 /* Res init */ 34862306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_STAT 0x060C /* PMU res status */ 34962306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_PEND 0x0610 /* PMU res pending */ 35062306a36Sopenharmony_ci#define BCMA_CC_PMU_TIMER 0x0614 /* PMU timer */ 35162306a36Sopenharmony_ci#define BCMA_CC_PMU_MINRES_MSK 0x0618 /* PMU min res mask */ 35262306a36Sopenharmony_ci#define BCMA_CC_PMU_MAXRES_MSK 0x061C /* PMU max res mask */ 35362306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_TABSEL 0x0620 /* PMU res table sel */ 35462306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_DEPMSK 0x0624 /* PMU res dep mask */ 35562306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_UPDNTM 0x0628 /* PMU res updown timer */ 35662306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_TIMER 0x062C /* PMU res timer */ 35762306a36Sopenharmony_ci#define BCMA_CC_PMU_CLKSTRETCH 0x0630 /* PMU clockstretch */ 35862306a36Sopenharmony_ci#define BCMA_CC_PMU_WATCHDOG 0x0634 /* PMU watchdog */ 35962306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_REQTS 0x0640 /* PMU res req timer sel */ 36062306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_REQT 0x0644 /* PMU res req timer */ 36162306a36Sopenharmony_ci#define BCMA_CC_PMU_RES_REQM 0x0648 /* PMU res req mask */ 36262306a36Sopenharmony_ci#define BCMA_CC_PMU_CHIPCTL_ADDR 0x0650 36362306a36Sopenharmony_ci#define BCMA_CC_PMU_CHIPCTL_DATA 0x0654 36462306a36Sopenharmony_ci#define BCMA_CC_PMU_REGCTL_ADDR 0x0658 36562306a36Sopenharmony_ci#define BCMA_CC_PMU_REGCTL_DATA 0x065C 36662306a36Sopenharmony_ci#define BCMA_CC_PMU_PLLCTL_ADDR 0x0660 36762306a36Sopenharmony_ci#define BCMA_CC_PMU_PLLCTL_DATA 0x0664 36862306a36Sopenharmony_ci#define BCMA_CC_PMU_STRAPOPT 0x0668 /* (corerev >= 28) */ 36962306a36Sopenharmony_ci#define BCMA_CC_PMU_XTAL_FREQ 0x066C /* (pmurev >= 10) */ 37062306a36Sopenharmony_ci#define BCMA_CC_PMU_XTAL_FREQ_ILPCTL_MASK 0x00001FFF 37162306a36Sopenharmony_ci#define BCMA_CC_PMU_XTAL_FREQ_MEASURE_MASK 0x80000000 37262306a36Sopenharmony_ci#define BCMA_CC_PMU_XTAL_FREQ_MEASURE_SHIFT 31 37362306a36Sopenharmony_ci#define BCMA_CC_SPROM 0x0800 /* SPROM beginning */ 37462306a36Sopenharmony_ci/* NAND flash MLC controller registers (corerev >= 38) */ 37562306a36Sopenharmony_ci#define BCMA_CC_NAND_REVISION 0x0C00 37662306a36Sopenharmony_ci#define BCMA_CC_NAND_CMD_START 0x0C04 37762306a36Sopenharmony_ci#define BCMA_CC_NAND_CMD_ADDR_X 0x0C08 37862306a36Sopenharmony_ci#define BCMA_CC_NAND_CMD_ADDR 0x0C0C 37962306a36Sopenharmony_ci#define BCMA_CC_NAND_CMD_END_ADDR 0x0C10 38062306a36Sopenharmony_ci#define BCMA_CC_NAND_CS_NAND_SELECT 0x0C14 38162306a36Sopenharmony_ci#define BCMA_CC_NAND_CS_NAND_XOR 0x0C18 38262306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD0 0x0C20 38362306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD4 0x0C24 38462306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD8 0x0C28 38562306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD12 0x0C2C 38662306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_WR0 0x0C30 38762306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_WR4 0x0C34 38862306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_WR8 0x0C38 38962306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_WR12 0x0C3C 39062306a36Sopenharmony_ci#define BCMA_CC_NAND_ACC_CONTROL 0x0C40 39162306a36Sopenharmony_ci#define BCMA_CC_NAND_CONFIG 0x0C48 39262306a36Sopenharmony_ci#define BCMA_CC_NAND_TIMING_1 0x0C50 39362306a36Sopenharmony_ci#define BCMA_CC_NAND_TIMING_2 0x0C54 39462306a36Sopenharmony_ci#define BCMA_CC_NAND_SEMAPHORE 0x0C58 39562306a36Sopenharmony_ci#define BCMA_CC_NAND_DEVID 0x0C60 39662306a36Sopenharmony_ci#define BCMA_CC_NAND_DEVID_X 0x0C64 39762306a36Sopenharmony_ci#define BCMA_CC_NAND_BLOCK_LOCK_STATUS 0x0C68 39862306a36Sopenharmony_ci#define BCMA_CC_NAND_INTFC_STATUS 0x0C6C 39962306a36Sopenharmony_ci#define BCMA_CC_NAND_ECC_CORR_ADDR_X 0x0C70 40062306a36Sopenharmony_ci#define BCMA_CC_NAND_ECC_CORR_ADDR 0x0C74 40162306a36Sopenharmony_ci#define BCMA_CC_NAND_ECC_UNC_ADDR_X 0x0C78 40262306a36Sopenharmony_ci#define BCMA_CC_NAND_ECC_UNC_ADDR 0x0C7C 40362306a36Sopenharmony_ci#define BCMA_CC_NAND_READ_ERROR_COUNT 0x0C80 40462306a36Sopenharmony_ci#define BCMA_CC_NAND_CORR_STAT_THRESHOLD 0x0C84 40562306a36Sopenharmony_ci#define BCMA_CC_NAND_READ_ADDR_X 0x0C90 40662306a36Sopenharmony_ci#define BCMA_CC_NAND_READ_ADDR 0x0C94 40762306a36Sopenharmony_ci#define BCMA_CC_NAND_PAGE_PROGRAM_ADDR_X 0x0C98 40862306a36Sopenharmony_ci#define BCMA_CC_NAND_PAGE_PROGRAM_ADDR 0x0C9C 40962306a36Sopenharmony_ci#define BCMA_CC_NAND_COPY_BACK_ADDR_X 0x0CA0 41062306a36Sopenharmony_ci#define BCMA_CC_NAND_COPY_BACK_ADDR 0x0CA4 41162306a36Sopenharmony_ci#define BCMA_CC_NAND_BLOCK_ERASE_ADDR_X 0x0CA8 41262306a36Sopenharmony_ci#define BCMA_CC_NAND_BLOCK_ERASE_ADDR 0x0CAC 41362306a36Sopenharmony_ci#define BCMA_CC_NAND_INV_READ_ADDR_X 0x0CB0 41462306a36Sopenharmony_ci#define BCMA_CC_NAND_INV_READ_ADDR 0x0CB4 41562306a36Sopenharmony_ci#define BCMA_CC_NAND_BLK_WR_PROTECT 0x0CC0 41662306a36Sopenharmony_ci#define BCMA_CC_NAND_ACC_CONTROL_CS1 0x0CD0 41762306a36Sopenharmony_ci#define BCMA_CC_NAND_CONFIG_CS1 0x0CD4 41862306a36Sopenharmony_ci#define BCMA_CC_NAND_TIMING_1_CS1 0x0CD8 41962306a36Sopenharmony_ci#define BCMA_CC_NAND_TIMING_2_CS1 0x0CDC 42062306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD16 0x0D30 42162306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD20 0x0D34 42262306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD24 0x0D38 42362306a36Sopenharmony_ci#define BCMA_CC_NAND_SPARE_RD28 0x0D3C 42462306a36Sopenharmony_ci#define BCMA_CC_NAND_CACHE_ADDR 0x0D40 42562306a36Sopenharmony_ci#define BCMA_CC_NAND_CACHE_DATA 0x0D44 42662306a36Sopenharmony_ci#define BCMA_CC_NAND_CTRL_CONFIG 0x0D48 42762306a36Sopenharmony_ci#define BCMA_CC_NAND_CTRL_STATUS 0x0D4C 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci/* Divider allocation in 4716/47162/5356 */ 43062306a36Sopenharmony_ci#define BCMA_CC_PMU5_MAINPLL_CPU 1 43162306a36Sopenharmony_ci#define BCMA_CC_PMU5_MAINPLL_MEM 2 43262306a36Sopenharmony_ci#define BCMA_CC_PMU5_MAINPLL_SSB 3 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci/* PLL usage in 4716/47162 */ 43562306a36Sopenharmony_ci#define BCMA_CC_PMU4716_MAINPLL_PLL0 12 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci/* PLL usage in 5356/5357 */ 43862306a36Sopenharmony_ci#define BCMA_CC_PMU5356_MAINPLL_PLL0 0 43962306a36Sopenharmony_ci#define BCMA_CC_PMU5357_MAINPLL_PLL0 0 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci/* 4706 PMU */ 44262306a36Sopenharmony_ci#define BCMA_CC_PMU4706_MAINPLL_PLL0 0 44362306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROCPLL_OFF 4 /* The CPU PLL */ 44462306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_P2DIV_MASK 0x000f0000 44562306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_P2DIV_SHIFT 16 44662306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_P1DIV_MASK 0x0000f000 44762306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_P1DIV_SHIFT 12 44862306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_NDIV_INT_MASK 0x00000ff8 44962306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_NDIV_INT_SHIFT 3 45062306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_NDIV_MODE_MASK 0x00000007 45162306a36Sopenharmony_ci#define BCMA_CC_PMU6_4706_PROC_NDIV_MODE_SHIFT 0 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci/* PMU rev 15 */ 45462306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PLLCTL0 0 45562306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_CLKSEL_MASK 0x00000003 45662306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_CLKSEL_SHIFT 0 45762306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FREQTGT_MASK 0x003FFFFC 45862306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FREQTGT_SHIFT 2 45962306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_PRESCALE_MASK 0x00C00000 46062306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_PRESCALE_SHIFT 22 46162306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_KPCTRL_MASK 0x07000000 46262306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_KPCTRL_SHIFT 24 46362306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FCNTCTRL_MASK 0x38000000 46462306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FCNTCTRL_SHIFT 27 46562306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FDCMODE_MASK 0x40000000 46662306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_FDCMODE_SHIFT 30 46762306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_CTRLBIAS_MASK 0x80000000 46862306a36Sopenharmony_ci#define BCMA_CC_PMU15_PLL_PC0_CTRLBIAS_SHIFT 31 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci/* ALP clock on pre-PMU chips */ 47162306a36Sopenharmony_ci#define BCMA_CC_PMU_ALP_CLOCK 20000000 47262306a36Sopenharmony_ci/* HT clock for systems with PMU-enabled chipcommon */ 47362306a36Sopenharmony_ci#define BCMA_CC_PMU_HT_CLOCK 80000000 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci/* PMU rev 5 (& 6) */ 47662306a36Sopenharmony_ci#define BCMA_CC_PPL_P1P2_OFF 0 47762306a36Sopenharmony_ci#define BCMA_CC_PPL_P1_MASK 0x0f000000 47862306a36Sopenharmony_ci#define BCMA_CC_PPL_P1_SHIFT 24 47962306a36Sopenharmony_ci#define BCMA_CC_PPL_P2_MASK 0x00f00000 48062306a36Sopenharmony_ci#define BCMA_CC_PPL_P2_SHIFT 20 48162306a36Sopenharmony_ci#define BCMA_CC_PPL_M14_OFF 1 48262306a36Sopenharmony_ci#define BCMA_CC_PPL_MDIV_MASK 0x000000ff 48362306a36Sopenharmony_ci#define BCMA_CC_PPL_MDIV_WIDTH 8 48462306a36Sopenharmony_ci#define BCMA_CC_PPL_NM5_OFF 2 48562306a36Sopenharmony_ci#define BCMA_CC_PPL_NDIV_MASK 0xfff00000 48662306a36Sopenharmony_ci#define BCMA_CC_PPL_NDIV_SHIFT 20 48762306a36Sopenharmony_ci#define BCMA_CC_PPL_FMAB_OFF 3 48862306a36Sopenharmony_ci#define BCMA_CC_PPL_MRAT_MASK 0xf0000000 48962306a36Sopenharmony_ci#define BCMA_CC_PPL_MRAT_SHIFT 28 49062306a36Sopenharmony_ci#define BCMA_CC_PPL_ABRAT_MASK 0x08000000 49162306a36Sopenharmony_ci#define BCMA_CC_PPL_ABRAT_SHIFT 27 49262306a36Sopenharmony_ci#define BCMA_CC_PPL_FDIV_MASK 0x07ffffff 49362306a36Sopenharmony_ci#define BCMA_CC_PPL_PLLCTL_OFF 4 49462306a36Sopenharmony_ci#define BCMA_CC_PPL_PCHI_OFF 5 49562306a36Sopenharmony_ci#define BCMA_CC_PPL_PCHI_MASK 0x0000003f 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL0 0 49862306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL1 1 49962306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL2 2 50062306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL3 3 50162306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL4 4 50262306a36Sopenharmony_ci#define BCMA_CC_PMU_PLL_CTL5 5 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci#define BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK 0x00f00000 50562306a36Sopenharmony_ci#define BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT 20 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci#define BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK 0x1ff00000 50862306a36Sopenharmony_ci#define BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT 20 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci#define BCMA_CCB_MII_MNG_CTL 0x0000 51162306a36Sopenharmony_ci#define BCMA_CCB_MII_MNG_CMD_DATA 0x0004 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_ci/* BCM4331 ChipControl numbers. */ 51462306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_BT_COEXIST BIT(0) /* 0 disable */ 51562306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_SECI BIT(1) /* 0 SECI is disabled (JATG functional) */ 51662306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_EXT_LNA BIT(2) /* 0 disable */ 51762306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_SPROM_GPIO13_15 BIT(3) /* sprom/gpio13-15 mux */ 51862306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_EXTPA_EN BIT(4) /* 0 ext pa disable, 1 ext pa enabled */ 51962306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_GPIOCLK_ON_SPROMCS BIT(5) /* set drive out GPIO_CLK on sprom_cs pin */ 52062306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_PCIE_MDIO_ON_SPROMCS BIT(6) /* use sprom_cs pin as PCIE mdio interface */ 52162306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5 BIT(7) /* aband extpa will be at gpio2/5 and sprom_dout */ 52262306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_OVR_PIPEAUXCLKEN BIT(8) /* override core control on pipe_AuxClkEnable */ 52362306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_OVR_PIPEAUXPWRDOWN BIT(9) /* override core control on pipe_AuxPowerDown */ 52462306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_PCIE_AUXCLKEN BIT(10) /* pcie_auxclkenable */ 52562306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_PCIE_PIPE_PLLDOWN BIT(11) /* pcie_pipe_pllpowerdown */ 52662306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_EXTPA_EN2 BIT(12) /* 0 ext pa disable, 1 ext pa enabled */ 52762306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_BT_SHD0_ON_GPIO4 BIT(16) /* enable bt_shd0 at gpio4 */ 52862306a36Sopenharmony_ci#define BCMA_CHIPCTL_4331_BT_SHD1_ON_GPIO5 BIT(17) /* enable bt_shd1 at gpio5 */ 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci/* 43224 chip-specific ChipControl register bits */ 53162306a36Sopenharmony_ci#define BCMA_CCTRL_43224_GPIO_TOGGLE 0x8000 /* gpio[3:0] pins as btcoex or s/w gpio */ 53262306a36Sopenharmony_ci#define BCMA_CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0 /* 12 mA drive strength */ 53362306a36Sopenharmony_ci#define BCMA_CCTRL_43224B0_12MA_LED_DRIVE 0xF0 /* 12 mA drive strength for later 43224s */ 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci/* 4313 Chip specific ChipControl register bits */ 53662306a36Sopenharmony_ci#define BCMA_CCTRL_4313_12MA_LED_DRIVE 0x00000007 /* 12 mA drive strengh for later 4313 */ 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci/* BCM5357 ChipControl register bits */ 53962306a36Sopenharmony_ci#define BCMA_CHIPCTL_5357_EXTPA BIT(14) 54062306a36Sopenharmony_ci#define BCMA_CHIPCTL_5357_ANT_MUX_2O3 BIT(15) 54162306a36Sopenharmony_ci#define BCMA_CHIPCTL_5357_NFLASH BIT(16) 54262306a36Sopenharmony_ci#define BCMA_CHIPCTL_5357_I2S_PINS_ENABLE BIT(18) 54362306a36Sopenharmony_ci#define BCMA_CHIPCTL_5357_I2CSPI_PINS_ENABLE BIT(19) 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci#define BCMA_RES_4314_LPLDO_PU BIT(0) 54662306a36Sopenharmony_ci#define BCMA_RES_4314_PMU_SLEEP_DIS BIT(1) 54762306a36Sopenharmony_ci#define BCMA_RES_4314_PMU_BG_PU BIT(2) 54862306a36Sopenharmony_ci#define BCMA_RES_4314_CBUCK_LPOM_PU BIT(3) 54962306a36Sopenharmony_ci#define BCMA_RES_4314_CBUCK_PFM_PU BIT(4) 55062306a36Sopenharmony_ci#define BCMA_RES_4314_CLDO_PU BIT(5) 55162306a36Sopenharmony_ci#define BCMA_RES_4314_LPLDO2_LVM BIT(6) 55262306a36Sopenharmony_ci#define BCMA_RES_4314_WL_PMU_PU BIT(7) 55362306a36Sopenharmony_ci#define BCMA_RES_4314_LNLDO_PU BIT(8) 55462306a36Sopenharmony_ci#define BCMA_RES_4314_LDO3P3_PU BIT(9) 55562306a36Sopenharmony_ci#define BCMA_RES_4314_OTP_PU BIT(10) 55662306a36Sopenharmony_ci#define BCMA_RES_4314_XTAL_PU BIT(11) 55762306a36Sopenharmony_ci#define BCMA_RES_4314_WL_PWRSW_PU BIT(12) 55862306a36Sopenharmony_ci#define BCMA_RES_4314_LQ_AVAIL BIT(13) 55962306a36Sopenharmony_ci#define BCMA_RES_4314_LOGIC_RET BIT(14) 56062306a36Sopenharmony_ci#define BCMA_RES_4314_MEM_SLEEP BIT(15) 56162306a36Sopenharmony_ci#define BCMA_RES_4314_MACPHY_RET BIT(16) 56262306a36Sopenharmony_ci#define BCMA_RES_4314_WL_CORE_READY BIT(17) 56362306a36Sopenharmony_ci#define BCMA_RES_4314_ILP_REQ BIT(18) 56462306a36Sopenharmony_ci#define BCMA_RES_4314_ALP_AVAIL BIT(19) 56562306a36Sopenharmony_ci#define BCMA_RES_4314_MISC_PWRSW_PU BIT(20) 56662306a36Sopenharmony_ci#define BCMA_RES_4314_SYNTH_PWRSW_PU BIT(21) 56762306a36Sopenharmony_ci#define BCMA_RES_4314_RX_PWRSW_PU BIT(22) 56862306a36Sopenharmony_ci#define BCMA_RES_4314_RADIO_PU BIT(23) 56962306a36Sopenharmony_ci#define BCMA_RES_4314_VCO_LDO_PU BIT(24) 57062306a36Sopenharmony_ci#define BCMA_RES_4314_AFE_LDO_PU BIT(25) 57162306a36Sopenharmony_ci#define BCMA_RES_4314_RX_LDO_PU BIT(26) 57262306a36Sopenharmony_ci#define BCMA_RES_4314_TX_LDO_PU BIT(27) 57362306a36Sopenharmony_ci#define BCMA_RES_4314_HT_AVAIL BIT(28) 57462306a36Sopenharmony_ci#define BCMA_RES_4314_MACPHY_CLK_AVAIL BIT(29) 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci/* Data for the PMU, if available. 57762306a36Sopenharmony_ci * Check availability with ((struct bcma_chipcommon)->capabilities & BCMA_CC_CAP_PMU) 57862306a36Sopenharmony_ci */ 57962306a36Sopenharmony_cistruct bcma_chipcommon_pmu { 58062306a36Sopenharmony_ci struct bcma_device *core; /* Can be separated core or just ChipCommon one */ 58162306a36Sopenharmony_ci u8 rev; /* PMU revision */ 58262306a36Sopenharmony_ci u32 crystalfreq; /* The active crystal frequency (in kHz) */ 58362306a36Sopenharmony_ci}; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci#ifdef CONFIG_BCMA_PFLASH 58662306a36Sopenharmony_cistruct bcma_pflash { 58762306a36Sopenharmony_ci bool present; 58862306a36Sopenharmony_ci}; 58962306a36Sopenharmony_ci#endif 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci#ifdef CONFIG_BCMA_SFLASH 59262306a36Sopenharmony_cistruct mtd_info; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistruct bcma_sflash { 59562306a36Sopenharmony_ci bool present; 59662306a36Sopenharmony_ci u32 blocksize; 59762306a36Sopenharmony_ci u16 numblocks; 59862306a36Sopenharmony_ci u32 size; 59962306a36Sopenharmony_ci}; 60062306a36Sopenharmony_ci#endif 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci#ifdef CONFIG_BCMA_NFLASH 60362306a36Sopenharmony_cistruct bcma_nflash { 60462306a36Sopenharmony_ci /* Must be the fist member for the brcmnand driver to 60562306a36Sopenharmony_ci * de-reference that structure. 60662306a36Sopenharmony_ci */ 60762306a36Sopenharmony_ci struct brcmnand_platform_data brcmnand_info; 60862306a36Sopenharmony_ci bool present; 60962306a36Sopenharmony_ci bool boot; /* This is the flash the SoC boots from */ 61062306a36Sopenharmony_ci}; 61162306a36Sopenharmony_ci#endif 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci#ifdef CONFIG_BCMA_DRIVER_MIPS 61462306a36Sopenharmony_cistruct bcma_serial_port { 61562306a36Sopenharmony_ci void *regs; 61662306a36Sopenharmony_ci unsigned long clockspeed; 61762306a36Sopenharmony_ci unsigned int irq; 61862306a36Sopenharmony_ci unsigned int baud_base; 61962306a36Sopenharmony_ci unsigned int reg_shift; 62062306a36Sopenharmony_ci}; 62162306a36Sopenharmony_ci#endif /* CONFIG_BCMA_DRIVER_MIPS */ 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_cistruct bcma_drv_cc { 62462306a36Sopenharmony_ci struct bcma_device *core; 62562306a36Sopenharmony_ci u32 status; 62662306a36Sopenharmony_ci u32 capabilities; 62762306a36Sopenharmony_ci u32 capabilities_ext; 62862306a36Sopenharmony_ci u8 setup_done:1; 62962306a36Sopenharmony_ci u8 early_setup_done:1; 63062306a36Sopenharmony_ci /* Fast Powerup Delay constant */ 63162306a36Sopenharmony_ci u16 fast_pwrup_delay; 63262306a36Sopenharmony_ci struct bcma_chipcommon_pmu pmu; 63362306a36Sopenharmony_ci#ifdef CONFIG_BCMA_PFLASH 63462306a36Sopenharmony_ci struct bcma_pflash pflash; 63562306a36Sopenharmony_ci#endif 63662306a36Sopenharmony_ci#ifdef CONFIG_BCMA_SFLASH 63762306a36Sopenharmony_ci struct bcma_sflash sflash; 63862306a36Sopenharmony_ci#endif 63962306a36Sopenharmony_ci#ifdef CONFIG_BCMA_NFLASH 64062306a36Sopenharmony_ci struct bcma_nflash nflash; 64162306a36Sopenharmony_ci#endif 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci#ifdef CONFIG_BCMA_DRIVER_MIPS 64462306a36Sopenharmony_ci int nr_serial_ports; 64562306a36Sopenharmony_ci struct bcma_serial_port serial_ports[4]; 64662306a36Sopenharmony_ci#endif /* CONFIG_BCMA_DRIVER_MIPS */ 64762306a36Sopenharmony_ci u32 ticks_per_ms; 64862306a36Sopenharmony_ci struct platform_device *watchdog; 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci /* Lock for GPIO register access. */ 65162306a36Sopenharmony_ci spinlock_t gpio_lock; 65262306a36Sopenharmony_ci#ifdef CONFIG_BCMA_DRIVER_GPIO 65362306a36Sopenharmony_ci struct gpio_chip gpio; 65462306a36Sopenharmony_ci#endif 65562306a36Sopenharmony_ci}; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_cistruct bcma_drv_cc_b { 65862306a36Sopenharmony_ci struct bcma_device *core; 65962306a36Sopenharmony_ci u8 setup_done:1; 66062306a36Sopenharmony_ci void __iomem *mii; 66162306a36Sopenharmony_ci}; 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci/* Register access */ 66462306a36Sopenharmony_ci#define bcma_cc_read32(cc, offset) \ 66562306a36Sopenharmony_ci bcma_read32((cc)->core, offset) 66662306a36Sopenharmony_ci#define bcma_cc_write32(cc, offset, val) \ 66762306a36Sopenharmony_ci bcma_write32((cc)->core, offset, val) 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci#define bcma_cc_mask32(cc, offset, mask) \ 67062306a36Sopenharmony_ci bcma_cc_write32(cc, offset, bcma_cc_read32(cc, offset) & (mask)) 67162306a36Sopenharmony_ci#define bcma_cc_set32(cc, offset, set) \ 67262306a36Sopenharmony_ci bcma_cc_write32(cc, offset, bcma_cc_read32(cc, offset) | (set)) 67362306a36Sopenharmony_ci#define bcma_cc_maskset32(cc, offset, mask, set) \ 67462306a36Sopenharmony_ci bcma_cc_write32(cc, offset, (bcma_cc_read32(cc, offset) & (mask)) | (set)) 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci/* PMU registers access */ 67762306a36Sopenharmony_ci#define bcma_pmu_read32(cc, offset) \ 67862306a36Sopenharmony_ci bcma_read32((cc)->pmu.core, offset) 67962306a36Sopenharmony_ci#define bcma_pmu_write32(cc, offset, val) \ 68062306a36Sopenharmony_ci bcma_write32((cc)->pmu.core, offset, val) 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci#define bcma_pmu_mask32(cc, offset, mask) \ 68362306a36Sopenharmony_ci bcma_pmu_write32(cc, offset, bcma_pmu_read32(cc, offset) & (mask)) 68462306a36Sopenharmony_ci#define bcma_pmu_set32(cc, offset, set) \ 68562306a36Sopenharmony_ci bcma_pmu_write32(cc, offset, bcma_pmu_read32(cc, offset) | (set)) 68662306a36Sopenharmony_ci#define bcma_pmu_maskset32(cc, offset, mask, set) \ 68762306a36Sopenharmony_ci bcma_pmu_write32(cc, offset, (bcma_pmu_read32(cc, offset) & (mask)) | (set)) 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ciextern u32 bcma_chipco_watchdog_timer_set(struct bcma_drv_cc *cc, u32 ticks); 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ciextern u32 bcma_chipco_get_alp_clock(struct bcma_drv_cc *cc); 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_civoid bcma_chipco_irq_mask(struct bcma_drv_cc *cc, u32 mask, u32 value); 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ciu32 bcma_chipco_irq_status(struct bcma_drv_cc *cc, u32 mask); 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci/* Chipcommon GPIO pin access. */ 69862306a36Sopenharmony_ciu32 bcma_chipco_gpio_in(struct bcma_drv_cc *cc, u32 mask); 69962306a36Sopenharmony_ciu32 bcma_chipco_gpio_out(struct bcma_drv_cc *cc, u32 mask, u32 value); 70062306a36Sopenharmony_ciu32 bcma_chipco_gpio_outen(struct bcma_drv_cc *cc, u32 mask, u32 value); 70162306a36Sopenharmony_ciu32 bcma_chipco_gpio_control(struct bcma_drv_cc *cc, u32 mask, u32 value); 70262306a36Sopenharmony_ciu32 bcma_chipco_gpio_intmask(struct bcma_drv_cc *cc, u32 mask, u32 value); 70362306a36Sopenharmony_ciu32 bcma_chipco_gpio_polarity(struct bcma_drv_cc *cc, u32 mask, u32 value); 70462306a36Sopenharmony_ciu32 bcma_chipco_gpio_pullup(struct bcma_drv_cc *cc, u32 mask, u32 value); 70562306a36Sopenharmony_ciu32 bcma_chipco_gpio_pulldown(struct bcma_drv_cc *cc, u32 mask, u32 value); 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci/* PMU support */ 70862306a36Sopenharmony_ciextern void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, 70962306a36Sopenharmony_ci u32 value); 71062306a36Sopenharmony_ciextern void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, 71162306a36Sopenharmony_ci u32 mask, u32 set); 71262306a36Sopenharmony_ciextern void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc, 71362306a36Sopenharmony_ci u32 offset, u32 mask, u32 set); 71462306a36Sopenharmony_ciextern void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, 71562306a36Sopenharmony_ci u32 offset, u32 mask, u32 set); 71662306a36Sopenharmony_ciextern void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid); 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ciextern u32 bcma_pmu_get_bus_clock(struct bcma_drv_cc *cc); 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_civoid bcma_chipco_b_mii_write(struct bcma_drv_cc_b *ccb, u32 offset, u32 value); 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci#endif /* LINUX_BCMA_DRIVER_CC_H_ */ 723