162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#ifndef _DT_BINDINGS_RESET_IPQ_806X_H
762306a36Sopenharmony_ci#define _DT_BINDINGS_RESET_IPQ_806X_H
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#define QDSS_STM_RESET					0
1062306a36Sopenharmony_ci#define AFAB_SMPSS_S_RESET				1
1162306a36Sopenharmony_ci#define AFAB_SMPSS_M1_RESET				2
1262306a36Sopenharmony_ci#define AFAB_SMPSS_M0_RESET				3
1362306a36Sopenharmony_ci#define AFAB_EBI1_CH0_RESET				4
1462306a36Sopenharmony_ci#define AFAB_EBI1_CH1_RESET				5
1562306a36Sopenharmony_ci#define SFAB_ADM0_M0_RESET				6
1662306a36Sopenharmony_ci#define SFAB_ADM0_M1_RESET				7
1762306a36Sopenharmony_ci#define SFAB_ADM0_M2_RESET				8
1862306a36Sopenharmony_ci#define ADM0_C2_RESET					9
1962306a36Sopenharmony_ci#define ADM0_C1_RESET					10
2062306a36Sopenharmony_ci#define ADM0_C0_RESET					11
2162306a36Sopenharmony_ci#define ADM0_PBUS_RESET					12
2262306a36Sopenharmony_ci#define ADM0_RESET					13
2362306a36Sopenharmony_ci#define QDSS_CLKS_SW_RESET				14
2462306a36Sopenharmony_ci#define QDSS_POR_RESET					15
2562306a36Sopenharmony_ci#define QDSS_TSCTR_RESET				16
2662306a36Sopenharmony_ci#define QDSS_HRESET_RESET				17
2762306a36Sopenharmony_ci#define QDSS_AXI_RESET					18
2862306a36Sopenharmony_ci#define QDSS_DBG_RESET					19
2962306a36Sopenharmony_ci#define SFAB_PCIE_M_RESET				20
3062306a36Sopenharmony_ci#define SFAB_PCIE_S_RESET				21
3162306a36Sopenharmony_ci#define PCIE_EXT_RESET					22
3262306a36Sopenharmony_ci#define PCIE_PHY_RESET					23
3362306a36Sopenharmony_ci#define PCIE_PCI_RESET					24
3462306a36Sopenharmony_ci#define PCIE_POR_RESET					25
3562306a36Sopenharmony_ci#define PCIE_HCLK_RESET					26
3662306a36Sopenharmony_ci#define PCIE_ACLK_RESET					27
3762306a36Sopenharmony_ci#define SFAB_LPASS_RESET				28
3862306a36Sopenharmony_ci#define SFAB_AFAB_M_RESET				29
3962306a36Sopenharmony_ci#define AFAB_SFAB_M0_RESET				30
4062306a36Sopenharmony_ci#define AFAB_SFAB_M1_RESET				31
4162306a36Sopenharmony_ci#define SFAB_SATA_S_RESET				32
4262306a36Sopenharmony_ci#define SFAB_DFAB_M_RESET				33
4362306a36Sopenharmony_ci#define DFAB_SFAB_M_RESET				34
4462306a36Sopenharmony_ci#define DFAB_SWAY0_RESET				35
4562306a36Sopenharmony_ci#define DFAB_SWAY1_RESET				36
4662306a36Sopenharmony_ci#define DFAB_ARB0_RESET					37
4762306a36Sopenharmony_ci#define DFAB_ARB1_RESET					38
4862306a36Sopenharmony_ci#define PPSS_PROC_RESET					39
4962306a36Sopenharmony_ci#define PPSS_RESET					40
5062306a36Sopenharmony_ci#define DMA_BAM_RESET					41
5162306a36Sopenharmony_ci#define SPS_TIC_H_RESET					42
5262306a36Sopenharmony_ci#define SFAB_CFPB_M_RESET				43
5362306a36Sopenharmony_ci#define SFAB_CFPB_S_RESET				44
5462306a36Sopenharmony_ci#define TSIF_H_RESET					45
5562306a36Sopenharmony_ci#define CE1_H_RESET					46
5662306a36Sopenharmony_ci#define CE1_CORE_RESET					47
5762306a36Sopenharmony_ci#define CE1_SLEEP_RESET					48
5862306a36Sopenharmony_ci#define CE2_H_RESET					49
5962306a36Sopenharmony_ci#define CE2_CORE_RESET					50
6062306a36Sopenharmony_ci#define SFAB_SFPB_M_RESET				51
6162306a36Sopenharmony_ci#define SFAB_SFPB_S_RESET				52
6262306a36Sopenharmony_ci#define RPM_PROC_RESET					53
6362306a36Sopenharmony_ci#define PMIC_SSBI2_RESET				54
6462306a36Sopenharmony_ci#define SDC1_RESET					55
6562306a36Sopenharmony_ci#define SDC2_RESET					56
6662306a36Sopenharmony_ci#define SDC3_RESET					57
6762306a36Sopenharmony_ci#define SDC4_RESET					58
6862306a36Sopenharmony_ci#define USB_HS1_RESET					59
6962306a36Sopenharmony_ci#define USB_HSIC_RESET					60
7062306a36Sopenharmony_ci#define USB_FS1_XCVR_RESET				61
7162306a36Sopenharmony_ci#define USB_FS1_RESET					62
7262306a36Sopenharmony_ci#define GSBI1_RESET					63
7362306a36Sopenharmony_ci#define GSBI2_RESET					64
7462306a36Sopenharmony_ci#define GSBI3_RESET					65
7562306a36Sopenharmony_ci#define GSBI4_RESET					66
7662306a36Sopenharmony_ci#define GSBI5_RESET					67
7762306a36Sopenharmony_ci#define GSBI6_RESET					68
7862306a36Sopenharmony_ci#define GSBI7_RESET					69
7962306a36Sopenharmony_ci#define SPDM_RESET					70
8062306a36Sopenharmony_ci#define SEC_CTRL_RESET					71
8162306a36Sopenharmony_ci#define TLMM_H_RESET					72
8262306a36Sopenharmony_ci#define SFAB_SATA_M_RESET				73
8362306a36Sopenharmony_ci#define SATA_RESET					74
8462306a36Sopenharmony_ci#define TSSC_RESET					75
8562306a36Sopenharmony_ci#define PDM_RESET					76
8662306a36Sopenharmony_ci#define MPM_H_RESET					77
8762306a36Sopenharmony_ci#define MPM_RESET					78
8862306a36Sopenharmony_ci#define SFAB_SMPSS_S_RESET				79
8962306a36Sopenharmony_ci#define PRNG_RESET					80
9062306a36Sopenharmony_ci#define SFAB_CE3_M_RESET				81
9162306a36Sopenharmony_ci#define SFAB_CE3_S_RESET				82
9262306a36Sopenharmony_ci#define CE3_SLEEP_RESET					83
9362306a36Sopenharmony_ci#define PCIE_1_M_RESET					84
9462306a36Sopenharmony_ci#define PCIE_1_S_RESET					85
9562306a36Sopenharmony_ci#define PCIE_1_EXT_RESET				86
9662306a36Sopenharmony_ci#define PCIE_1_PHY_RESET				87
9762306a36Sopenharmony_ci#define PCIE_1_PCI_RESET				88
9862306a36Sopenharmony_ci#define PCIE_1_POR_RESET				89
9962306a36Sopenharmony_ci#define PCIE_1_HCLK_RESET				90
10062306a36Sopenharmony_ci#define PCIE_1_ACLK_RESET				91
10162306a36Sopenharmony_ci#define PCIE_2_M_RESET					92
10262306a36Sopenharmony_ci#define PCIE_2_S_RESET					93
10362306a36Sopenharmony_ci#define PCIE_2_EXT_RESET				94
10462306a36Sopenharmony_ci#define PCIE_2_PHY_RESET				95
10562306a36Sopenharmony_ci#define PCIE_2_PCI_RESET				96
10662306a36Sopenharmony_ci#define PCIE_2_POR_RESET				97
10762306a36Sopenharmony_ci#define PCIE_2_HCLK_RESET				98
10862306a36Sopenharmony_ci#define PCIE_2_ACLK_RESET				99
10962306a36Sopenharmony_ci#define SFAB_USB30_S_RESET				100
11062306a36Sopenharmony_ci#define SFAB_USB30_M_RESET				101
11162306a36Sopenharmony_ci#define USB30_0_PORT2_HS_PHY_RESET			102
11262306a36Sopenharmony_ci#define USB30_0_MASTER_RESET				103
11362306a36Sopenharmony_ci#define USB30_0_SLEEP_RESET				104
11462306a36Sopenharmony_ci#define USB30_0_UTMI_PHY_RESET				105
11562306a36Sopenharmony_ci#define USB30_0_POWERON_RESET				106
11662306a36Sopenharmony_ci#define USB30_0_PHY_RESET				107
11762306a36Sopenharmony_ci#define USB30_1_MASTER_RESET				108
11862306a36Sopenharmony_ci#define USB30_1_SLEEP_RESET				109
11962306a36Sopenharmony_ci#define USB30_1_UTMI_PHY_RESET				110
12062306a36Sopenharmony_ci#define USB30_1_POWERON_RESET				111
12162306a36Sopenharmony_ci#define USB30_1_PHY_RESET				112
12262306a36Sopenharmony_ci#define NSSFB0_RESET					113
12362306a36Sopenharmony_ci#define NSSFB1_RESET					114
12462306a36Sopenharmony_ci#define UBI32_CORE1_CLKRST_CLAMP_RESET			115
12562306a36Sopenharmony_ci#define UBI32_CORE1_CLAMP_RESET				116
12662306a36Sopenharmony_ci#define UBI32_CORE1_AHB_RESET				117
12762306a36Sopenharmony_ci#define UBI32_CORE1_AXI_RESET				118
12862306a36Sopenharmony_ci#define UBI32_CORE2_CLKRST_CLAMP_RESET			119
12962306a36Sopenharmony_ci#define UBI32_CORE2_CLAMP_RESET				120
13062306a36Sopenharmony_ci#define UBI32_CORE2_AHB_RESET				121
13162306a36Sopenharmony_ci#define UBI32_CORE2_AXI_RESET				122
13262306a36Sopenharmony_ci#define GMAC_CORE1_RESET				123
13362306a36Sopenharmony_ci#define GMAC_CORE2_RESET				124
13462306a36Sopenharmony_ci#define GMAC_CORE3_RESET				125
13562306a36Sopenharmony_ci#define GMAC_CORE4_RESET				126
13662306a36Sopenharmony_ci#define GMAC_AHB_RESET					127
13762306a36Sopenharmony_ci#define NSS_CH0_RST_RX_CLK_N_RESET			128
13862306a36Sopenharmony_ci#define NSS_CH0_RST_TX_CLK_N_RESET			129
13962306a36Sopenharmony_ci#define NSS_CH0_RST_RX_125M_N_RESET			130
14062306a36Sopenharmony_ci#define NSS_CH0_HW_RST_RX_125M_N_RESET			131
14162306a36Sopenharmony_ci#define NSS_CH0_RST_TX_125M_N_RESET			132
14262306a36Sopenharmony_ci#define NSS_CH1_RST_RX_CLK_N_RESET			133
14362306a36Sopenharmony_ci#define NSS_CH1_RST_TX_CLK_N_RESET			134
14462306a36Sopenharmony_ci#define NSS_CH1_RST_RX_125M_N_RESET			135
14562306a36Sopenharmony_ci#define NSS_CH1_HW_RST_RX_125M_N_RESET			136
14662306a36Sopenharmony_ci#define NSS_CH1_RST_TX_125M_N_RESET			137
14762306a36Sopenharmony_ci#define NSS_CH2_RST_RX_CLK_N_RESET			138
14862306a36Sopenharmony_ci#define NSS_CH2_RST_TX_CLK_N_RESET			139
14962306a36Sopenharmony_ci#define NSS_CH2_RST_RX_125M_N_RESET			140
15062306a36Sopenharmony_ci#define NSS_CH2_HW_RST_RX_125M_N_RESET			141
15162306a36Sopenharmony_ci#define NSS_CH2_RST_TX_125M_N_RESET			142
15262306a36Sopenharmony_ci#define NSS_CH3_RST_RX_CLK_N_RESET			143
15362306a36Sopenharmony_ci#define NSS_CH3_RST_TX_CLK_N_RESET			144
15462306a36Sopenharmony_ci#define NSS_CH3_RST_RX_125M_N_RESET			145
15562306a36Sopenharmony_ci#define NSS_CH3_HW_RST_RX_125M_N_RESET			146
15662306a36Sopenharmony_ci#define NSS_CH3_RST_TX_125M_N_RESET			147
15762306a36Sopenharmony_ci#define NSS_RST_RX_250M_125M_N_RESET			148
15862306a36Sopenharmony_ci#define NSS_RST_TX_250M_125M_N_RESET			149
15962306a36Sopenharmony_ci#define NSS_QSGMII_TXPI_RST_N_RESET			150
16062306a36Sopenharmony_ci#define NSS_QSGMII_CDR_RST_N_RESET			151
16162306a36Sopenharmony_ci#define NSS_SGMII2_CDR_RST_N_RESET			152
16262306a36Sopenharmony_ci#define NSS_SGMII3_CDR_RST_N_RESET			153
16362306a36Sopenharmony_ci#define NSS_CAL_PRBS_RST_N_RESET			154
16462306a36Sopenharmony_ci#define NSS_LCKDT_RST_N_RESET				155
16562306a36Sopenharmony_ci#define NSS_SRDS_N_RESET				156
16662306a36Sopenharmony_ci#define CRYPTO_ENG1_RESET				157
16762306a36Sopenharmony_ci#define CRYPTO_ENG2_RESET				158
16862306a36Sopenharmony_ci#define CRYPTO_ENG3_RESET				159
16962306a36Sopenharmony_ci#define CRYPTO_ENG4_RESET				160
17062306a36Sopenharmony_ci#define CRYPTO_AHB_RESET				161
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci#endif
173