162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2016 BayLibre, SAS. 462306a36Sopenharmony_ci * Author: Neil Armstrong <narmstrong@baylibre.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#ifndef _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H 762306a36Sopenharmony_ci#define _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/* RESET0 */ 1062306a36Sopenharmony_ci#define RESET_HIU 0 1162306a36Sopenharmony_ci/* 1 */ 1262306a36Sopenharmony_ci#define RESET_DOS_RESET 2 1362306a36Sopenharmony_ci#define RESET_DDR_TOP 3 1462306a36Sopenharmony_ci#define RESET_DCU_RESET 4 1562306a36Sopenharmony_ci#define RESET_VIU 5 1662306a36Sopenharmony_ci#define RESET_AIU 6 1762306a36Sopenharmony_ci#define RESET_VID_PLL_DIV 7 1862306a36Sopenharmony_ci/* 8 */ 1962306a36Sopenharmony_ci#define RESET_PMUX 9 2062306a36Sopenharmony_ci#define RESET_VENC 10 2162306a36Sopenharmony_ci#define RESET_ASSIST 11 2262306a36Sopenharmony_ci#define RESET_AFIFO2 12 2362306a36Sopenharmony_ci#define RESET_VCBUS 13 2462306a36Sopenharmony_ci/* 14 */ 2562306a36Sopenharmony_ci/* 15 */ 2662306a36Sopenharmony_ci#define RESET_GIC 16 2762306a36Sopenharmony_ci#define RESET_CAPB3_DECODE 17 2862306a36Sopenharmony_ci#define RESET_NAND_CAPB3 18 2962306a36Sopenharmony_ci#define RESET_HDMITX_CAPB3 19 3062306a36Sopenharmony_ci#define RESET_MALI_CAPB3 20 3162306a36Sopenharmony_ci#define RESET_DOS_CAPB3 21 3262306a36Sopenharmony_ci#define RESET_SYS_CPU_CAPB3 22 3362306a36Sopenharmony_ci#define RESET_CBUS_CAPB3 23 3462306a36Sopenharmony_ci#define RESET_AHB_CNTL 24 3562306a36Sopenharmony_ci#define RESET_AHB_DATA 25 3662306a36Sopenharmony_ci#define RESET_VCBUS_CLK81 26 3762306a36Sopenharmony_ci#define RESET_MMC 27 3862306a36Sopenharmony_ci#define RESET_MIPI_0 28 3962306a36Sopenharmony_ci#define RESET_MIPI_1 29 4062306a36Sopenharmony_ci#define RESET_MIPI_2 30 4162306a36Sopenharmony_ci#define RESET_MIPI_3 31 4262306a36Sopenharmony_ci/* RESET1 */ 4362306a36Sopenharmony_ci#define RESET_CPPM 32 4462306a36Sopenharmony_ci#define RESET_DEMUX 33 4562306a36Sopenharmony_ci#define RESET_USB_OTG 34 4662306a36Sopenharmony_ci#define RESET_DDR 35 4762306a36Sopenharmony_ci#define RESET_AO_RESET 36 4862306a36Sopenharmony_ci#define RESET_BT656 37 4962306a36Sopenharmony_ci#define RESET_AHB_SRAM 38 5062306a36Sopenharmony_ci/* 39 */ 5162306a36Sopenharmony_ci#define RESET_PARSER 40 5262306a36Sopenharmony_ci#define RESET_BLKMV 41 5362306a36Sopenharmony_ci#define RESET_ISA 42 5462306a36Sopenharmony_ci#define RESET_ETHERNET 43 5562306a36Sopenharmony_ci#define RESET_SD_EMMC_A 44 5662306a36Sopenharmony_ci#define RESET_SD_EMMC_B 45 5762306a36Sopenharmony_ci#define RESET_SD_EMMC_C 46 5862306a36Sopenharmony_ci#define RESET_ROM_BOOT 47 5962306a36Sopenharmony_ci#define RESET_SYS_CPU_0 48 6062306a36Sopenharmony_ci#define RESET_SYS_CPU_1 49 6162306a36Sopenharmony_ci#define RESET_SYS_CPU_2 50 6262306a36Sopenharmony_ci#define RESET_SYS_CPU_3 51 6362306a36Sopenharmony_ci#define RESET_SYS_CPU_CORE_0 52 6462306a36Sopenharmony_ci#define RESET_SYS_CPU_CORE_1 53 6562306a36Sopenharmony_ci#define RESET_SYS_CPU_CORE_2 54 6662306a36Sopenharmony_ci#define RESET_SYS_CPU_CORE_3 55 6762306a36Sopenharmony_ci#define RESET_SYS_PLL_DIV 56 6862306a36Sopenharmony_ci#define RESET_SYS_CPU_AXI 57 6962306a36Sopenharmony_ci#define RESET_SYS_CPU_L2 58 7062306a36Sopenharmony_ci#define RESET_SYS_CPU_P 59 7162306a36Sopenharmony_ci#define RESET_SYS_CPU_MBIST 60 7262306a36Sopenharmony_ci#define RESET_ACODEC 61 7362306a36Sopenharmony_ci/* 62 */ 7462306a36Sopenharmony_ci/* 63 */ 7562306a36Sopenharmony_ci/* RESET2 */ 7662306a36Sopenharmony_ci#define RESET_VD_RMEM 64 7762306a36Sopenharmony_ci#define RESET_AUDIN 65 7862306a36Sopenharmony_ci#define RESET_HDMI_TX 66 7962306a36Sopenharmony_ci/* 67 */ 8062306a36Sopenharmony_ci/* 68 */ 8162306a36Sopenharmony_ci/* 69 */ 8262306a36Sopenharmony_ci#define RESET_GE2D 70 8362306a36Sopenharmony_ci#define RESET_PARSER_REG 71 8462306a36Sopenharmony_ci#define RESET_PARSER_FETCH 72 8562306a36Sopenharmony_ci#define RESET_PARSER_CTL 73 8662306a36Sopenharmony_ci#define RESET_PARSER_TOP 74 8762306a36Sopenharmony_ci/* 75 */ 8862306a36Sopenharmony_ci/* 76 */ 8962306a36Sopenharmony_ci#define RESET_AO_CPU_RESET 77 9062306a36Sopenharmony_ci#define RESET_MALI 78 9162306a36Sopenharmony_ci#define RESET_HDMI_SYSTEM_RESET 79 9262306a36Sopenharmony_ci/* 80-95 */ 9362306a36Sopenharmony_ci/* RESET3 */ 9462306a36Sopenharmony_ci#define RESET_RING_OSCILLATOR 96 9562306a36Sopenharmony_ci#define RESET_SYS_CPU 97 9662306a36Sopenharmony_ci#define RESET_EFUSE 98 9762306a36Sopenharmony_ci#define RESET_SYS_CPU_BVCI 99 9862306a36Sopenharmony_ci#define RESET_AIFIFO 100 9962306a36Sopenharmony_ci#define RESET_TVFE 101 10062306a36Sopenharmony_ci#define RESET_AHB_BRIDGE_CNTL 102 10162306a36Sopenharmony_ci/* 103 */ 10262306a36Sopenharmony_ci#define RESET_AUDIO_DAC 104 10362306a36Sopenharmony_ci#define RESET_DEMUX_TOP 105 10462306a36Sopenharmony_ci#define RESET_DEMUX_DES 106 10562306a36Sopenharmony_ci#define RESET_DEMUX_S2P_0 107 10662306a36Sopenharmony_ci#define RESET_DEMUX_S2P_1 108 10762306a36Sopenharmony_ci#define RESET_DEMUX_RESET_0 109 10862306a36Sopenharmony_ci#define RESET_DEMUX_RESET_1 110 10962306a36Sopenharmony_ci#define RESET_DEMUX_RESET_2 111 11062306a36Sopenharmony_ci/* 112-127 */ 11162306a36Sopenharmony_ci/* RESET4 */ 11262306a36Sopenharmony_ci/* 128 */ 11362306a36Sopenharmony_ci/* 129 */ 11462306a36Sopenharmony_ci/* 130 */ 11562306a36Sopenharmony_ci/* 131 */ 11662306a36Sopenharmony_ci#define RESET_DVIN_RESET 132 11762306a36Sopenharmony_ci#define RESET_RDMA 133 11862306a36Sopenharmony_ci#define RESET_VENCI 134 11962306a36Sopenharmony_ci#define RESET_VENCP 135 12062306a36Sopenharmony_ci/* 136 */ 12162306a36Sopenharmony_ci#define RESET_VDAC 137 12262306a36Sopenharmony_ci#define RESET_RTC 138 12362306a36Sopenharmony_ci/* 139 */ 12462306a36Sopenharmony_ci#define RESET_VDI6 140 12562306a36Sopenharmony_ci#define RESET_VENCL 141 12662306a36Sopenharmony_ci#define RESET_I2C_MASTER_2 142 12762306a36Sopenharmony_ci#define RESET_I2C_MASTER_1 143 12862306a36Sopenharmony_ci/* 144-159 */ 12962306a36Sopenharmony_ci/* RESET5 */ 13062306a36Sopenharmony_ci/* 160-191 */ 13162306a36Sopenharmony_ci/* RESET6 */ 13262306a36Sopenharmony_ci#define RESET_PERIPHS_GENERAL 192 13362306a36Sopenharmony_ci#define RESET_PERIPHS_SPICC 193 13462306a36Sopenharmony_ci#define RESET_PERIPHS_SMART_CARD 194 13562306a36Sopenharmony_ci#define RESET_PERIPHS_SAR_ADC 195 13662306a36Sopenharmony_ci#define RESET_PERIPHS_I2C_MASTER_0 196 13762306a36Sopenharmony_ci#define RESET_SANA 197 13862306a36Sopenharmony_ci/* 198 */ 13962306a36Sopenharmony_ci#define RESET_PERIPHS_STREAM_INTERFACE 199 14062306a36Sopenharmony_ci#define RESET_PERIPHS_SDIO 200 14162306a36Sopenharmony_ci#define RESET_PERIPHS_UART_0 201 14262306a36Sopenharmony_ci#define RESET_PERIPHS_UART_1_2 202 14362306a36Sopenharmony_ci#define RESET_PERIPHS_ASYNC_0 203 14462306a36Sopenharmony_ci#define RESET_PERIPHS_ASYNC_1 204 14562306a36Sopenharmony_ci#define RESET_PERIPHS_SPI_0 205 14662306a36Sopenharmony_ci#define RESET_PERIPHS_SDHC 206 14762306a36Sopenharmony_ci#define RESET_UART_SLIP 207 14862306a36Sopenharmony_ci/* 208-223 */ 14962306a36Sopenharmony_ci/* RESET7 */ 15062306a36Sopenharmony_ci#define RESET_USB_DDR_0 224 15162306a36Sopenharmony_ci#define RESET_USB_DDR_1 225 15262306a36Sopenharmony_ci#define RESET_USB_DDR_2 226 15362306a36Sopenharmony_ci#define RESET_USB_DDR_3 227 15462306a36Sopenharmony_ci/* 228 */ 15562306a36Sopenharmony_ci#define RESET_DEVICE_MMC_ARB 229 15662306a36Sopenharmony_ci/* 230 */ 15762306a36Sopenharmony_ci#define RESET_VID_LOCK 231 15862306a36Sopenharmony_ci#define RESET_A9_DMC_PIPEL 232 15962306a36Sopenharmony_ci/* 233-255 */ 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci#endif 162