162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* Copyright (c) 2018-2022, NVIDIA CORPORATION. All rights reserved. */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#ifndef DT_BINDINGS_CLOCK_TEGRA234_CLOCK_H 562306a36Sopenharmony_ci#define DT_BINDINGS_CLOCK_TEGRA234_CLOCK_H 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci/** 862306a36Sopenharmony_ci * @file 962306a36Sopenharmony_ci * @defgroup bpmp_clock_ids Clock ID's 1062306a36Sopenharmony_ci * @{ 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_ACTMON */ 1362306a36Sopenharmony_ci#define TEGRA234_CLK_ACTMON 1U 1462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_ADSP */ 1562306a36Sopenharmony_ci#define TEGRA234_CLK_ADSP 2U 1662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_ADSPNEON */ 1762306a36Sopenharmony_ci#define TEGRA234_CLK_ADSPNEON 3U 1862306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AHUB */ 1962306a36Sopenharmony_ci#define TEGRA234_CLK_AHUB 4U 2062306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_APB2APE */ 2162306a36Sopenharmony_ci#define TEGRA234_CLK_APB2APE 5U 2262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_APE */ 2362306a36Sopenharmony_ci#define TEGRA234_CLK_APE 6U 2462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AUD_MCLK */ 2562306a36Sopenharmony_ci#define TEGRA234_CLK_AUD_MCLK 7U 2662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AXI_CBB */ 2762306a36Sopenharmony_ci#define TEGRA234_CLK_AXI_CBB 8U 2862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN1 */ 2962306a36Sopenharmony_ci#define TEGRA234_CLK_CAN1 9U 3062306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_CAN1_HOST */ 3162306a36Sopenharmony_ci#define TEGRA234_CLK_CAN1_HOST 10U 3262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN2 */ 3362306a36Sopenharmony_ci#define TEGRA234_CLK_CAN2 11U 3462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_CAN2_HOST */ 3562306a36Sopenharmony_ci#define TEGRA234_CLK_CAN2_HOST 12U 3662306a36Sopenharmony_ci/** @brief output of divider CLK_RST_CONTROLLER_CLK_M_DIVIDE */ 3762306a36Sopenharmony_ci#define TEGRA234_CLK_CLK_M 14U 3862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC1 */ 3962306a36Sopenharmony_ci#define TEGRA234_CLK_DMIC1 15U 4062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC2 */ 4162306a36Sopenharmony_ci#define TEGRA234_CLK_DMIC2 16U 4262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC3 */ 4362306a36Sopenharmony_ci#define TEGRA234_CLK_DMIC3 17U 4462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC4 */ 4562306a36Sopenharmony_ci#define TEGRA234_CLK_DMIC4 18U 4662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_DPAUX */ 4762306a36Sopenharmony_ci#define TEGRA234_CLK_DPAUX 19U 4862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVJPG1 */ 4962306a36Sopenharmony_ci#define TEGRA234_CLK_NVJPG1 20U 5062306a36Sopenharmony_ci/** 5162306a36Sopenharmony_ci * @brief output of mux controlled by CLK_RST_CONTROLLER_ACLK_BURST_POLICY 5262306a36Sopenharmony_ci * divided by the divider controlled by ACLK_CLK_DIVISOR in 5362306a36Sopenharmony_ci * CLK_RST_CONTROLLER_SUPER_ACLK_DIVIDER 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_ci#define TEGRA234_CLK_ACLK 21U 5662306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_MSS_ENCRYPT switch divider output */ 5762306a36Sopenharmony_ci#define TEGRA234_CLK_MSS_ENCRYPT 22U 5862306a36Sopenharmony_ci/** @brief clock recovered from EAVB input */ 5962306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_RX_INPUT 23U 6062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_APB switch divider output */ 6162306a36Sopenharmony_ci#define TEGRA234_CLK_AON_APB 25U 6262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_AON_NIC_RATE divider output */ 6362306a36Sopenharmony_ci#define TEGRA234_CLK_AON_NIC 26U 6462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_CPU_NIC switch divider output */ 6562306a36Sopenharmony_ci#define TEGRA234_CLK_AON_CPU_NIC 27U 6662306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLA1_BASE for use by audio clocks */ 6762306a36Sopenharmony_ci#define TEGRA234_CLK_PLLA1 28U 6862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK1 */ 6962306a36Sopenharmony_ci#define TEGRA234_CLK_DSPK1 29U 7062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK2 */ 7162306a36Sopenharmony_ci#define TEGRA234_CLK_DSPK2 30U 7262306a36Sopenharmony_ci/** 7362306a36Sopenharmony_ci * @brief controls the EMC clock frequency. 7462306a36Sopenharmony_ci * @details Doing a clk_set_rate on this clock will select the 7562306a36Sopenharmony_ci * appropriate clock source, program the source rate and execute a 7662306a36Sopenharmony_ci * specific sequence to switch to the new clock source for both memory 7762306a36Sopenharmony_ci * controllers. This can be used to control the balance between memory 7862306a36Sopenharmony_ci * throughput and memory controller power. 7962306a36Sopenharmony_ci */ 8062306a36Sopenharmony_ci#define TEGRA234_CLK_EMC 31U 8162306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_AXI_CLK_0 divider gated output */ 8262306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_AXI 32U 8362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_PTP_REF_CLK_0 divider gated output */ 8462306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_PTP_REF 33U 8562306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_EQOS_RX */ 8662306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_RX 34U 8762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_TX_CLK divider gated output */ 8862306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_TX 35U 8962306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH1 */ 9062306a36Sopenharmony_ci#define TEGRA234_CLK_EXTPERIPH1 36U 9162306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH2 */ 9262306a36Sopenharmony_ci#define TEGRA234_CLK_EXTPERIPH2 37U 9362306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH3 */ 9462306a36Sopenharmony_ci#define TEGRA234_CLK_EXTPERIPH3 38U 9562306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH4 */ 9662306a36Sopenharmony_ci#define TEGRA234_CLK_EXTPERIPH4 39U 9762306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_FUSE */ 9862306a36Sopenharmony_ci#define TEGRA234_CLK_FUSE 40U 9962306a36Sopenharmony_ci/** @brief output of GPU GPC0 clkGen (in 1x mode same rate as GPC0 MUX2 out) */ 10062306a36Sopenharmony_ci#define TEGRA234_CLK_GPC0CLK 41U 10162306a36Sopenharmony_ci/** @brief TODO */ 10262306a36Sopenharmony_ci#define TEGRA234_CLK_GPU_PWR 42U 10362306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HDA2CODEC_2X */ 10462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HOST1X */ 10562306a36Sopenharmony_ci#define TEGRA234_CLK_HOST1X 46U 10662306a36Sopenharmony_ci/** @brief xusb_hs_hsicp_clk */ 10762306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_HS_HSICP 47U 10862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C1 */ 10962306a36Sopenharmony_ci#define TEGRA234_CLK_I2C1 48U 11062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C2 */ 11162306a36Sopenharmony_ci#define TEGRA234_CLK_I2C2 49U 11262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C3 */ 11362306a36Sopenharmony_ci#define TEGRA234_CLK_I2C3 50U 11462306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C4 */ 11562306a36Sopenharmony_ci#define TEGRA234_CLK_I2C4 51U 11662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C6 */ 11762306a36Sopenharmony_ci#define TEGRA234_CLK_I2C6 52U 11862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C7 */ 11962306a36Sopenharmony_ci#define TEGRA234_CLK_I2C7 53U 12062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C8 */ 12162306a36Sopenharmony_ci#define TEGRA234_CLK_I2C8 54U 12262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C9 */ 12362306a36Sopenharmony_ci#define TEGRA234_CLK_I2C9 55U 12462306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S1 */ 12562306a36Sopenharmony_ci#define TEGRA234_CLK_I2S1 56U 12662306a36Sopenharmony_ci/** @brief clock recovered from I2S1 input */ 12762306a36Sopenharmony_ci#define TEGRA234_CLK_I2S1_SYNC_INPUT 57U 12862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S2 */ 12962306a36Sopenharmony_ci#define TEGRA234_CLK_I2S2 58U 13062306a36Sopenharmony_ci/** @brief clock recovered from I2S2 input */ 13162306a36Sopenharmony_ci#define TEGRA234_CLK_I2S2_SYNC_INPUT 59U 13262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S3 */ 13362306a36Sopenharmony_ci#define TEGRA234_CLK_I2S3 60U 13462306a36Sopenharmony_ci/** @brief clock recovered from I2S3 input */ 13562306a36Sopenharmony_ci#define TEGRA234_CLK_I2S3_SYNC_INPUT 61U 13662306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S4 */ 13762306a36Sopenharmony_ci#define TEGRA234_CLK_I2S4 62U 13862306a36Sopenharmony_ci/** @brief clock recovered from I2S4 input */ 13962306a36Sopenharmony_ci#define TEGRA234_CLK_I2S4_SYNC_INPUT 63U 14062306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S5 */ 14162306a36Sopenharmony_ci#define TEGRA234_CLK_I2S5 64U 14262306a36Sopenharmony_ci/** @brief clock recovered from I2S5 input */ 14362306a36Sopenharmony_ci#define TEGRA234_CLK_I2S5_SYNC_INPUT 65U 14462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S6 */ 14562306a36Sopenharmony_ci#define TEGRA234_CLK_I2S6 66U 14662306a36Sopenharmony_ci/** @brief clock recovered from I2S6 input */ 14762306a36Sopenharmony_ci#define TEGRA234_CLK_I2S6_SYNC_INPUT 67U 14862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_ISP */ 14962306a36Sopenharmony_ci#define TEGRA234_CLK_ISP 69U 15062306a36Sopenharmony_ci/** @brief Monitored branch of EQOS_RX clock */ 15162306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_RX_M 70U 15262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_MAUDCLK_OUT_SWITCH_DIVIDER switch divider output (maudclk) */ 15362306a36Sopenharmony_ci#define TEGRA234_CLK_MAUD 71U 15462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MIPI_CAL */ 15562306a36Sopenharmony_ci#define TEGRA234_CLK_MIPI_CAL 72U 15662306a36Sopenharmony_ci/** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_CORE_PLL_FIXED */ 15762306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_CORE_PLL_FIXED 73U 15862306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_RX_ANA */ 15962306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_ANA 74U 16062306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_RX_LS_BIT */ 16162306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_LS_BIT 75U 16262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_RX_SYMB */ 16362306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_SYMB 76U 16462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_TX_LS_3XBIT */ 16562306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT 77U 16662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_TX_SYMB */ 16762306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_SYMB 78U 16862306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L1_RX_ANA */ 16962306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L1_RX_ANA 79U 17062306a36Sopenharmony_ci/** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_TX_1MHZ_REF */ 17162306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_TX_1MHZ_REF 80U 17262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSI */ 17362306a36Sopenharmony_ci#define TEGRA234_CLK_NVCSI 81U 17462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSILP */ 17562306a36Sopenharmony_ci#define TEGRA234_CLK_NVCSILP 82U 17662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDEC */ 17762306a36Sopenharmony_ci#define TEGRA234_CLK_NVDEC 83U 17862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_HUBCLK_OUT_SWITCH_DIVIDER switch divider output (hubclk) */ 17962306a36Sopenharmony_ci#define TEGRA234_CLK_HUB 84U 18062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_DISPCLK_SWITCH_DIVIDER switch divider output (dispclk) */ 18162306a36Sopenharmony_ci#define TEGRA234_CLK_DISP 85U 18262306a36Sopenharmony_ci/** @brief RG_CLK_CTRL__0_DIV divider output (nvdisplay_p0_clk) */ 18362306a36Sopenharmony_ci#define TEGRA234_CLK_NVDISPLAY_P0 86U 18462306a36Sopenharmony_ci/** @brief RG_CLK_CTRL__1_DIV divider output (nvdisplay_p1_clk) */ 18562306a36Sopenharmony_ci#define TEGRA234_CLK_NVDISPLAY_P1 87U 18662306a36Sopenharmony_ci/** @brief DSC_CLK (DISPCLK ÷ 3) */ 18762306a36Sopenharmony_ci#define TEGRA234_CLK_DSC 88U 18862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVENC */ 18962306a36Sopenharmony_ci#define TEGRA234_CLK_NVENC 89U 19062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVJPG */ 19162306a36Sopenharmony_ci#define TEGRA234_CLK_NVJPG 90U 19262306a36Sopenharmony_ci/** @brief input from Tegra's XTAL_IN */ 19362306a36Sopenharmony_ci#define TEGRA234_CLK_OSC 91U 19462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_TOUCH switch divider output */ 19562306a36Sopenharmony_ci#define TEGRA234_CLK_AON_TOUCH 92U 19662306a36Sopenharmony_ci/** PLL controlled by CLK_RST_CONTROLLER_PLLA_BASE for use by audio clocks */ 19762306a36Sopenharmony_ci#define TEGRA234_CLK_PLLA 93U 19862306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLAON_BASE for use by IP blocks in the AON domain */ 19962306a36Sopenharmony_ci#define TEGRA234_CLK_PLLAON 94U 20062306a36Sopenharmony_ci/** Fixed 100MHz PLL for PCIe, SATA and superspeed USB */ 20162306a36Sopenharmony_ci#define TEGRA234_CLK_PLLE 100U 20262306a36Sopenharmony_ci/** @brief PLLP vco output */ 20362306a36Sopenharmony_ci#define TEGRA234_CLK_PLLP 101U 20462306a36Sopenharmony_ci/** @brief PLLP clk output */ 20562306a36Sopenharmony_ci#define TEGRA234_CLK_PLLP_OUT0 102U 20662306a36Sopenharmony_ci/** Fixed frequency 960MHz PLL for USB and EAVB */ 20762306a36Sopenharmony_ci#define TEGRA234_CLK_UTMIP_PLL 103U 20862306a36Sopenharmony_ci/** @brief output of the divider CLK_RST_CONTROLLER_PLLA_OUT */ 20962306a36Sopenharmony_ci#define TEGRA234_CLK_PLLA_OUT0 104U 21062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM1 */ 21162306a36Sopenharmony_ci#define TEGRA234_CLK_PWM1 105U 21262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM2 */ 21362306a36Sopenharmony_ci#define TEGRA234_CLK_PWM2 106U 21462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM3 */ 21562306a36Sopenharmony_ci#define TEGRA234_CLK_PWM3 107U 21662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM4 */ 21762306a36Sopenharmony_ci#define TEGRA234_CLK_PWM4 108U 21862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM5 */ 21962306a36Sopenharmony_ci#define TEGRA234_CLK_PWM5 109U 22062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM6 */ 22162306a36Sopenharmony_ci#define TEGRA234_CLK_PWM6 110U 22262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM7 */ 22362306a36Sopenharmony_ci#define TEGRA234_CLK_PWM7 111U 22462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM8 */ 22562306a36Sopenharmony_ci#define TEGRA234_CLK_PWM8 112U 22662306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_RCE_CPU_NIC output */ 22762306a36Sopenharmony_ci#define TEGRA234_CLK_RCE_CPU_NIC 113U 22862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_RCE_NIC_RATE divider output */ 22962306a36Sopenharmony_ci#define TEGRA234_CLK_RCE_NIC 114U 23062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_I2C_SLOW switch divider output */ 23162306a36Sopenharmony_ci#define TEGRA234_CLK_AON_I2C_SLOW 117U 23262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SCE_CPU_NIC */ 23362306a36Sopenharmony_ci#define TEGRA234_CLK_SCE_CPU_NIC 118U 23462306a36Sopenharmony_ci/** @brief output of divider CLK_RST_CONTROLLER_SCE_NIC_RATE */ 23562306a36Sopenharmony_ci#define TEGRA234_CLK_SCE_NIC 119U 23662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC1 */ 23762306a36Sopenharmony_ci#define TEGRA234_CLK_SDMMC1 120U 23862306a36Sopenharmony_ci/** @brief Logical clk for setting the UPHY PLL3 rate */ 23962306a36Sopenharmony_ci#define TEGRA234_CLK_UPHY_PLL3 121U 24062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC4 */ 24162306a36Sopenharmony_ci#define TEGRA234_CLK_SDMMC4 123U 24262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SE switch divider gated output */ 24362306a36Sopenharmony_ci#define TEGRA234_CLK_SE 124U 24462306a36Sopenharmony_ci/** @brief VPLL select for sor0_ref clk driven by disp_2clk_sor0_head_sel signal */ 24562306a36Sopenharmony_ci#define TEGRA234_CLK_SOR0_PLL_REF 125U 24662306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor0_pll_ref_clk_safe signal (sor0_ref_clk) */ 24762306a36Sopenharmony_ci#define TEGRA234_CLK_SOR0_REF 126U 24862306a36Sopenharmony_ci/** @brief VPLL select for sor1_ref clk driven by disp_2clk_sor0_head_sel signal */ 24962306a36Sopenharmony_ci#define TEGRA234_CLK_SOR1_PLL_REF 127U 25062306a36Sopenharmony_ci/** @brief SOR_PLL_REF_CLK_CTRL__0_DIV divider output */ 25162306a36Sopenharmony_ci#define TEGRA234_CLK_PRE_SOR0_REF 128U 25262306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor1_pll_ref_clk_safe signal (sor1_ref_clk) */ 25362306a36Sopenharmony_ci#define TEGRA234_CLK_SOR1_REF 129U 25462306a36Sopenharmony_ci/** @brief SOR_PLL_REF_CLK_CTRL__1_DIV divider output */ 25562306a36Sopenharmony_ci#define TEGRA234_CLK_PRE_SOR1_REF 130U 25662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_SOR_SAFE */ 25762306a36Sopenharmony_ci#define TEGRA234_CLK_SOR_SAFE 131U 25862306a36Sopenharmony_ci/** @brief SOR_CLK_CTRL__0_DIV divider output */ 25962306a36Sopenharmony_ci#define TEGRA234_CLK_SOR0_DIV 132U 26062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC5 */ 26162306a36Sopenharmony_ci#define TEGRA234_CLK_DMIC5 134U 26262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI1 */ 26362306a36Sopenharmony_ci#define TEGRA234_CLK_SPI1 135U 26462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI2 */ 26562306a36Sopenharmony_ci#define TEGRA234_CLK_SPI2 136U 26662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI3 */ 26762306a36Sopenharmony_ci#define TEGRA234_CLK_SPI3 137U 26862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C_SLOW */ 26962306a36Sopenharmony_ci#define TEGRA234_CLK_I2C_SLOW 138U 27062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC1 */ 27162306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DMIC1 139U 27262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC2 */ 27362306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DMIC2 140U 27462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC3 */ 27562306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DMIC3 141U 27662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC4 */ 27762306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DMIC4 142U 27862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK1 */ 27962306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DSPK1 143U 28062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK2 */ 28162306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_DSPK2 144U 28262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S1 */ 28362306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S1 145U 28462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S2 */ 28562306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S2 146U 28662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S3 */ 28762306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S3 147U 28862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S4 */ 28962306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S4 148U 29062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S5 */ 29162306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S5 149U 29262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S6 */ 29362306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S6 150U 29462306a36Sopenharmony_ci/** @brief controls MPHY_FORCE_LS_MODE upon enable & disable */ 29562306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_FORCE_LS_MODE 151U 29662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TACH0 */ 29762306a36Sopenharmony_ci#define TEGRA234_CLK_TACH0 152U 29862306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TSEC */ 29962306a36Sopenharmony_ci#define TEGRA234_CLK_TSEC 153U 30062306a36Sopenharmony_ci/** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PKA */ 30162306a36Sopenharmony_ci#define TEGRA234_CLK_TSEC_PKA 154U 30262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTA */ 30362306a36Sopenharmony_ci#define TEGRA234_CLK_UARTA 155U 30462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTB */ 30562306a36Sopenharmony_ci#define TEGRA234_CLK_UARTB 156U 30662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTC */ 30762306a36Sopenharmony_ci#define TEGRA234_CLK_UARTC 157U 30862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTD */ 30962306a36Sopenharmony_ci#define TEGRA234_CLK_UARTD 158U 31062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTE */ 31162306a36Sopenharmony_ci#define TEGRA234_CLK_UARTE 159U 31262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTF */ 31362306a36Sopenharmony_ci#define TEGRA234_CLK_UARTF 160U 31462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX1_CORE_6 */ 31562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX1_C6_CORE 161U 31662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UART_FST_MIPI_CAL */ 31762306a36Sopenharmony_ci#define TEGRA234_CLK_UART_FST_MIPI_CAL 162U 31862306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSDEV_REF */ 31962306a36Sopenharmony_ci#define TEGRA234_CLK_UFSDEV_REF 163U 32062306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSHC_CG_SYS */ 32162306a36Sopenharmony_ci#define TEGRA234_CLK_UFSHC 164U 32262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_USB2_TRK */ 32362306a36Sopenharmony_ci#define TEGRA234_CLK_USB2_TRK 165U 32462306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VI */ 32562306a36Sopenharmony_ci#define TEGRA234_CLK_VI 166U 32662306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VIC */ 32762306a36Sopenharmony_ci#define TEGRA234_CLK_VIC 167U 32862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_CSITE switch divider output */ 32962306a36Sopenharmony_ci#define TEGRA234_CLK_CSITE 168U 33062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_IST switch divider output */ 33162306a36Sopenharmony_ci#define TEGRA234_CLK_IST 169U 33262306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_IST_JTAG_REG_CLK_SEL */ 33362306a36Sopenharmony_ci#define TEGRA234_CLK_JTAG_INTFC_PRE_CG 170U 33462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX2_CORE_7 */ 33562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C7_CORE 171U 33662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX2_CORE_8 */ 33762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C8_CORE 172U 33862306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX2_CORE_9 */ 33962306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C9_CORE 173U 34062306a36Sopenharmony_ci/** @brief dla0_falcon_clk */ 34162306a36Sopenharmony_ci#define TEGRA234_CLK_DLA0_FALCON 174U 34262306a36Sopenharmony_ci/** @brief dla0_core_clk */ 34362306a36Sopenharmony_ci#define TEGRA234_CLK_DLA0_CORE 175U 34462306a36Sopenharmony_ci/** @brief dla1_falcon_clk */ 34562306a36Sopenharmony_ci#define TEGRA234_CLK_DLA1_FALCON 176U 34662306a36Sopenharmony_ci/** @brief dla1_core_clk */ 34762306a36Sopenharmony_ci#define TEGRA234_CLK_DLA1_CORE 177U 34862306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor0_clk_safe signal (sor0_clk) */ 34962306a36Sopenharmony_ci#define TEGRA234_CLK_SOR0 178U 35062306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor1_clk_safe signal (sor1_clk) */ 35162306a36Sopenharmony_ci#define TEGRA234_CLK_SOR1 179U 35262306a36Sopenharmony_ci/** @brief DP macro feedback clock (same as LINKA_SYM CLKOUT) */ 35362306a36Sopenharmony_ci#define TEGRA234_CLK_SOR_PAD_INPUT 180U 35462306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_h0_dsi_sel signal in sf0_clk path */ 35562306a36Sopenharmony_ci#define TEGRA234_CLK_PRE_SF0 181U 35662306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sf0_clk_safe signal (sf0_clk) */ 35762306a36Sopenharmony_ci#define TEGRA234_CLK_SF0 182U 35862306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sf1_clk_safe signal (sf1_clk) */ 35962306a36Sopenharmony_ci#define TEGRA234_CLK_SF1 183U 36062306a36Sopenharmony_ci/** @brief CLKOUT_AB output from DSI BRICK A (dsi_clkout_ab) */ 36162306a36Sopenharmony_ci#define TEGRA234_CLK_DSI_PAD_INPUT 184U 36262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX2_CORE_10 */ 36362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C10_CORE 187U 36462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTI switch divider output (uarti_r_clk) */ 36562306a36Sopenharmony_ci#define TEGRA234_CLK_UARTI 188U 36662306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTJ switch divider output (uartj_r_clk) */ 36762306a36Sopenharmony_ci#define TEGRA234_CLK_UARTJ 189U 36862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTH switch divider output */ 36962306a36Sopenharmony_ci#define TEGRA234_CLK_UARTH 190U 37062306a36Sopenharmony_ci/** @brief ungated version of fuse clk */ 37162306a36Sopenharmony_ci#define TEGRA234_CLK_FUSE_SERIAL 191U 37262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_QSPI0 switch divider output (qspi0_2x_pm_clk) */ 37362306a36Sopenharmony_ci#define TEGRA234_CLK_QSPI0_2X_PM 192U 37462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_QSPI1 switch divider output (qspi1_2x_pm_clk) */ 37562306a36Sopenharmony_ci#define TEGRA234_CLK_QSPI1_2X_PM 193U 37662306a36Sopenharmony_ci/** @brief output of the divider QSPI_CLK_DIV2_SEL in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI0 (qspi0_pm_clk) */ 37762306a36Sopenharmony_ci#define TEGRA234_CLK_QSPI0_PM 194U 37862306a36Sopenharmony_ci/** @brief output of the divider QSPI_CLK_DIV2_SEL in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI1 (qspi1_pm_clk) */ 37962306a36Sopenharmony_ci#define TEGRA234_CLK_QSPI1_PM 195U 38062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_VI_CONST switch divider output */ 38162306a36Sopenharmony_ci#define TEGRA234_CLK_VI_CONST 196U 38262306a36Sopenharmony_ci/** @brief NAFLL clock source for BPMP */ 38362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_BPMP 197U 38462306a36Sopenharmony_ci/** @brief NAFLL clock source for SCE */ 38562306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_SCE 198U 38662306a36Sopenharmony_ci/** @brief NAFLL clock source for NVDEC */ 38762306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_NVDEC 199U 38862306a36Sopenharmony_ci/** @brief NAFLL clock source for NVJPG */ 38962306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_NVJPG 200U 39062306a36Sopenharmony_ci/** @brief NAFLL clock source for TSEC */ 39162306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_TSEC 201U 39262306a36Sopenharmony_ci/** @brief NAFLL clock source for VI */ 39362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_VI 203U 39462306a36Sopenharmony_ci/** @brief NAFLL clock source for SE */ 39562306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_SE 204U 39662306a36Sopenharmony_ci/** @brief NAFLL clock source for NVENC */ 39762306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_NVENC 205U 39862306a36Sopenharmony_ci/** @brief NAFLL clock source for ISP */ 39962306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_ISP 206U 40062306a36Sopenharmony_ci/** @brief NAFLL clock source for VIC */ 40162306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_VIC 207U 40262306a36Sopenharmony_ci/** @brief NAFLL clock source for AXICBB */ 40362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_AXICBB 209U 40462306a36Sopenharmony_ci/** @brief NAFLL clock source for NVJPG1 */ 40562306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_NVJPG1 210U 40662306a36Sopenharmony_ci/** @brief NAFLL clock source for PVA core */ 40762306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_PVA0_CORE 211U 40862306a36Sopenharmony_ci/** @brief NAFLL clock source for PVA VPS */ 40962306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_PVA0_VPS 212U 41062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_DBGAPB_0 switch divider output (dbgapb_clk) */ 41162306a36Sopenharmony_ci#define TEGRA234_CLK_DBGAPB 213U 41262306a36Sopenharmony_ci/** @brief NAFLL clock source for RCE */ 41362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_RCE 214U 41462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_LA switch divider output (la_r_clk) */ 41562306a36Sopenharmony_ci#define TEGRA234_CLK_LA 215U 41662306a36Sopenharmony_ci/** @brief output of the divider CLK_RST_CONTROLLER_PLLP_OUTD */ 41762306a36Sopenharmony_ci#define TEGRA234_CLK_PLLP_OUT_JTAG 216U 41862306a36Sopenharmony_ci/** @brief AXI_CBB branch sharing gate control with SDMMC4 */ 41962306a36Sopenharmony_ci#define TEGRA234_CLK_SDMMC4_AXICIF 217U 42062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC_LEGACY_TM switch divider output */ 42162306a36Sopenharmony_ci#define TEGRA234_CLK_SDMMC_LEGACY_TM 219U 42262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX0_CORE_0 */ 42362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C0_CORE 220U 42462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX0_CORE_1 */ 42562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C1_CORE 221U 42662306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX0_CORE_2 */ 42762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C2_CORE 222U 42862306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX0_CORE_3 */ 42962306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C3_CORE 223U 43062306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX0_CORE_4 */ 43162306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C4_CORE 224U 43262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_PEX1_CORE_5 */ 43362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX1_C5_CORE 225U 43462306a36Sopenharmony_ci/** @brief Monitored branch of PEX0_C0_CORE clock */ 43562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C0_CORE_M 229U 43662306a36Sopenharmony_ci/** @brief Monitored branch of PEX0_C1_CORE clock */ 43762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C1_CORE_M 230U 43862306a36Sopenharmony_ci/** @brief Monitored branch of PEX0_C2_CORE clock */ 43962306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C2_CORE_M 231U 44062306a36Sopenharmony_ci/** @brief Monitored branch of PEX0_C3_CORE clock */ 44162306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C3_CORE_M 232U 44262306a36Sopenharmony_ci/** @brief Monitored branch of PEX0_C4_CORE clock */ 44362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX0_C4_CORE_M 233U 44462306a36Sopenharmony_ci/** @brief Monitored branch of PEX1_C5_CORE clock */ 44562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX1_C5_CORE_M 234U 44662306a36Sopenharmony_ci/** @brief Monitored branch of PEX1_C6_CORE clock */ 44762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX1_C6_CORE_M 235U 44862306a36Sopenharmony_ci/** @brief output of GPU GPC1 clkGen (in 1x mode same rate as GPC1 MUX2 out) */ 44962306a36Sopenharmony_ci#define TEGRA234_CLK_GPC1CLK 236U 45062306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC4_BASE */ 45162306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC4 237U 45262306a36Sopenharmony_ci/** @brief PLLC4 VCO followed by DIV3 path */ 45362306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC4_OUT1 239U 45462306a36Sopenharmony_ci/** @brief PLLC4 VCO followed by DIV5 path */ 45562306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC4_OUT2 240U 45662306a36Sopenharmony_ci/** @brief output of the mux controlled by PLLC4_CLK_SEL */ 45762306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC4_MUXED 241U 45862306a36Sopenharmony_ci/** @brief PLLC4 VCO followed by DIV2 path */ 45962306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC4_VCO_DIV2 242U 46062306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLNVHS_BASE */ 46162306a36Sopenharmony_ci#define TEGRA234_CLK_PLLNVHS 243U 46262306a36Sopenharmony_ci/** @brief Monitored branch of PEX2_C7_CORE clock */ 46362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C7_CORE_M 244U 46462306a36Sopenharmony_ci/** @brief Monitored branch of PEX2_C8_CORE clock */ 46562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C8_CORE_M 245U 46662306a36Sopenharmony_ci/** @brief Monitored branch of PEX2_C9_CORE clock */ 46762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C9_CORE_M 246U 46862306a36Sopenharmony_ci/** @brief Monitored branch of PEX2_C10_CORE clock */ 46962306a36Sopenharmony_ci#define TEGRA234_CLK_PEX2_C10_CORE_M 247U 47062306a36Sopenharmony_ci/** @brief RX clock recovered from MGBE0 lane input */ 47162306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_RX_INPUT 248U 47262306a36Sopenharmony_ci/** @brief RX clock recovered from MGBE1 lane input */ 47362306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_RX_INPUT 249U 47462306a36Sopenharmony_ci/** @brief RX clock recovered from MGBE2 lane input */ 47562306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_RX_INPUT 250U 47662306a36Sopenharmony_ci/** @brief RX clock recovered from MGBE3 lane input */ 47762306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_RX_INPUT 251U 47862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_SATA_USB_RX_BYP switch divider output */ 47962306a36Sopenharmony_ci#define TEGRA234_CLK_PEX_SATA_USB_RX_BYP 254U 48062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL0_MGMT switch divider output */ 48162306a36Sopenharmony_ci#define TEGRA234_CLK_PEX_USB_PAD_PLL0_MGMT 255U 48262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL1_MGMT switch divider output */ 48362306a36Sopenharmony_ci#define TEGRA234_CLK_PEX_USB_PAD_PLL1_MGMT 256U 48462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL2_MGMT switch divider output */ 48562306a36Sopenharmony_ci#define TEGRA234_CLK_PEX_USB_PAD_PLL2_MGMT 257U 48662306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL3_MGMT switch divider output */ 48762306a36Sopenharmony_ci#define TEGRA234_CLK_PEX_USB_PAD_PLL3_MGMT 258U 48862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_RX_BYP switch divider output */ 48962306a36Sopenharmony_ci#define TEGRA234_CLK_NVHS_RX_BYP_REF 263U 49062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_PLL0_MGMT switch divider output */ 49162306a36Sopenharmony_ci#define TEGRA234_CLK_NVHS_PLL0_MGMT 264U 49262306a36Sopenharmony_ci/** @brief xusb_core_dev_clk */ 49362306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_CORE_DEV 265U 49462306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_CORE_HOST switch divider output */ 49562306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_CORE_MUX 266U 49662306a36Sopenharmony_ci/** @brief xusb_core_host_clk */ 49762306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_CORE_HOST 267U 49862306a36Sopenharmony_ci/** @brief xusb_core_superspeed_clk */ 49962306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_CORE_SS 268U 50062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_FALCON switch divider output */ 50162306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FALCON 269U 50262306a36Sopenharmony_ci/** @brief xusb_falcon_host_clk */ 50362306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FALCON_HOST 270U 50462306a36Sopenharmony_ci/** @brief xusb_falcon_superspeed_clk */ 50562306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FALCON_SS 271U 50662306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_FS switch divider output */ 50762306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FS 272U 50862306a36Sopenharmony_ci/** @brief xusb_fs_host_clk */ 50962306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FS_HOST 273U 51062306a36Sopenharmony_ci/** @brief xusb_fs_dev_clk */ 51162306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_FS_DEV 274U 51262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_SS switch divider output */ 51362306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_SS 275U 51462306a36Sopenharmony_ci/** @brief xusb_ss_dev_clk */ 51562306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_SS_DEV 276U 51662306a36Sopenharmony_ci/** @brief xusb_ss_superspeed_clk */ 51762306a36Sopenharmony_ci#define TEGRA234_CLK_XUSB_SS_SUPERSPEED 277U 51862306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 0 */ 51962306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER0 280U /* TODO: remove */ 52062306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER0_CORE 280U 52162306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 1 */ 52262306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER1 281U /* TODO: remove */ 52362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER1_CORE 281U 52462306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 2 */ 52562306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER2 282U /* TODO: remove */ 52662306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER2_CORE 282U 52762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CAN1_CORE_RATE divider output */ 52862306a36Sopenharmony_ci#define TEGRA234_CLK_CAN1_CORE 284U 52962306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CAN2_CORE_RATE divider outputt */ 53062306a36Sopenharmony_ci#define TEGRA234_CLK_CAN2_CORE 285U 53162306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_PLLA1_OUT1 switch divider output */ 53262306a36Sopenharmony_ci#define TEGRA234_CLK_PLLA1_OUT1 286U 53362306a36Sopenharmony_ci/** @brief NVHS PLL hardware power sequencer (overrides 'manual' programming of PLL) */ 53462306a36Sopenharmony_ci#define TEGRA234_CLK_PLLNVHS_HPS 287U 53562306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLREFE_BASE */ 53662306a36Sopenharmony_ci#define TEGRA234_CLK_PLLREFE_VCOOUT 288U 53762306a36Sopenharmony_ci/** @brief 32K input clock provided by PMIC */ 53862306a36Sopenharmony_ci#define TEGRA234_CLK_CLK_32K 289U 53962306a36Sopenharmony_ci/** @brief Fixed 48MHz clock divided down from utmipll */ 54062306a36Sopenharmony_ci#define TEGRA234_CLK_UTMIPLL_CLKOUT48 291U 54162306a36Sopenharmony_ci/** @brief Fixed 480MHz clock divided down from utmipll */ 54262306a36Sopenharmony_ci#define TEGRA234_CLK_UTMIPLL_CLKOUT480 292U 54362306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLNVCSI_BASE */ 54462306a36Sopenharmony_ci#define TEGRA234_CLK_PLLNVCSI 294U 54562306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PVA0_CPU_AXI switch divider output */ 54662306a36Sopenharmony_ci#define TEGRA234_CLK_PVA0_CPU_AXI 295U 54762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PVA0_VPS switch divider output */ 54862306a36Sopenharmony_ci#define TEGRA234_CLK_PVA0_VPS 297U 54962306a36Sopenharmony_ci/** @brief DLA0_CORE_NAFLL */ 55062306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DLA0_CORE 299U 55162306a36Sopenharmony_ci/** @brief DLA0_FALCON_NAFLL */ 55262306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DLA0_FALCON 300U 55362306a36Sopenharmony_ci/** @brief DLA1_CORE_NAFLL */ 55462306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DLA1_CORE 301U 55562306a36Sopenharmony_ci/** @brief DLA1_FALCON_NAFLL */ 55662306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DLA1_FALCON 302U 55762306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_UART_FST_MIPI_CAL */ 55862306a36Sopenharmony_ci#define TEGRA234_CLK_AON_UART_FST_MIPI_CAL 303U 55962306a36Sopenharmony_ci/** @brief GPU system clock */ 56062306a36Sopenharmony_ci#define TEGRA234_CLK_GPUSYS 304U 56162306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C5 */ 56262306a36Sopenharmony_ci#define TEGRA234_CLK_I2C5 305U 56362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SE switch divider free running clk */ 56462306a36Sopenharmony_ci#define TEGRA234_CLK_FR_SE 306U 56562306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_BPMP_CPU_NIC switch divider output */ 56662306a36Sopenharmony_ci#define TEGRA234_CLK_BPMP_CPU_NIC 307U 56762306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_BPMP_CPU */ 56862306a36Sopenharmony_ci#define TEGRA234_CLK_BPMP_CPU 308U 56962306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_TSC switch divider output */ 57062306a36Sopenharmony_ci#define TEGRA234_CLK_TSC 309U 57162306a36Sopenharmony_ci/** @brief output of mem pll A sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMC */ 57262306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSA_MPLL 310U 57362306a36Sopenharmony_ci/** @brief output of mem pll B sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSB */ 57462306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSB_MPLL 311U 57562306a36Sopenharmony_ci/** @brief output of mem pll C sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSC */ 57662306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSC_MPLL 312U 57762306a36Sopenharmony_ci/** @brief output of mem pll D sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSD */ 57862306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSD_MPLL 313U 57962306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC_BASE */ 58062306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC 314U 58162306a36Sopenharmony_ci/** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC2_BASE */ 58262306a36Sopenharmony_ci#define TEGRA234_CLK_PLLC2 315U 58362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_TSC_HS_SUPER_CLK_DIVIDER skip divider output */ 58462306a36Sopenharmony_ci#define TEGRA234_CLK_TSC_REF 317U 58562306a36Sopenharmony_ci/** @brief Dummy clock to ensure minimum SoC voltage for fuse burning */ 58662306a36Sopenharmony_ci#define TEGRA234_CLK_FUSE_BURN 318U 58762306a36Sopenharmony_ci/** @brief GBE PLL */ 58862306a36Sopenharmony_ci#define TEGRA234_CLK_PLLGBE 319U 58962306a36Sopenharmony_ci/** @brief GBE PLL hardware power sequencer */ 59062306a36Sopenharmony_ci#define TEGRA234_CLK_PLLGBE_HPS 320U 59162306a36Sopenharmony_ci/** @brief output of EMC CDB side A fixed (DIV4) divider */ 59262306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSA_EMC 321U 59362306a36Sopenharmony_ci/** @brief output of EMC CDB side B fixed (DIV4) divider */ 59462306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSB_EMC 322U 59562306a36Sopenharmony_ci/** @brief output of EMC CDB side C fixed (DIV4) divider */ 59662306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSC_EMC 323U 59762306a36Sopenharmony_ci/** @brief output of EMC CDB side D fixed (DIV4) divider */ 59862306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSD_EMC 324U 59962306a36Sopenharmony_ci/** @brief PLLE hardware power sequencer (overrides 'manual' programming of PLL) */ 60062306a36Sopenharmony_ci#define TEGRA234_CLK_PLLE_HPS 326U 60162306a36Sopenharmony_ci/** @brief CLK_ENB_PLLREFE_OUT gate output */ 60262306a36Sopenharmony_ci#define TEGRA234_CLK_PLLREFE_VCOOUT_GATED 327U 60362306a36Sopenharmony_ci/** @brief TEGRA234_CLK_SOR_SAFE clk source (PLLP_OUT0 divided by 17) */ 60462306a36Sopenharmony_ci#define TEGRA234_CLK_PLLP_DIV17 328U 60562306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SOC_THERM switch divider output */ 60662306a36Sopenharmony_ci#define TEGRA234_CLK_SOC_THERM 329U 60762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_TSENSE switch divider output */ 60862306a36Sopenharmony_ci#define TEGRA234_CLK_TSENSE 330U 60962306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SEU1 switch divider free running clk */ 61062306a36Sopenharmony_ci#define TEGRA234_CLK_FR_SEU1 331U 61162306a36Sopenharmony_ci/** @brief NAFLL clock source for OFA */ 61262306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_OFA 333U 61362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_OFA switch divider output */ 61462306a36Sopenharmony_ci#define TEGRA234_CLK_OFA 334U 61562306a36Sopenharmony_ci/** @brief NAFLL clock source for SEU1 */ 61662306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_SEU1 335U 61762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SEU1 switch divider gated output */ 61862306a36Sopenharmony_ci#define TEGRA234_CLK_SEU1 336U 61962306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI4 */ 62062306a36Sopenharmony_ci#define TEGRA234_CLK_SPI4 337U 62162306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI5 */ 62262306a36Sopenharmony_ci#define TEGRA234_CLK_SPI5 338U 62362306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DCE_CPU_NIC */ 62462306a36Sopenharmony_ci#define TEGRA234_CLK_DCE_CPU_NIC 339U 62562306a36Sopenharmony_ci/** @brief output of divider CLK_RST_CONTROLLER_DCE_NIC_RATE */ 62662306a36Sopenharmony_ci#define TEGRA234_CLK_DCE_NIC 340U 62762306a36Sopenharmony_ci/** @brief NAFLL clock source for DCE */ 62862306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DCE 341U 62962306a36Sopenharmony_ci/** @brief Monitored branch of MPHY_L0_RX_ANA clock */ 63062306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_ANA_M 342U 63162306a36Sopenharmony_ci/** @brief Monitored branch of MPHY_L1_RX_ANA clock */ 63262306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L1_RX_ANA_M 343U 63362306a36Sopenharmony_ci/** @brief ungated version of TX symbol clock after fixed 1/2 divider */ 63462306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_PRE_SYMB 344U 63562306a36Sopenharmony_ci/** @brief output of divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_TX_LS_SYMB */ 63662306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_LS_SYMB_DIV 345U 63762306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_MPHY_L0_TX_2X_SYMB */ 63862306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_2X_SYMB 346U 63962306a36Sopenharmony_ci/** @brief output of SW_MPHY_L0_TX_HS_SYMB divider in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 64062306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_HS_SYMB_DIV 347U 64162306a36Sopenharmony_ci/** @brief output of SW_MPHY_L0_TX_LS_3XBIT divider in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 64262306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT_DIV 348U 64362306a36Sopenharmony_ci/** @brief LS/HS divider mux SW_MPHY_L0_TX_LS_HS_SEL in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 64462306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_MUX_SYMB_DIV 349U 64562306a36Sopenharmony_ci/** @brief Monitored branch of MPHY_L0_TX_SYMB clock */ 64662306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_TX_SYMB_M 350U 64762306a36Sopenharmony_ci/** @brief output of divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_RX_LS_SYMB */ 64862306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_LS_SYMB_DIV 351U 64962306a36Sopenharmony_ci/** @brief output of SW_MPHY_L0_RX_HS_SYMB divider in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 65062306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_HS_SYMB_DIV 352U 65162306a36Sopenharmony_ci/** @brief output of SW_MPHY_L0_RX_LS_BIT divider in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 65262306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_LS_BIT_DIV 353U 65362306a36Sopenharmony_ci/** @brief LS/HS divider mux SW_MPHY_L0_RX_LS_HS_SEL in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 65462306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_MUX_SYMB_DIV 354U 65562306a36Sopenharmony_ci/** @brief Monitored branch of MPHY_L0_RX_SYMB clock */ 65662306a36Sopenharmony_ci#define TEGRA234_CLK_MPHY_L0_RX_SYMB_M 355U 65762306a36Sopenharmony_ci/** @brief Monitored branch of MBGE0 RX input clock */ 65862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_RX_INPUT_M 357U 65962306a36Sopenharmony_ci/** @brief Monitored branch of MBGE1 RX input clock */ 66062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_RX_INPUT_M 358U 66162306a36Sopenharmony_ci/** @brief Monitored branch of MBGE2 RX input clock */ 66262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_RX_INPUT_M 359U 66362306a36Sopenharmony_ci/** @brief Monitored branch of MBGE3 RX input clock */ 66462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_RX_INPUT_M 360U 66562306a36Sopenharmony_ci/** @brief Monitored branch of MGBE0 RX PCS mux output */ 66662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_RX_PCS_M 361U 66762306a36Sopenharmony_ci/** @brief Monitored branch of MGBE1 RX PCS mux output */ 66862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_RX_PCS_M 362U 66962306a36Sopenharmony_ci/** @brief Monitored branch of MGBE2 RX PCS mux output */ 67062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_RX_PCS_M 363U 67162306a36Sopenharmony_ci/** @brief Monitored branch of MGBE3 RX PCS mux output */ 67262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_RX_PCS_M 364U 67362306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TACH1 */ 67462306a36Sopenharmony_ci#define TEGRA234_CLK_TACH1 365U 67562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBES_APP_CLK switch divider gated output */ 67662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBES_APP 366U 67762306a36Sopenharmony_ci/** @brief Logical clk for setting GBE UPHY PLL2 TX_REF rate */ 67862306a36Sopenharmony_ci#define TEGRA234_CLK_UPHY_GBE_PLL2_TX_REF 367U 67962306a36Sopenharmony_ci/** @brief Logical clk for setting GBE UPHY PLL2 XDIG rate */ 68062306a36Sopenharmony_ci#define TEGRA234_CLK_UPHY_GBE_PLL2_XDIG 368U 68162306a36Sopenharmony_ci/** @brief RX PCS clock recovered from MGBE0 lane input */ 68262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_RX_PCS_INPUT 369U 68362306a36Sopenharmony_ci/** @brief RX PCS clock recovered from MGBE1 lane input */ 68462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_RX_PCS_INPUT 370U 68562306a36Sopenharmony_ci/** @brief RX PCS clock recovered from MGBE2 lane input */ 68662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_RX_PCS_INPUT 371U 68762306a36Sopenharmony_ci/** @brief RX PCS clock recovered from MGBE3 lane input */ 68862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_RX_PCS_INPUT 372U 68962306a36Sopenharmony_ci/** @brief output of mux controlled by GBE_UPHY_MGBE0_RX_PCS_CLK_SRC_SEL */ 69062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_RX_PCS 373U 69162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_TX_CLK divider gated output */ 69262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_TX 374U 69362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_TX_PCS_CLK divider gated output */ 69462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_TX_PCS 375U 69562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_MAC_CLK divider output */ 69662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_MAC_DIVIDER 376U 69762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_MAC_CLK gate output */ 69862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_MAC 377U 69962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_MACSEC_CLK gate output */ 70062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_MACSEC 378U 70162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_EEE_PCS_CLK gate output */ 70262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_EEE_PCS 379U 70362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_APP_CLK gate output */ 70462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_APP 380U 70562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE0_PTP_REF_CLK divider gated output */ 70662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE0_PTP_REF 381U 70762306a36Sopenharmony_ci/** @brief output of mux controlled by GBE_UPHY_MGBE1_RX_PCS_CLK_SRC_SEL */ 70862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_RX_PCS 382U 70962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_TX_CLK divider gated output */ 71062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_TX 383U 71162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_TX_PCS_CLK divider gated output */ 71262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_TX_PCS 384U 71362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_MAC_CLK divider output */ 71462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_MAC_DIVIDER 385U 71562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_MAC_CLK gate output */ 71662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_MAC 386U 71762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_MACSEC_CLK gate output */ 71862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_MACSEC 387U 71962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_EEE_PCS_CLK gate output */ 72062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_EEE_PCS 388U 72162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_APP_CLK gate output */ 72262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_APP 389U 72362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE1_PTP_REF_CLK divider gated output */ 72462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE1_PTP_REF 390U 72562306a36Sopenharmony_ci/** @brief output of mux controlled by GBE_UPHY_MGBE2_RX_PCS_CLK_SRC_SEL */ 72662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_RX_PCS 391U 72762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_TX_CLK divider gated output */ 72862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_TX 392U 72962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_TX_PCS_CLK divider gated output */ 73062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_TX_PCS 393U 73162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_MAC_CLK divider output */ 73262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_MAC_DIVIDER 394U 73362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_MAC_CLK gate output */ 73462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_MAC 395U 73562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_MACSEC_CLK gate output */ 73662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_MACSEC 396U 73762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_EEE_PCS_CLK gate output */ 73862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_EEE_PCS 397U 73962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_APP_CLK gate output */ 74062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_APP 398U 74162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE2_PTP_REF_CLK divider gated output */ 74262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE2_PTP_REF 399U 74362306a36Sopenharmony_ci/** @brief output of mux controlled by GBE_UPHY_MGBE3_RX_PCS_CLK_SRC_SEL */ 74462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_RX_PCS 400U 74562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_TX_CLK divider gated output */ 74662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_TX 401U 74762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_TX_PCS_CLK divider gated output */ 74862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_TX_PCS 402U 74962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_MAC_CLK divider output */ 75062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_MAC_DIVIDER 403U 75162306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_MAC_CLK gate output */ 75262306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_MAC 404U 75362306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_MACSEC_CLK gate output */ 75462306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_MACSEC 405U 75562306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_EEE_PCS_CLK gate output */ 75662306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_EEE_PCS 406U 75762306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_APP_CLK gate output */ 75862306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_APP 407U 75962306a36Sopenharmony_ci/** @brief GBE_UPHY_MGBE3_PTP_REF_CLK divider gated output */ 76062306a36Sopenharmony_ci#define TEGRA234_CLK_MGBE3_PTP_REF 408U 76162306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_RX_BYP switch divider output */ 76262306a36Sopenharmony_ci#define TEGRA234_CLK_GBE_RX_BYP_REF 409U 76362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL0_MGMT switch divider output */ 76462306a36Sopenharmony_ci#define TEGRA234_CLK_GBE_PLL0_MGMT 410U 76562306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL1_MGMT switch divider output */ 76662306a36Sopenharmony_ci#define TEGRA234_CLK_GBE_PLL1_MGMT 411U 76762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL2_MGMT switch divider output */ 76862306a36Sopenharmony_ci#define TEGRA234_CLK_GBE_PLL2_MGMT 412U 76962306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_EQOS_MACSEC_RX */ 77062306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_MACSEC_RX 413U 77162306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_EQOS_MACSEC_TX */ 77262306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_MACSEC_TX 414U 77362306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_TX_CLK divider ungated output */ 77462306a36Sopenharmony_ci#define TEGRA234_CLK_EQOS_TX_DIVIDER 415U 77562306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_PLL1_MGMT switch divider output */ 77662306a36Sopenharmony_ci#define TEGRA234_CLK_NVHS_PLL1_MGMT 416U 77762306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EMCHUB mux output */ 77862306a36Sopenharmony_ci#define TEGRA234_CLK_EMCHUB 417U 77962306a36Sopenharmony_ci/** @brief clock recovered from I2S7 input */ 78062306a36Sopenharmony_ci#define TEGRA234_CLK_I2S7_SYNC_INPUT 418U 78162306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S7 */ 78262306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S7 419U 78362306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S7 */ 78462306a36Sopenharmony_ci#define TEGRA234_CLK_I2S7 420U 78562306a36Sopenharmony_ci/** @brief Monitored output of I2S7 pad macro mux */ 78662306a36Sopenharmony_ci#define TEGRA234_CLK_I2S7_PAD_M 421U 78762306a36Sopenharmony_ci/** @brief clock recovered from I2S8 input */ 78862306a36Sopenharmony_ci#define TEGRA234_CLK_I2S8_SYNC_INPUT 422U 78962306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S8 */ 79062306a36Sopenharmony_ci#define TEGRA234_CLK_SYNC_I2S8 423U 79162306a36Sopenharmony_ci/** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S8 */ 79262306a36Sopenharmony_ci#define TEGRA234_CLK_I2S8 424U 79362306a36Sopenharmony_ci/** @brief Monitored output of I2S8 pad macro mux */ 79462306a36Sopenharmony_ci#define TEGRA234_CLK_I2S8_PAD_M 425U 79562306a36Sopenharmony_ci/** @brief NAFLL clock source for GPU GPC0 */ 79662306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_GPC0 426U 79762306a36Sopenharmony_ci/** @brief NAFLL clock source for GPU GPC1 */ 79862306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_GPC1 427U 79962306a36Sopenharmony_ci/** @brief NAFLL clock source for GPU SYSCLK */ 80062306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_GPUSYS 428U 80162306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 0 DSUCLK */ 80262306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DSU0 429U /* TODO: remove */ 80362306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER0_DSU 429U 80462306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 1 DSUCLK */ 80562306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DSU1 430U /* TODO: remove */ 80662306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER1_DSU 430U 80762306a36Sopenharmony_ci/** @brief NAFLL clock source for CPU cluster 2 DSUCLK */ 80862306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_DSU2 431U /* TODO: remove */ 80962306a36Sopenharmony_ci#define TEGRA234_CLK_NAFLL_CLUSTER2_DSU 431U 81062306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_SCE_CPU */ 81162306a36Sopenharmony_ci#define TEGRA234_CLK_SCE_CPU 432U 81262306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_RCE_CPU */ 81362306a36Sopenharmony_ci#define TEGRA234_CLK_RCE_CPU 433U 81462306a36Sopenharmony_ci/** @brief output of gate CLK_ENB_DCE_CPU */ 81562306a36Sopenharmony_ci#define TEGRA234_CLK_DCE_CPU 434U 81662306a36Sopenharmony_ci/** @brief DSIPLL VCO output */ 81762306a36Sopenharmony_ci#define TEGRA234_CLK_DSIPLL_VCO 435U 81862306a36Sopenharmony_ci/** @brief DSIPLL SYNC_CLKOUTP/N differential output */ 81962306a36Sopenharmony_ci#define TEGRA234_CLK_DSIPLL_CLKOUTPN 436U 82062306a36Sopenharmony_ci/** @brief DSIPLL SYNC_CLKOUTA output */ 82162306a36Sopenharmony_ci#define TEGRA234_CLK_DSIPLL_CLKOUTA 437U 82262306a36Sopenharmony_ci/** @brief SPPLL0 VCO output */ 82362306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_VCO 438U 82462306a36Sopenharmony_ci/** @brief SPPLL0 SYNC_CLKOUTP/N differential output */ 82562306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_CLKOUTPN 439U 82662306a36Sopenharmony_ci/** @brief SPPLL0 SYNC_CLKOUTA output */ 82762306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_CLKOUTA 440U 82862306a36Sopenharmony_ci/** @brief SPPLL0 SYNC_CLKOUTB output */ 82962306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_CLKOUTB 441U 83062306a36Sopenharmony_ci/** @brief SPPLL0 CLKOUT_DIVBY10 output */ 83162306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_DIV10 442U 83262306a36Sopenharmony_ci/** @brief SPPLL0 CLKOUT_DIVBY25 output */ 83362306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_DIV25 443U 83462306a36Sopenharmony_ci/** @brief SPPLL0 CLKOUT_DIVBY27P/N differential output */ 83562306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL0_DIV27PN 444U 83662306a36Sopenharmony_ci/** @brief SPPLL1 VCO output */ 83762306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL1_VCO 445U 83862306a36Sopenharmony_ci/** @brief SPPLL1 SYNC_CLKOUTP/N differential output */ 83962306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL1_CLKOUTPN 446U 84062306a36Sopenharmony_ci/** @brief SPPLL1 CLKOUT_DIVBY27P/N differential output */ 84162306a36Sopenharmony_ci#define TEGRA234_CLK_SPPLL1_DIV27PN 447U 84262306a36Sopenharmony_ci/** @brief VPLL0 reference clock */ 84362306a36Sopenharmony_ci#define TEGRA234_CLK_VPLL0_REF 448U 84462306a36Sopenharmony_ci/** @brief VPLL0 */ 84562306a36Sopenharmony_ci#define TEGRA234_CLK_VPLL0 449U 84662306a36Sopenharmony_ci/** @brief VPLL1 */ 84762306a36Sopenharmony_ci#define TEGRA234_CLK_VPLL1 450U 84862306a36Sopenharmony_ci/** @brief NVDISPLAY_P0_CLK reference select */ 84962306a36Sopenharmony_ci#define TEGRA234_CLK_NVDISPLAY_P0_REF 451U 85062306a36Sopenharmony_ci/** @brief RG0_PCLK */ 85162306a36Sopenharmony_ci#define TEGRA234_CLK_RG0 452U 85262306a36Sopenharmony_ci/** @brief RG1_PCLK */ 85362306a36Sopenharmony_ci#define TEGRA234_CLK_RG1 453U 85462306a36Sopenharmony_ci/** @brief DISPPLL output */ 85562306a36Sopenharmony_ci#define TEGRA234_CLK_DISPPLL 454U 85662306a36Sopenharmony_ci/** @brief DISPHUBPLL output */ 85762306a36Sopenharmony_ci#define TEGRA234_CLK_DISPHUBPLL 455U 85862306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_DSI_LP_SWITCH_DIVIDER switch divider output (dsi_lp_clk) */ 85962306a36Sopenharmony_ci#define TEGRA234_CLK_DSI_LP 456U 86062306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_AZA2XBITCLK_OUT_SWITCH_DIVIDER switch divider output (aza_2xbitclk) */ 86162306a36Sopenharmony_ci#define TEGRA234_CLK_AZA_2XBIT 457U 86262306a36Sopenharmony_ci/** @brief aza_2xbitclk / 2 (aza_bitclk) */ 86362306a36Sopenharmony_ci#define TEGRA234_CLK_AZA_BIT 458U 86462306a36Sopenharmony_ci/** @brief SWITCH_DSI_CORE_PIXEL_MISC_DSI_CORE_CLK_SRC switch output (dsi_core_clk) */ 86562306a36Sopenharmony_ci#define TEGRA234_CLK_DSI_CORE 459U 86662306a36Sopenharmony_ci/** @brief Output of mux controlled by pkt_wr_fifo_signal from dsi (dsi_pixel_clk) */ 86762306a36Sopenharmony_ci#define TEGRA234_CLK_DSI_PIXEL 460U 86862306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor0_dp_sel (pre_sor0_clk) */ 86962306a36Sopenharmony_ci#define TEGRA234_CLK_PRE_SOR0 461U 87062306a36Sopenharmony_ci/** @brief Output of mux controlled by disp_2clk_sor1_dp_sel (pre_sor1_clk) */ 87162306a36Sopenharmony_ci#define TEGRA234_CLK_PRE_SOR1 462U 87262306a36Sopenharmony_ci/** @brief CLK_RST_CONTROLLER_LINK_REFCLK_CFG__0 output */ 87362306a36Sopenharmony_ci#define TEGRA234_CLK_DP_LINK_REF 463U 87462306a36Sopenharmony_ci/** @brief Link clock input from DP macro brick PLL */ 87562306a36Sopenharmony_ci#define TEGRA234_CLK_SOR_LINKA_INPUT 464U 87662306a36Sopenharmony_ci/** @brief SOR AFIFO clock outut */ 87762306a36Sopenharmony_ci#define TEGRA234_CLK_SOR_LINKA_AFIFO 465U 87862306a36Sopenharmony_ci/** @brief Monitored branch of linka_afifo_clk */ 87962306a36Sopenharmony_ci#define TEGRA234_CLK_SOR_LINKA_AFIFO_M 466U 88062306a36Sopenharmony_ci/** @brief Monitored branch of rg0_pclk */ 88162306a36Sopenharmony_ci#define TEGRA234_CLK_RG0_M 467U 88262306a36Sopenharmony_ci/** @brief Monitored branch of rg1_pclk */ 88362306a36Sopenharmony_ci#define TEGRA234_CLK_RG1_M 468U 88462306a36Sopenharmony_ci/** @brief Monitored branch of sor0_clk */ 88562306a36Sopenharmony_ci#define TEGRA234_CLK_SOR0_M 469U 88662306a36Sopenharmony_ci/** @brief Monitored branch of sor1_clk */ 88762306a36Sopenharmony_ci#define TEGRA234_CLK_SOR1_M 470U 88862306a36Sopenharmony_ci/** @brief EMC PLLHUB output */ 88962306a36Sopenharmony_ci#define TEGRA234_CLK_PLLHUB 471U 89062306a36Sopenharmony_ci/** @brief output of fixed (DIV2) MC HUB divider */ 89162306a36Sopenharmony_ci#define TEGRA234_CLK_MCHUB 472U 89262306a36Sopenharmony_ci/** @brief output of divider controlled by EMC side A MC_EMC_SAFE_SAME_FREQ */ 89362306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSA_MC 473U 89462306a36Sopenharmony_ci/** @brief output of divider controlled by EMC side B MC_EMC_SAFE_SAME_FREQ */ 89562306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSB_MC 474U 89662306a36Sopenharmony_ci/** @brief output of divider controlled by EMC side C MC_EMC_SAFE_SAME_FREQ */ 89762306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSC_MC 475U 89862306a36Sopenharmony_ci/** @brief output of divider controlled by EMC side D MC_EMC_SAFE_SAME_FREQ */ 89962306a36Sopenharmony_ci#define TEGRA234_CLK_EMCSD_MC 476U 90062306a36Sopenharmony_ci 90162306a36Sopenharmony_ci/** @} */ 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci#endif 904