162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * This header provides clock numbers for the ingenic,x1830-cgu DT binding. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * They are roughly ordered as: 662306a36Sopenharmony_ci * - external clocks 762306a36Sopenharmony_ci * - PLLs 862306a36Sopenharmony_ci * - muxes/dividers in the order they appear in the x1830 programmers manual 962306a36Sopenharmony_ci * - gates in order of their bit in the CLKGR* registers 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#ifndef __DT_BINDINGS_CLOCK_X1830_CGU_H__ 1362306a36Sopenharmony_ci#define __DT_BINDINGS_CLOCK_X1830_CGU_H__ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define X1830_CLK_EXCLK 0 1662306a36Sopenharmony_ci#define X1830_CLK_RTCLK 1 1762306a36Sopenharmony_ci#define X1830_CLK_APLL 2 1862306a36Sopenharmony_ci#define X1830_CLK_MPLL 3 1962306a36Sopenharmony_ci#define X1830_CLK_EPLL 4 2062306a36Sopenharmony_ci#define X1830_CLK_VPLL 5 2162306a36Sopenharmony_ci#define X1830_CLK_OTGPHY 6 2262306a36Sopenharmony_ci#define X1830_CLK_SCLKA 7 2362306a36Sopenharmony_ci#define X1830_CLK_CPUMUX 8 2462306a36Sopenharmony_ci#define X1830_CLK_CPU 9 2562306a36Sopenharmony_ci#define X1830_CLK_L2CACHE 10 2662306a36Sopenharmony_ci#define X1830_CLK_AHB0 11 2762306a36Sopenharmony_ci#define X1830_CLK_AHB2PMUX 12 2862306a36Sopenharmony_ci#define X1830_CLK_AHB2 13 2962306a36Sopenharmony_ci#define X1830_CLK_PCLK 14 3062306a36Sopenharmony_ci#define X1830_CLK_DDR 15 3162306a36Sopenharmony_ci#define X1830_CLK_MAC 16 3262306a36Sopenharmony_ci#define X1830_CLK_LCD 17 3362306a36Sopenharmony_ci#define X1830_CLK_MSCMUX 18 3462306a36Sopenharmony_ci#define X1830_CLK_MSC0 19 3562306a36Sopenharmony_ci#define X1830_CLK_MSC1 20 3662306a36Sopenharmony_ci#define X1830_CLK_SSIPLL 21 3762306a36Sopenharmony_ci#define X1830_CLK_SSIPLL_DIV2 22 3862306a36Sopenharmony_ci#define X1830_CLK_SSIMUX 23 3962306a36Sopenharmony_ci#define X1830_CLK_EMC 24 4062306a36Sopenharmony_ci#define X1830_CLK_EFUSE 25 4162306a36Sopenharmony_ci#define X1830_CLK_OTG 26 4262306a36Sopenharmony_ci#define X1830_CLK_SSI0 27 4362306a36Sopenharmony_ci#define X1830_CLK_SMB0 28 4462306a36Sopenharmony_ci#define X1830_CLK_SMB1 29 4562306a36Sopenharmony_ci#define X1830_CLK_SMB2 30 4662306a36Sopenharmony_ci#define X1830_CLK_UART0 31 4762306a36Sopenharmony_ci#define X1830_CLK_UART1 32 4862306a36Sopenharmony_ci#define X1830_CLK_SSI1 33 4962306a36Sopenharmony_ci#define X1830_CLK_SFC 34 5062306a36Sopenharmony_ci#define X1830_CLK_PDMA 35 5162306a36Sopenharmony_ci#define X1830_CLK_TCU 36 5262306a36Sopenharmony_ci#define X1830_CLK_DTRNG 37 5362306a36Sopenharmony_ci#define X1830_CLK_OST 38 5462306a36Sopenharmony_ci#define X1830_CLK_EXCLK_DIV512 39 5562306a36Sopenharmony_ci#define X1830_CLK_RTC 40 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#endif /* __DT_BINDINGS_CLOCK_X1830_CGU_H__ */ 58