162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014 Samsung Electronics Co., Ltd. 462306a36Sopenharmony_ci * Author: Naveen Krishna Ch <naveenkrishna.ch@gmail.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#ifndef _DT_BINDINGS_CLOCK_EXYNOS7_H 862306a36Sopenharmony_ci#define _DT_BINDINGS_CLOCK_EXYNOS7_H 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/* TOPC */ 1162306a36Sopenharmony_ci#define DOUT_ACLK_PERIS 1 1262306a36Sopenharmony_ci#define DOUT_SCLK_BUS0_PLL 2 1362306a36Sopenharmony_ci#define DOUT_SCLK_BUS1_PLL 3 1462306a36Sopenharmony_ci#define DOUT_SCLK_CC_PLL 4 1562306a36Sopenharmony_ci#define DOUT_SCLK_MFC_PLL 5 1662306a36Sopenharmony_ci#define DOUT_ACLK_CCORE_133 6 1762306a36Sopenharmony_ci#define DOUT_ACLK_MSCL_532 7 1862306a36Sopenharmony_ci#define ACLK_MSCL_532 8 1962306a36Sopenharmony_ci#define DOUT_SCLK_AUD_PLL 9 2062306a36Sopenharmony_ci#define FOUT_AUD_PLL 10 2162306a36Sopenharmony_ci#define SCLK_AUD_PLL 11 2262306a36Sopenharmony_ci#define SCLK_MFC_PLL_B 12 2362306a36Sopenharmony_ci#define SCLK_MFC_PLL_A 13 2462306a36Sopenharmony_ci#define SCLK_BUS1_PLL_B 14 2562306a36Sopenharmony_ci#define SCLK_BUS1_PLL_A 15 2662306a36Sopenharmony_ci#define SCLK_BUS0_PLL_B 16 2762306a36Sopenharmony_ci#define SCLK_BUS0_PLL_A 17 2862306a36Sopenharmony_ci#define SCLK_CC_PLL_B 18 2962306a36Sopenharmony_ci#define SCLK_CC_PLL_A 19 3062306a36Sopenharmony_ci#define ACLK_CCORE_133 20 3162306a36Sopenharmony_ci#define ACLK_PERIS_66 21 3262306a36Sopenharmony_ci#define TOPC_NR_CLK 22 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci/* TOP0 */ 3562306a36Sopenharmony_ci#define DOUT_ACLK_PERIC1 1 3662306a36Sopenharmony_ci#define DOUT_ACLK_PERIC0 2 3762306a36Sopenharmony_ci#define CLK_SCLK_UART0 3 3862306a36Sopenharmony_ci#define CLK_SCLK_UART1 4 3962306a36Sopenharmony_ci#define CLK_SCLK_UART2 5 4062306a36Sopenharmony_ci#define CLK_SCLK_UART3 6 4162306a36Sopenharmony_ci#define CLK_SCLK_SPI0 7 4262306a36Sopenharmony_ci#define CLK_SCLK_SPI1 8 4362306a36Sopenharmony_ci#define CLK_SCLK_SPI2 9 4462306a36Sopenharmony_ci#define CLK_SCLK_SPI3 10 4562306a36Sopenharmony_ci#define CLK_SCLK_SPI4 11 4662306a36Sopenharmony_ci#define CLK_SCLK_SPDIF 12 4762306a36Sopenharmony_ci#define CLK_SCLK_PCM1 13 4862306a36Sopenharmony_ci#define CLK_SCLK_I2S1 14 4962306a36Sopenharmony_ci#define CLK_ACLK_PERIC0_66 15 5062306a36Sopenharmony_ci#define CLK_ACLK_PERIC1_66 16 5162306a36Sopenharmony_ci#define TOP0_NR_CLK 17 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci/* TOP1 */ 5462306a36Sopenharmony_ci#define DOUT_ACLK_FSYS1_200 1 5562306a36Sopenharmony_ci#define DOUT_ACLK_FSYS0_200 2 5662306a36Sopenharmony_ci#define DOUT_SCLK_MMC2 3 5762306a36Sopenharmony_ci#define DOUT_SCLK_MMC1 4 5862306a36Sopenharmony_ci#define DOUT_SCLK_MMC0 5 5962306a36Sopenharmony_ci#define CLK_SCLK_MMC2 6 6062306a36Sopenharmony_ci#define CLK_SCLK_MMC1 7 6162306a36Sopenharmony_ci#define CLK_SCLK_MMC0 8 6262306a36Sopenharmony_ci#define CLK_ACLK_FSYS0_200 9 6362306a36Sopenharmony_ci#define CLK_ACLK_FSYS1_200 10 6462306a36Sopenharmony_ci#define CLK_SCLK_PHY_FSYS1 11 6562306a36Sopenharmony_ci#define CLK_SCLK_PHY_FSYS1_26M 12 6662306a36Sopenharmony_ci#define MOUT_SCLK_UFSUNIPRO20 13 6762306a36Sopenharmony_ci#define DOUT_SCLK_UFSUNIPRO20 14 6862306a36Sopenharmony_ci#define CLK_SCLK_UFSUNIPRO20 15 6962306a36Sopenharmony_ci#define DOUT_SCLK_PHY_FSYS1 16 7062306a36Sopenharmony_ci#define DOUT_SCLK_PHY_FSYS1_26M 17 7162306a36Sopenharmony_ci#define TOP1_NR_CLK 18 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci/* CCORE */ 7462306a36Sopenharmony_ci#define PCLK_RTC 1 7562306a36Sopenharmony_ci#define CCORE_NR_CLK 2 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci/* PERIC0 */ 7862306a36Sopenharmony_ci#define PCLK_UART0 1 7962306a36Sopenharmony_ci#define SCLK_UART0 2 8062306a36Sopenharmony_ci#define PCLK_HSI2C0 3 8162306a36Sopenharmony_ci#define PCLK_HSI2C1 4 8262306a36Sopenharmony_ci#define PCLK_HSI2C4 5 8362306a36Sopenharmony_ci#define PCLK_HSI2C5 6 8462306a36Sopenharmony_ci#define PCLK_HSI2C9 7 8562306a36Sopenharmony_ci#define PCLK_HSI2C10 8 8662306a36Sopenharmony_ci#define PCLK_HSI2C11 9 8762306a36Sopenharmony_ci#define PCLK_PWM 10 8862306a36Sopenharmony_ci#define SCLK_PWM 11 8962306a36Sopenharmony_ci#define PCLK_ADCIF 12 9062306a36Sopenharmony_ci#define PERIC0_NR_CLK 13 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci/* PERIC1 */ 9362306a36Sopenharmony_ci#define PCLK_UART1 1 9462306a36Sopenharmony_ci#define PCLK_UART2 2 9562306a36Sopenharmony_ci#define PCLK_UART3 3 9662306a36Sopenharmony_ci#define SCLK_UART1 4 9762306a36Sopenharmony_ci#define SCLK_UART2 5 9862306a36Sopenharmony_ci#define SCLK_UART3 6 9962306a36Sopenharmony_ci#define PCLK_HSI2C2 7 10062306a36Sopenharmony_ci#define PCLK_HSI2C3 8 10162306a36Sopenharmony_ci#define PCLK_HSI2C6 9 10262306a36Sopenharmony_ci#define PCLK_HSI2C7 10 10362306a36Sopenharmony_ci#define PCLK_HSI2C8 11 10462306a36Sopenharmony_ci#define PCLK_SPI0 12 10562306a36Sopenharmony_ci#define PCLK_SPI1 13 10662306a36Sopenharmony_ci#define PCLK_SPI2 14 10762306a36Sopenharmony_ci#define PCLK_SPI3 15 10862306a36Sopenharmony_ci#define PCLK_SPI4 16 10962306a36Sopenharmony_ci#define SCLK_SPI0 17 11062306a36Sopenharmony_ci#define SCLK_SPI1 18 11162306a36Sopenharmony_ci#define SCLK_SPI2 19 11262306a36Sopenharmony_ci#define SCLK_SPI3 20 11362306a36Sopenharmony_ci#define SCLK_SPI4 21 11462306a36Sopenharmony_ci#define PCLK_I2S1 22 11562306a36Sopenharmony_ci#define PCLK_PCM1 23 11662306a36Sopenharmony_ci#define PCLK_SPDIF 24 11762306a36Sopenharmony_ci#define SCLK_I2S1 25 11862306a36Sopenharmony_ci#define SCLK_PCM1 26 11962306a36Sopenharmony_ci#define SCLK_SPDIF 27 12062306a36Sopenharmony_ci#define PERIC1_NR_CLK 28 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci/* PERIS */ 12362306a36Sopenharmony_ci#define PCLK_CHIPID 1 12462306a36Sopenharmony_ci#define SCLK_CHIPID 2 12562306a36Sopenharmony_ci#define PCLK_WDT 3 12662306a36Sopenharmony_ci#define PCLK_TMU 4 12762306a36Sopenharmony_ci#define SCLK_TMU 5 12862306a36Sopenharmony_ci#define PERIS_NR_CLK 6 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci/* FSYS0 */ 13162306a36Sopenharmony_ci#define ACLK_MMC2 1 13262306a36Sopenharmony_ci#define ACLK_AXIUS_USBDRD30X_FSYS0X 2 13362306a36Sopenharmony_ci#define ACLK_USBDRD300 3 13462306a36Sopenharmony_ci#define SCLK_USBDRD300_SUSPENDCLK 4 13562306a36Sopenharmony_ci#define SCLK_USBDRD300_REFCLK 5 13662306a36Sopenharmony_ci#define PHYCLK_USBDRD300_UDRD30_PIPE_PCLK_USER 6 13762306a36Sopenharmony_ci#define PHYCLK_USBDRD300_UDRD30_PHYCLK_USER 7 13862306a36Sopenharmony_ci#define OSCCLK_PHY_CLKOUT_USB30_PHY 8 13962306a36Sopenharmony_ci#define ACLK_PDMA0 9 14062306a36Sopenharmony_ci#define ACLK_PDMA1 10 14162306a36Sopenharmony_ci#define FSYS0_NR_CLK 11 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci/* FSYS1 */ 14462306a36Sopenharmony_ci#define ACLK_MMC1 1 14562306a36Sopenharmony_ci#define ACLK_MMC0 2 14662306a36Sopenharmony_ci#define PHYCLK_UFS20_TX0_SYMBOL 3 14762306a36Sopenharmony_ci#define PHYCLK_UFS20_RX0_SYMBOL 4 14862306a36Sopenharmony_ci#define PHYCLK_UFS20_RX1_SYMBOL 5 14962306a36Sopenharmony_ci#define ACLK_UFS20_LINK 6 15062306a36Sopenharmony_ci#define SCLK_UFSUNIPRO20_USER 7 15162306a36Sopenharmony_ci#define PHYCLK_UFS20_RX1_SYMBOL_USER 8 15262306a36Sopenharmony_ci#define PHYCLK_UFS20_RX0_SYMBOL_USER 9 15362306a36Sopenharmony_ci#define PHYCLK_UFS20_TX0_SYMBOL_USER 10 15462306a36Sopenharmony_ci#define OSCCLK_PHY_CLKOUT_EMBEDDED_COMBO_PHY 11 15562306a36Sopenharmony_ci#define SCLK_COMBO_PHY_EMBEDDED_26M 12 15662306a36Sopenharmony_ci#define DOUT_PCLK_FSYS1 13 15762306a36Sopenharmony_ci#define PCLK_GPIO_FSYS1 14 15862306a36Sopenharmony_ci#define MOUT_FSYS1_PHYCLK_SEL1 15 15962306a36Sopenharmony_ci#define FSYS1_NR_CLK 16 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci/* MSCL */ 16262306a36Sopenharmony_ci#define USERMUX_ACLK_MSCL_532 1 16362306a36Sopenharmony_ci#define DOUT_PCLK_MSCL 2 16462306a36Sopenharmony_ci#define ACLK_MSCL_0 3 16562306a36Sopenharmony_ci#define ACLK_MSCL_1 4 16662306a36Sopenharmony_ci#define ACLK_JPEG 5 16762306a36Sopenharmony_ci#define ACLK_G2D 6 16862306a36Sopenharmony_ci#define ACLK_LH_ASYNC_SI_MSCL_0 7 16962306a36Sopenharmony_ci#define ACLK_LH_ASYNC_SI_MSCL_1 8 17062306a36Sopenharmony_ci#define ACLK_AXI2ACEL_BRIDGE 9 17162306a36Sopenharmony_ci#define ACLK_XIU_MSCLX_0 10 17262306a36Sopenharmony_ci#define ACLK_XIU_MSCLX_1 11 17362306a36Sopenharmony_ci#define ACLK_QE_MSCL_0 12 17462306a36Sopenharmony_ci#define ACLK_QE_MSCL_1 13 17562306a36Sopenharmony_ci#define ACLK_QE_JPEG 14 17662306a36Sopenharmony_ci#define ACLK_QE_G2D 15 17762306a36Sopenharmony_ci#define ACLK_PPMU_MSCL_0 16 17862306a36Sopenharmony_ci#define ACLK_PPMU_MSCL_1 17 17962306a36Sopenharmony_ci#define ACLK_MSCLNP_133 18 18062306a36Sopenharmony_ci#define ACLK_AHB2APB_MSCL0P 19 18162306a36Sopenharmony_ci#define ACLK_AHB2APB_MSCL1P 20 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci#define PCLK_MSCL_0 21 18462306a36Sopenharmony_ci#define PCLK_MSCL_1 22 18562306a36Sopenharmony_ci#define PCLK_JPEG 23 18662306a36Sopenharmony_ci#define PCLK_G2D 24 18762306a36Sopenharmony_ci#define PCLK_QE_MSCL_0 25 18862306a36Sopenharmony_ci#define PCLK_QE_MSCL_1 26 18962306a36Sopenharmony_ci#define PCLK_QE_JPEG 27 19062306a36Sopenharmony_ci#define PCLK_QE_G2D 28 19162306a36Sopenharmony_ci#define PCLK_PPMU_MSCL_0 29 19262306a36Sopenharmony_ci#define PCLK_PPMU_MSCL_1 30 19362306a36Sopenharmony_ci#define PCLK_AXI2ACEL_BRIDGE 31 19462306a36Sopenharmony_ci#define PCLK_PMU_MSCL 32 19562306a36Sopenharmony_ci#define MSCL_NR_CLK 33 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci/* AUD */ 19862306a36Sopenharmony_ci#define SCLK_I2S 1 19962306a36Sopenharmony_ci#define SCLK_PCM 2 20062306a36Sopenharmony_ci#define PCLK_I2S 3 20162306a36Sopenharmony_ci#define PCLK_PCM 4 20262306a36Sopenharmony_ci#define ACLK_ADMA 5 20362306a36Sopenharmony_ci#define AUD_NR_CLK 6 20462306a36Sopenharmony_ci#endif /* _DT_BINDINGS_CLOCK_EXYNOS7_H */ 205