162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) Intel Corp. 2007. 462306a36Sopenharmony_ci * All Rights Reserved. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Intel funded Tungsten Graphics (http://www.tungstengraphics.com) to 762306a36Sopenharmony_ci * develop this driver. 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * This file is part of the Carillo Ranch video subsystem driver. 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * Authors: 1262306a36Sopenharmony_ci * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> 1362306a36Sopenharmony_ci * Alan Hourihane <alanh-at-tungstengraphics-dot-com> 1462306a36Sopenharmony_ci */ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/kernel.h> 1862306a36Sopenharmony_ci#include <linux/pci.h> 1962306a36Sopenharmony_ci#include <linux/errno.h> 2062306a36Sopenharmony_ci#include <linux/fb.h> 2162306a36Sopenharmony_ci#include "vermilion.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* The PLL Clock register sits on Host bridge */ 2462306a36Sopenharmony_ci#define CRVML_DEVICE_MCH 0x5001 2562306a36Sopenharmony_ci#define CRVML_REG_MCHBAR 0x44 2662306a36Sopenharmony_ci#define CRVML_REG_MCHEN 0x54 2762306a36Sopenharmony_ci#define CRVML_MCHEN_BIT (1 << 28) 2862306a36Sopenharmony_ci#define CRVML_MCHMAP_SIZE 4096 2962306a36Sopenharmony_ci#define CRVML_REG_CLOCK 0xc3c 3062306a36Sopenharmony_ci#define CRVML_CLOCK_SHIFT 8 3162306a36Sopenharmony_ci#define CRVML_CLOCK_MASK 0x00000f00 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic struct pci_dev *mch_dev; 3462306a36Sopenharmony_cistatic u32 mch_bar; 3562306a36Sopenharmony_cistatic void __iomem *mch_regs_base; 3662306a36Sopenharmony_cistatic u32 saved_clock; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic const unsigned crvml_clocks[] = { 3962306a36Sopenharmony_ci 6750, 4062306a36Sopenharmony_ci 13500, 4162306a36Sopenharmony_ci 27000, 4262306a36Sopenharmony_ci 29700, 4362306a36Sopenharmony_ci 37125, 4462306a36Sopenharmony_ci 54000, 4562306a36Sopenharmony_ci 59400, 4662306a36Sopenharmony_ci 74250, 4762306a36Sopenharmony_ci 120000 4862306a36Sopenharmony_ci /* 4962306a36Sopenharmony_ci * There are more clocks, but they are disabled on the CR board. 5062306a36Sopenharmony_ci */ 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic const u32 crvml_clock_bits[] = { 5462306a36Sopenharmony_ci 0x0a, 5562306a36Sopenharmony_ci 0x09, 5662306a36Sopenharmony_ci 0x08, 5762306a36Sopenharmony_ci 0x07, 5862306a36Sopenharmony_ci 0x06, 5962306a36Sopenharmony_ci 0x05, 6062306a36Sopenharmony_ci 0x04, 6162306a36Sopenharmony_ci 0x03, 6262306a36Sopenharmony_ci 0x0b 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic const unsigned crvml_num_clocks = ARRAY_SIZE(crvml_clocks); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic int crvml_sys_restore(struct vml_sys *sys) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci void __iomem *clock_reg = mch_regs_base + CRVML_REG_CLOCK; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci iowrite32(saved_clock, clock_reg); 7262306a36Sopenharmony_ci ioread32(clock_reg); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci return 0; 7562306a36Sopenharmony_ci} 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic int crvml_sys_save(struct vml_sys *sys) 7862306a36Sopenharmony_ci{ 7962306a36Sopenharmony_ci void __iomem *clock_reg = mch_regs_base + CRVML_REG_CLOCK; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci saved_clock = ioread32(clock_reg); 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci return 0; 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic int crvml_nearest_index(const struct vml_sys *sys, int clock) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci int i; 8962306a36Sopenharmony_ci int cur_index = 0; 9062306a36Sopenharmony_ci int cur_diff; 9162306a36Sopenharmony_ci int diff; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci cur_diff = clock - crvml_clocks[0]; 9462306a36Sopenharmony_ci cur_diff = (cur_diff < 0) ? -cur_diff : cur_diff; 9562306a36Sopenharmony_ci for (i = 1; i < crvml_num_clocks; ++i) { 9662306a36Sopenharmony_ci diff = clock - crvml_clocks[i]; 9762306a36Sopenharmony_ci diff = (diff < 0) ? -diff : diff; 9862306a36Sopenharmony_ci if (diff < cur_diff) { 9962306a36Sopenharmony_ci cur_index = i; 10062306a36Sopenharmony_ci cur_diff = diff; 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci } 10362306a36Sopenharmony_ci return cur_index; 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic int crvml_nearest_clock(const struct vml_sys *sys, int clock) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci return crvml_clocks[crvml_nearest_index(sys, clock)]; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int crvml_set_clock(struct vml_sys *sys, int clock) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci void __iomem *clock_reg = mch_regs_base + CRVML_REG_CLOCK; 11462306a36Sopenharmony_ci int index; 11562306a36Sopenharmony_ci u32 clock_val; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci index = crvml_nearest_index(sys, clock); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci if (crvml_clocks[index] != clock) 12062306a36Sopenharmony_ci return -EINVAL; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci clock_val = ioread32(clock_reg) & ~CRVML_CLOCK_MASK; 12362306a36Sopenharmony_ci clock_val = crvml_clock_bits[index] << CRVML_CLOCK_SHIFT; 12462306a36Sopenharmony_ci iowrite32(clock_val, clock_reg); 12562306a36Sopenharmony_ci ioread32(clock_reg); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci return 0; 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic struct vml_sys cr_pll_ops = { 13162306a36Sopenharmony_ci .name = "Carillo Ranch", 13262306a36Sopenharmony_ci .save = crvml_sys_save, 13362306a36Sopenharmony_ci .restore = crvml_sys_restore, 13462306a36Sopenharmony_ci .set_clock = crvml_set_clock, 13562306a36Sopenharmony_ci .nearest_clock = crvml_nearest_clock, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic int __init cr_pll_init(void) 13962306a36Sopenharmony_ci{ 14062306a36Sopenharmony_ci int err; 14162306a36Sopenharmony_ci u32 dev_en; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci mch_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 14462306a36Sopenharmony_ci CRVML_DEVICE_MCH, NULL); 14562306a36Sopenharmony_ci if (!mch_dev) { 14662306a36Sopenharmony_ci printk(KERN_ERR 14762306a36Sopenharmony_ci "Could not find Carillo Ranch MCH device.\n"); 14862306a36Sopenharmony_ci return -ENODEV; 14962306a36Sopenharmony_ci } 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci pci_read_config_dword(mch_dev, CRVML_REG_MCHEN, &dev_en); 15262306a36Sopenharmony_ci if (!(dev_en & CRVML_MCHEN_BIT)) { 15362306a36Sopenharmony_ci printk(KERN_ERR 15462306a36Sopenharmony_ci "Carillo Ranch MCH device was not enabled.\n"); 15562306a36Sopenharmony_ci pci_dev_put(mch_dev); 15662306a36Sopenharmony_ci return -ENODEV; 15762306a36Sopenharmony_ci } 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci pci_read_config_dword(mch_dev, CRVML_REG_MCHBAR, 16062306a36Sopenharmony_ci &mch_bar); 16162306a36Sopenharmony_ci mch_regs_base = 16262306a36Sopenharmony_ci ioremap(mch_bar, CRVML_MCHMAP_SIZE); 16362306a36Sopenharmony_ci if (!mch_regs_base) { 16462306a36Sopenharmony_ci printk(KERN_ERR 16562306a36Sopenharmony_ci "Carillo Ranch MCH device was not enabled.\n"); 16662306a36Sopenharmony_ci pci_dev_put(mch_dev); 16762306a36Sopenharmony_ci return -ENODEV; 16862306a36Sopenharmony_ci } 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci err = vmlfb_register_subsys(&cr_pll_ops); 17162306a36Sopenharmony_ci if (err) { 17262306a36Sopenharmony_ci printk(KERN_ERR 17362306a36Sopenharmony_ci "Carillo Ranch failed to initialize vml_sys.\n"); 17462306a36Sopenharmony_ci iounmap(mch_regs_base); 17562306a36Sopenharmony_ci pci_dev_put(mch_dev); 17662306a36Sopenharmony_ci return err; 17762306a36Sopenharmony_ci } 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic void __exit cr_pll_exit(void) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci vmlfb_unregister_subsys(&cr_pll_ops); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci iounmap(mch_regs_base); 18762306a36Sopenharmony_ci pci_dev_put(mch_dev); 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cimodule_init(cr_pll_init); 19162306a36Sopenharmony_cimodule_exit(cr_pll_exit); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ciMODULE_AUTHOR("Tungsten Graphics Inc."); 19462306a36Sopenharmony_ciMODULE_DESCRIPTION("Carillo Ranch PLL Driver"); 19562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 196