162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * linux/drivers/video/omap2/dss/dss.c
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2009 Nokia Corporation
662306a36Sopenharmony_ci * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Some code and ideas taken from drivers/video/omap/ driver
962306a36Sopenharmony_ci * by Imre Deak.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#define DSS_SUBSYS_NAME "DSS"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <linux/kernel.h>
1562306a36Sopenharmony_ci#include <linux/module.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <linux/export.h>
1862306a36Sopenharmony_ci#include <linux/err.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <linux/seq_file.h>
2162306a36Sopenharmony_ci#include <linux/clk.h>
2262306a36Sopenharmony_ci#include <linux/platform_device.h>
2362306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2462306a36Sopenharmony_ci#include <linux/gfp.h>
2562306a36Sopenharmony_ci#include <linux/sizes.h>
2662306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
2762306a36Sopenharmony_ci#include <linux/regmap.h>
2862306a36Sopenharmony_ci#include <linux/of.h>
2962306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
3062306a36Sopenharmony_ci#include <linux/suspend.h>
3162306a36Sopenharmony_ci#include <linux/component.h>
3262306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include <video/omapfb_dss.h>
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include "dss.h"
3762306a36Sopenharmony_ci#include "dss_features.h"
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define DSS_SZ_REGS			SZ_512
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistruct dss_reg {
4262306a36Sopenharmony_ci	u16 idx;
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define DSS_REG(idx)			((const struct dss_reg) { idx })
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define DSS_REVISION			DSS_REG(0x0000)
4862306a36Sopenharmony_ci#define DSS_SYSCONFIG			DSS_REG(0x0010)
4962306a36Sopenharmony_ci#define DSS_SYSSTATUS			DSS_REG(0x0014)
5062306a36Sopenharmony_ci#define DSS_CONTROL			DSS_REG(0x0040)
5162306a36Sopenharmony_ci#define DSS_SDI_CONTROL			DSS_REG(0x0044)
5262306a36Sopenharmony_ci#define DSS_PLL_CONTROL			DSS_REG(0x0048)
5362306a36Sopenharmony_ci#define DSS_SDI_STATUS			DSS_REG(0x005C)
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci#define REG_GET(idx, start, end) \
5662306a36Sopenharmony_ci	FLD_GET(dss_read_reg(idx), start, end)
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci#define REG_FLD_MOD(idx, val, start, end) \
5962306a36Sopenharmony_ci	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistruct dss_features {
6262306a36Sopenharmony_ci	u8 fck_div_max;
6362306a36Sopenharmony_ci	u8 dss_fck_multiplier;
6462306a36Sopenharmony_ci	const char *parent_clk_name;
6562306a36Sopenharmony_ci	const enum omap_display_type *ports;
6662306a36Sopenharmony_ci	int num_ports;
6762306a36Sopenharmony_ci	int (*dpi_select_source)(int port, enum omap_channel channel);
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic struct {
7162306a36Sopenharmony_ci	struct platform_device *pdev;
7262306a36Sopenharmony_ci	void __iomem    *base;
7362306a36Sopenharmony_ci	struct regmap	*syscon_pll_ctrl;
7462306a36Sopenharmony_ci	u32		syscon_pll_ctrl_offset;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	struct clk	*parent_clk;
7762306a36Sopenharmony_ci	struct clk	*dss_clk;
7862306a36Sopenharmony_ci	unsigned long	dss_clk_rate;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	unsigned long	cache_req_pck;
8162306a36Sopenharmony_ci	unsigned long	cache_prate;
8262306a36Sopenharmony_ci	struct dispc_clock_info cache_dispc_cinfo;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
8562306a36Sopenharmony_ci	enum omap_dss_clk_source dispc_clk_source;
8662306a36Sopenharmony_ci	enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	bool		ctx_valid;
8962306a36Sopenharmony_ci	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	const struct dss_features *feat;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	struct dss_pll	*video1_pll;
9462306a36Sopenharmony_ci	struct dss_pll	*video2_pll;
9562306a36Sopenharmony_ci} dss;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic const char * const dss_generic_clk_source_names[] = {
9862306a36Sopenharmony_ci	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC]	= "DSI_PLL_HSDIV_DISPC",
9962306a36Sopenharmony_ci	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI]	= "DSI_PLL_HSDIV_DSI",
10062306a36Sopenharmony_ci	[OMAP_DSS_CLK_SRC_FCK]			= "DSS_FCK",
10162306a36Sopenharmony_ci	[OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC]	= "DSI_PLL2_HSDIV_DISPC",
10262306a36Sopenharmony_ci	[OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI]	= "DSI_PLL2_HSDIV_DSI",
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic bool dss_initialized;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cibool omapdss_is_initialized(void)
10862306a36Sopenharmony_ci{
10962306a36Sopenharmony_ci	return dss_initialized;
11062306a36Sopenharmony_ci}
11162306a36Sopenharmony_ciEXPORT_SYMBOL(omapdss_is_initialized);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic inline void dss_write_reg(const struct dss_reg idx, u32 val)
11462306a36Sopenharmony_ci{
11562306a36Sopenharmony_ci	__raw_writel(val, dss.base + idx.idx);
11662306a36Sopenharmony_ci}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic inline u32 dss_read_reg(const struct dss_reg idx)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	return __raw_readl(dss.base + idx.idx);
12162306a36Sopenharmony_ci}
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci#define SR(reg) \
12462306a36Sopenharmony_ci	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
12562306a36Sopenharmony_ci#define RR(reg) \
12662306a36Sopenharmony_ci	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic void dss_save_context(void)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	DSSDBG("dss_save_context\n");
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	SR(CONTROL);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
13562306a36Sopenharmony_ci			OMAP_DISPLAY_TYPE_SDI) {
13662306a36Sopenharmony_ci		SR(SDI_CONTROL);
13762306a36Sopenharmony_ci		SR(PLL_CONTROL);
13862306a36Sopenharmony_ci	}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	dss.ctx_valid = true;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	DSSDBG("context saved\n");
14362306a36Sopenharmony_ci}
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic void dss_restore_context(void)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	DSSDBG("dss_restore_context\n");
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	if (!dss.ctx_valid)
15062306a36Sopenharmony_ci		return;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	RR(CONTROL);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
15562306a36Sopenharmony_ci			OMAP_DISPLAY_TYPE_SDI) {
15662306a36Sopenharmony_ci		RR(SDI_CONTROL);
15762306a36Sopenharmony_ci		RR(PLL_CONTROL);
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	DSSDBG("context restored\n");
16162306a36Sopenharmony_ci}
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci#undef SR
16462306a36Sopenharmony_ci#undef RR
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_civoid dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	unsigned shift;
16962306a36Sopenharmony_ci	unsigned val;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	if (!dss.syscon_pll_ctrl)
17262306a36Sopenharmony_ci		return;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	val = !enable;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	switch (pll_id) {
17762306a36Sopenharmony_ci	case DSS_PLL_VIDEO1:
17862306a36Sopenharmony_ci		shift = 0;
17962306a36Sopenharmony_ci		break;
18062306a36Sopenharmony_ci	case DSS_PLL_VIDEO2:
18162306a36Sopenharmony_ci		shift = 1;
18262306a36Sopenharmony_ci		break;
18362306a36Sopenharmony_ci	case DSS_PLL_HDMI:
18462306a36Sopenharmony_ci		shift = 2;
18562306a36Sopenharmony_ci		break;
18662306a36Sopenharmony_ci	default:
18762306a36Sopenharmony_ci		DSSERR("illegal DSS PLL ID %d\n", pll_id);
18862306a36Sopenharmony_ci		return;
18962306a36Sopenharmony_ci	}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
19262306a36Sopenharmony_ci		1 << shift, val << shift);
19362306a36Sopenharmony_ci}
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_civoid dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
19662306a36Sopenharmony_ci	enum omap_channel channel)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	unsigned shift, val;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	if (!dss.syscon_pll_ctrl)
20162306a36Sopenharmony_ci		return;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	switch (channel) {
20462306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD:
20562306a36Sopenharmony_ci		shift = 3;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci		switch (pll_id) {
20862306a36Sopenharmony_ci		case DSS_PLL_VIDEO1:
20962306a36Sopenharmony_ci			val = 0; break;
21062306a36Sopenharmony_ci		case DSS_PLL_HDMI:
21162306a36Sopenharmony_ci			val = 1; break;
21262306a36Sopenharmony_ci		default:
21362306a36Sopenharmony_ci			DSSERR("error in PLL mux config for LCD\n");
21462306a36Sopenharmony_ci			return;
21562306a36Sopenharmony_ci		}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci		break;
21862306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD2:
21962306a36Sopenharmony_ci		shift = 5;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci		switch (pll_id) {
22262306a36Sopenharmony_ci		case DSS_PLL_VIDEO1:
22362306a36Sopenharmony_ci			val = 0; break;
22462306a36Sopenharmony_ci		case DSS_PLL_VIDEO2:
22562306a36Sopenharmony_ci			val = 1; break;
22662306a36Sopenharmony_ci		case DSS_PLL_HDMI:
22762306a36Sopenharmony_ci			val = 2; break;
22862306a36Sopenharmony_ci		default:
22962306a36Sopenharmony_ci			DSSERR("error in PLL mux config for LCD2\n");
23062306a36Sopenharmony_ci			return;
23162306a36Sopenharmony_ci		}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci		break;
23462306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD3:
23562306a36Sopenharmony_ci		shift = 7;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci		switch (pll_id) {
23862306a36Sopenharmony_ci		case DSS_PLL_VIDEO1:
23962306a36Sopenharmony_ci			val = 1; break;
24062306a36Sopenharmony_ci		case DSS_PLL_VIDEO2:
24162306a36Sopenharmony_ci			val = 0; break;
24262306a36Sopenharmony_ci		case DSS_PLL_HDMI:
24362306a36Sopenharmony_ci			val = 2; break;
24462306a36Sopenharmony_ci		default:
24562306a36Sopenharmony_ci			DSSERR("error in PLL mux config for LCD3\n");
24662306a36Sopenharmony_ci			return;
24762306a36Sopenharmony_ci		}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci		break;
25062306a36Sopenharmony_ci	default:
25162306a36Sopenharmony_ci		DSSERR("error in PLL mux config\n");
25262306a36Sopenharmony_ci		return;
25362306a36Sopenharmony_ci	}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
25662306a36Sopenharmony_ci		0x3 << shift, val << shift);
25762306a36Sopenharmony_ci}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_civoid dss_sdi_init(int datapairs)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	u32 l;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	BUG_ON(datapairs > 3 || datapairs < 1);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	l = dss_read_reg(DSS_SDI_CONTROL);
26662306a36Sopenharmony_ci	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
26762306a36Sopenharmony_ci	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
26862306a36Sopenharmony_ci	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
26962306a36Sopenharmony_ci	dss_write_reg(DSS_SDI_CONTROL, l);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	l = dss_read_reg(DSS_PLL_CONTROL);
27262306a36Sopenharmony_ci	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
27362306a36Sopenharmony_ci	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
27462306a36Sopenharmony_ci	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
27562306a36Sopenharmony_ci	dss_write_reg(DSS_PLL_CONTROL, l);
27662306a36Sopenharmony_ci}
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ciint dss_sdi_enable(void)
27962306a36Sopenharmony_ci{
28062306a36Sopenharmony_ci	unsigned long timeout;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	dispc_pck_free_enable(1);
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	/* Reset SDI PLL */
28562306a36Sopenharmony_ci	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
28662306a36Sopenharmony_ci	udelay(1);	/* wait 2x PCLK */
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	/* Lock SDI PLL */
28962306a36Sopenharmony_ci	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	/* Waiting for PLL lock request to complete */
29262306a36Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(500);
29362306a36Sopenharmony_ci	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
29462306a36Sopenharmony_ci		if (time_after_eq(jiffies, timeout)) {
29562306a36Sopenharmony_ci			DSSERR("PLL lock request timed out\n");
29662306a36Sopenharmony_ci			goto err1;
29762306a36Sopenharmony_ci		}
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	/* Clearing PLL_GO bit */
30162306a36Sopenharmony_ci	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	/* Waiting for PLL to lock */
30462306a36Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(500);
30562306a36Sopenharmony_ci	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
30662306a36Sopenharmony_ci		if (time_after_eq(jiffies, timeout)) {
30762306a36Sopenharmony_ci			DSSERR("PLL lock timed out\n");
30862306a36Sopenharmony_ci			goto err1;
30962306a36Sopenharmony_ci		}
31062306a36Sopenharmony_ci	}
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	dispc_lcd_enable_signal(1);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	/* Waiting for SDI reset to complete */
31562306a36Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(500);
31662306a36Sopenharmony_ci	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
31762306a36Sopenharmony_ci		if (time_after_eq(jiffies, timeout)) {
31862306a36Sopenharmony_ci			DSSERR("SDI reset timed out\n");
31962306a36Sopenharmony_ci			goto err2;
32062306a36Sopenharmony_ci		}
32162306a36Sopenharmony_ci	}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	return 0;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci err2:
32662306a36Sopenharmony_ci	dispc_lcd_enable_signal(0);
32762306a36Sopenharmony_ci err1:
32862306a36Sopenharmony_ci	/* Reset SDI PLL */
32962306a36Sopenharmony_ci	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	dispc_pck_free_enable(0);
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	return -ETIMEDOUT;
33462306a36Sopenharmony_ci}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_civoid dss_sdi_disable(void)
33762306a36Sopenharmony_ci{
33862306a36Sopenharmony_ci	dispc_lcd_enable_signal(0);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	dispc_pck_free_enable(0);
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	/* Reset SDI PLL */
34362306a36Sopenharmony_ci	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
34462306a36Sopenharmony_ci}
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ciconst char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
34762306a36Sopenharmony_ci{
34862306a36Sopenharmony_ci	return dss_generic_clk_source_names[clk_src];
34962306a36Sopenharmony_ci}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_civoid dss_dump_clocks(struct seq_file *s)
35262306a36Sopenharmony_ci{
35362306a36Sopenharmony_ci	const char *fclk_name, *fclk_real_name;
35462306a36Sopenharmony_ci	unsigned long fclk_rate;
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	if (dss_runtime_get())
35762306a36Sopenharmony_ci		return;
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	seq_printf(s, "- DSS -\n");
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
36262306a36Sopenharmony_ci	fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
36362306a36Sopenharmony_ci	fclk_rate = clk_get_rate(dss.dss_clk);
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	seq_printf(s, "%s (%s) = %lu\n",
36662306a36Sopenharmony_ci			fclk_name, fclk_real_name,
36762306a36Sopenharmony_ci			fclk_rate);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	dss_runtime_put();
37062306a36Sopenharmony_ci}
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic void dss_dump_regs(struct seq_file *s)
37362306a36Sopenharmony_ci{
37462306a36Sopenharmony_ci#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	if (dss_runtime_get())
37762306a36Sopenharmony_ci		return;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	DUMPREG(DSS_REVISION);
38062306a36Sopenharmony_ci	DUMPREG(DSS_SYSCONFIG);
38162306a36Sopenharmony_ci	DUMPREG(DSS_SYSSTATUS);
38262306a36Sopenharmony_ci	DUMPREG(DSS_CONTROL);
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
38562306a36Sopenharmony_ci			OMAP_DISPLAY_TYPE_SDI) {
38662306a36Sopenharmony_ci		DUMPREG(DSS_SDI_CONTROL);
38762306a36Sopenharmony_ci		DUMPREG(DSS_PLL_CONTROL);
38862306a36Sopenharmony_ci		DUMPREG(DSS_SDI_STATUS);
38962306a36Sopenharmony_ci	}
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	dss_runtime_put();
39262306a36Sopenharmony_ci#undef DUMPREG
39362306a36Sopenharmony_ci}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
39662306a36Sopenharmony_ci{
39762306a36Sopenharmony_ci	int b;
39862306a36Sopenharmony_ci	u8 start, end;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	switch (clk_src) {
40162306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_FCK:
40262306a36Sopenharmony_ci		b = 0;
40362306a36Sopenharmony_ci		break;
40462306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
40562306a36Sopenharmony_ci		b = 1;
40662306a36Sopenharmony_ci		break;
40762306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
40862306a36Sopenharmony_ci		b = 2;
40962306a36Sopenharmony_ci		break;
41062306a36Sopenharmony_ci	default:
41162306a36Sopenharmony_ci		BUG();
41262306a36Sopenharmony_ci		return;
41362306a36Sopenharmony_ci	}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	dss.dispc_clk_source = clk_src;
42062306a36Sopenharmony_ci}
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_civoid dss_select_dsi_clk_source(int dsi_module,
42362306a36Sopenharmony_ci		enum omap_dss_clk_source clk_src)
42462306a36Sopenharmony_ci{
42562306a36Sopenharmony_ci	int b, pos;
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	switch (clk_src) {
42862306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_FCK:
42962306a36Sopenharmony_ci		b = 0;
43062306a36Sopenharmony_ci		break;
43162306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
43262306a36Sopenharmony_ci		BUG_ON(dsi_module != 0);
43362306a36Sopenharmony_ci		b = 1;
43462306a36Sopenharmony_ci		break;
43562306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
43662306a36Sopenharmony_ci		BUG_ON(dsi_module != 1);
43762306a36Sopenharmony_ci		b = 1;
43862306a36Sopenharmony_ci		break;
43962306a36Sopenharmony_ci	default:
44062306a36Sopenharmony_ci		BUG();
44162306a36Sopenharmony_ci		return;
44262306a36Sopenharmony_ci	}
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	pos = dsi_module == 0 ? 1 : 10;
44562306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	dss.dsi_clk_source[dsi_module] = clk_src;
44862306a36Sopenharmony_ci}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_civoid dss_select_lcd_clk_source(enum omap_channel channel,
45162306a36Sopenharmony_ci		enum omap_dss_clk_source clk_src)
45262306a36Sopenharmony_ci{
45362306a36Sopenharmony_ci	int b, ix, pos;
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
45662306a36Sopenharmony_ci		dss_select_dispc_clk_source(clk_src);
45762306a36Sopenharmony_ci		return;
45862306a36Sopenharmony_ci	}
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	switch (clk_src) {
46162306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_FCK:
46262306a36Sopenharmony_ci		b = 0;
46362306a36Sopenharmony_ci		break;
46462306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
46562306a36Sopenharmony_ci		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
46662306a36Sopenharmony_ci		b = 1;
46762306a36Sopenharmony_ci		break;
46862306a36Sopenharmony_ci	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
46962306a36Sopenharmony_ci		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
47062306a36Sopenharmony_ci		       channel != OMAP_DSS_CHANNEL_LCD3);
47162306a36Sopenharmony_ci		b = 1;
47262306a36Sopenharmony_ci		break;
47362306a36Sopenharmony_ci	default:
47462306a36Sopenharmony_ci		BUG();
47562306a36Sopenharmony_ci		return;
47662306a36Sopenharmony_ci	}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
47962306a36Sopenharmony_ci	     (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
48062306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* LCDx_CLK_SWITCH */
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
48362306a36Sopenharmony_ci	    (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
48462306a36Sopenharmony_ci	dss.lcd_clk_source[ix] = clk_src;
48562306a36Sopenharmony_ci}
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cienum omap_dss_clk_source dss_get_dispc_clk_source(void)
48862306a36Sopenharmony_ci{
48962306a36Sopenharmony_ci	return dss.dispc_clk_source;
49062306a36Sopenharmony_ci}
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cienum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
49362306a36Sopenharmony_ci{
49462306a36Sopenharmony_ci	return dss.dsi_clk_source[dsi_module];
49562306a36Sopenharmony_ci}
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cienum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
49862306a36Sopenharmony_ci{
49962306a36Sopenharmony_ci	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
50062306a36Sopenharmony_ci		int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
50162306a36Sopenharmony_ci			(channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
50262306a36Sopenharmony_ci		return dss.lcd_clk_source[ix];
50362306a36Sopenharmony_ci	} else {
50462306a36Sopenharmony_ci		/* LCD_CLK source is the same as DISPC_FCLK source for
50562306a36Sopenharmony_ci		 * OMAP2 and OMAP3 */
50662306a36Sopenharmony_ci		return dss.dispc_clk_source;
50762306a36Sopenharmony_ci	}
50862306a36Sopenharmony_ci}
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_cibool dss_div_calc(unsigned long pck, unsigned long fck_min,
51162306a36Sopenharmony_ci		dss_div_calc_func func, void *data)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	int fckd, fckd_start, fckd_stop;
51462306a36Sopenharmony_ci	unsigned long fck;
51562306a36Sopenharmony_ci	unsigned long fck_hw_max;
51662306a36Sopenharmony_ci	unsigned long fckd_hw_max;
51762306a36Sopenharmony_ci	unsigned long prate;
51862306a36Sopenharmony_ci	unsigned m;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	if (dss.parent_clk == NULL) {
52362306a36Sopenharmony_ci		unsigned pckd;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci		pckd = fck_hw_max / pck;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci		fck = pck * pckd;
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci		fck = clk_round_rate(dss.dss_clk, fck);
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci		return func(fck, data);
53262306a36Sopenharmony_ci	}
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	fckd_hw_max = dss.feat->fck_div_max;
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_ci	m = dss.feat->dss_fck_multiplier;
53762306a36Sopenharmony_ci	prate = clk_get_rate(dss.parent_clk);
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	fck_min = fck_min ? fck_min : 1;
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	fckd_start = min(prate * m / fck_min, fckd_hw_max);
54262306a36Sopenharmony_ci	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
54562306a36Sopenharmony_ci		fck = DIV_ROUND_UP(prate, fckd) * m;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci		if (func(fck, data))
54862306a36Sopenharmony_ci			return true;
54962306a36Sopenharmony_ci	}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	return false;
55262306a36Sopenharmony_ci}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ciint dss_set_fck_rate(unsigned long rate)
55562306a36Sopenharmony_ci{
55662306a36Sopenharmony_ci	int r;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	DSSDBG("set fck to %lu\n", rate);
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	r = clk_set_rate(dss.dss_clk, rate);
56162306a36Sopenharmony_ci	if (r)
56262306a36Sopenharmony_ci		return r;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	WARN_ONCE(dss.dss_clk_rate != rate,
56762306a36Sopenharmony_ci			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
56862306a36Sopenharmony_ci			rate);
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	return 0;
57162306a36Sopenharmony_ci}
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ciunsigned long dss_get_dispc_clk_rate(void)
57462306a36Sopenharmony_ci{
57562306a36Sopenharmony_ci	return dss.dss_clk_rate;
57662306a36Sopenharmony_ci}
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic int dss_setup_default_clock(void)
57962306a36Sopenharmony_ci{
58062306a36Sopenharmony_ci	unsigned long max_dss_fck, prate;
58162306a36Sopenharmony_ci	unsigned long fck;
58262306a36Sopenharmony_ci	unsigned fck_div;
58362306a36Sopenharmony_ci	int r;
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	if (dss.parent_clk == NULL) {
58862306a36Sopenharmony_ci		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
58962306a36Sopenharmony_ci	} else {
59062306a36Sopenharmony_ci		prate = clk_get_rate(dss.parent_clk);
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
59362306a36Sopenharmony_ci				max_dss_fck);
59462306a36Sopenharmony_ci		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
59562306a36Sopenharmony_ci	}
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	r = dss_set_fck_rate(fck);
59862306a36Sopenharmony_ci	if (r)
59962306a36Sopenharmony_ci		return r;
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	return 0;
60262306a36Sopenharmony_ci}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_civoid dss_set_venc_output(enum omap_dss_venc_type type)
60562306a36Sopenharmony_ci{
60662306a36Sopenharmony_ci	int l = 0;
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
60962306a36Sopenharmony_ci		l = 0;
61062306a36Sopenharmony_ci	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
61162306a36Sopenharmony_ci		l = 1;
61262306a36Sopenharmony_ci	else
61362306a36Sopenharmony_ci		BUG();
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	/* venc out selection. 0 = comp, 1 = svideo */
61662306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
61762306a36Sopenharmony_ci}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_civoid dss_set_dac_pwrdn_bgz(bool enable)
62062306a36Sopenharmony_ci{
62162306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
62262306a36Sopenharmony_ci}
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_civoid dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
62562306a36Sopenharmony_ci{
62662306a36Sopenharmony_ci	enum omap_display_type dp;
62762306a36Sopenharmony_ci	dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci	/* Complain about invalid selections */
63062306a36Sopenharmony_ci	WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
63162306a36Sopenharmony_ci	WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ci	/* Select only if we have options */
63462306a36Sopenharmony_ci	if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
63562306a36Sopenharmony_ci		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
63662306a36Sopenharmony_ci}
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_cienum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
63962306a36Sopenharmony_ci{
64062306a36Sopenharmony_ci	enum omap_display_type displays;
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
64362306a36Sopenharmony_ci	if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
64462306a36Sopenharmony_ci		return DSS_VENC_TV_CLK;
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci	if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
64762306a36Sopenharmony_ci		return DSS_HDMI_M_PCLK;
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	return REG_GET(DSS_CONTROL, 15, 15);
65062306a36Sopenharmony_ci}
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_cistatic int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
65362306a36Sopenharmony_ci{
65462306a36Sopenharmony_ci	if (channel != OMAP_DSS_CHANNEL_LCD)
65562306a36Sopenharmony_ci		return -EINVAL;
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	return 0;
65862306a36Sopenharmony_ci}
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_cistatic int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
66162306a36Sopenharmony_ci{
66262306a36Sopenharmony_ci	int val;
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	switch (channel) {
66562306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD2:
66662306a36Sopenharmony_ci		val = 0;
66762306a36Sopenharmony_ci		break;
66862306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_DIGIT:
66962306a36Sopenharmony_ci		val = 1;
67062306a36Sopenharmony_ci		break;
67162306a36Sopenharmony_ci	default:
67262306a36Sopenharmony_ci		return -EINVAL;
67362306a36Sopenharmony_ci	}
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	return 0;
67862306a36Sopenharmony_ci}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
68162306a36Sopenharmony_ci{
68262306a36Sopenharmony_ci	int val;
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	switch (channel) {
68562306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD:
68662306a36Sopenharmony_ci		val = 1;
68762306a36Sopenharmony_ci		break;
68862306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD2:
68962306a36Sopenharmony_ci		val = 2;
69062306a36Sopenharmony_ci		break;
69162306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_LCD3:
69262306a36Sopenharmony_ci		val = 3;
69362306a36Sopenharmony_ci		break;
69462306a36Sopenharmony_ci	case OMAP_DSS_CHANNEL_DIGIT:
69562306a36Sopenharmony_ci		val = 0;
69662306a36Sopenharmony_ci		break;
69762306a36Sopenharmony_ci	default:
69862306a36Sopenharmony_ci		return -EINVAL;
69962306a36Sopenharmony_ci	}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	return 0;
70462306a36Sopenharmony_ci}
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
70762306a36Sopenharmony_ci{
70862306a36Sopenharmony_ci	switch (port) {
70962306a36Sopenharmony_ci	case 0:
71062306a36Sopenharmony_ci		return dss_dpi_select_source_omap5(port, channel);
71162306a36Sopenharmony_ci	case 1:
71262306a36Sopenharmony_ci		if (channel != OMAP_DSS_CHANNEL_LCD2)
71362306a36Sopenharmony_ci			return -EINVAL;
71462306a36Sopenharmony_ci		break;
71562306a36Sopenharmony_ci	case 2:
71662306a36Sopenharmony_ci		if (channel != OMAP_DSS_CHANNEL_LCD3)
71762306a36Sopenharmony_ci			return -EINVAL;
71862306a36Sopenharmony_ci		break;
71962306a36Sopenharmony_ci	default:
72062306a36Sopenharmony_ci		return -EINVAL;
72162306a36Sopenharmony_ci	}
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	return 0;
72462306a36Sopenharmony_ci}
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ciint dss_dpi_select_source(int port, enum omap_channel channel)
72762306a36Sopenharmony_ci{
72862306a36Sopenharmony_ci	return dss.feat->dpi_select_source(port, channel);
72962306a36Sopenharmony_ci}
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_cistatic int dss_get_clocks(void)
73262306a36Sopenharmony_ci{
73362306a36Sopenharmony_ci	struct clk *clk;
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	clk = devm_clk_get(&dss.pdev->dev, "fck");
73662306a36Sopenharmony_ci	if (IS_ERR(clk)) {
73762306a36Sopenharmony_ci		DSSERR("can't get clock fck\n");
73862306a36Sopenharmony_ci		return PTR_ERR(clk);
73962306a36Sopenharmony_ci	}
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	dss.dss_clk = clk;
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci	if (dss.feat->parent_clk_name) {
74462306a36Sopenharmony_ci		clk = clk_get(NULL, dss.feat->parent_clk_name);
74562306a36Sopenharmony_ci		if (IS_ERR(clk)) {
74662306a36Sopenharmony_ci			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
74762306a36Sopenharmony_ci			return PTR_ERR(clk);
74862306a36Sopenharmony_ci		}
74962306a36Sopenharmony_ci	} else {
75062306a36Sopenharmony_ci		clk = NULL;
75162306a36Sopenharmony_ci	}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	dss.parent_clk = clk;
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci	return 0;
75662306a36Sopenharmony_ci}
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_cistatic void dss_put_clocks(void)
75962306a36Sopenharmony_ci{
76062306a36Sopenharmony_ci	if (dss.parent_clk)
76162306a36Sopenharmony_ci		clk_put(dss.parent_clk);
76262306a36Sopenharmony_ci}
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ciint dss_runtime_get(void)
76562306a36Sopenharmony_ci{
76662306a36Sopenharmony_ci	int r;
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	DSSDBG("dss_runtime_get\n");
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ci	r = pm_runtime_resume_and_get(&dss.pdev->dev);
77162306a36Sopenharmony_ci	if (WARN_ON(r < 0))
77262306a36Sopenharmony_ci		return r;
77362306a36Sopenharmony_ci	return 0;
77462306a36Sopenharmony_ci}
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_civoid dss_runtime_put(void)
77762306a36Sopenharmony_ci{
77862306a36Sopenharmony_ci	int r;
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	DSSDBG("dss_runtime_put\n");
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci	r = pm_runtime_put_sync(&dss.pdev->dev);
78362306a36Sopenharmony_ci	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
78462306a36Sopenharmony_ci}
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci/* DEBUGFS */
78762306a36Sopenharmony_ci#if defined(CONFIG_FB_OMAP2_DSS_DEBUGFS)
78862306a36Sopenharmony_civoid dss_debug_dump_clocks(struct seq_file *s)
78962306a36Sopenharmony_ci{
79062306a36Sopenharmony_ci	dss_dump_clocks(s);
79162306a36Sopenharmony_ci	dispc_dump_clocks(s);
79262306a36Sopenharmony_ci#ifdef CONFIG_FB_OMAP2_DSS_DSI
79362306a36Sopenharmony_ci	dsi_dump_clocks(s);
79462306a36Sopenharmony_ci#endif
79562306a36Sopenharmony_ci}
79662306a36Sopenharmony_ci#endif
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_cistatic const enum omap_display_type omap2plus_ports[] = {
80062306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_DPI,
80162306a36Sopenharmony_ci};
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_cistatic const enum omap_display_type omap34xx_ports[] = {
80462306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_DPI,
80562306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_SDI,
80662306a36Sopenharmony_ci};
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic const enum omap_display_type dra7xx_ports[] = {
80962306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_DPI,
81062306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_DPI,
81162306a36Sopenharmony_ci	OMAP_DISPLAY_TYPE_DPI,
81262306a36Sopenharmony_ci};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_cistatic const struct dss_features omap24xx_dss_feats = {
81562306a36Sopenharmony_ci	/*
81662306a36Sopenharmony_ci	 * fck div max is really 16, but the divider range has gaps. The range
81762306a36Sopenharmony_ci	 * from 1 to 6 has no gaps, so let's use that as a max.
81862306a36Sopenharmony_ci	 */
81962306a36Sopenharmony_ci	.fck_div_max		=	6,
82062306a36Sopenharmony_ci	.dss_fck_multiplier	=	2,
82162306a36Sopenharmony_ci	.parent_clk_name	=	"core_ck",
82262306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
82362306a36Sopenharmony_ci	.ports			=	omap2plus_ports,
82462306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
82562306a36Sopenharmony_ci};
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_cistatic const struct dss_features omap34xx_dss_feats = {
82862306a36Sopenharmony_ci	.fck_div_max		=	16,
82962306a36Sopenharmony_ci	.dss_fck_multiplier	=	2,
83062306a36Sopenharmony_ci	.parent_clk_name	=	"dpll4_ck",
83162306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
83262306a36Sopenharmony_ci	.ports			=	omap34xx_ports,
83362306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
83462306a36Sopenharmony_ci};
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_cistatic const struct dss_features omap3630_dss_feats = {
83762306a36Sopenharmony_ci	.fck_div_max		=	31,
83862306a36Sopenharmony_ci	.dss_fck_multiplier	=	1,
83962306a36Sopenharmony_ci	.parent_clk_name	=	"dpll4_ck",
84062306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
84162306a36Sopenharmony_ci	.ports			=	omap2plus_ports,
84262306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
84362306a36Sopenharmony_ci};
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_cistatic const struct dss_features omap44xx_dss_feats = {
84662306a36Sopenharmony_ci	.fck_div_max		=	32,
84762306a36Sopenharmony_ci	.dss_fck_multiplier	=	1,
84862306a36Sopenharmony_ci	.parent_clk_name	=	"dpll_per_x2_ck",
84962306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap4,
85062306a36Sopenharmony_ci	.ports			=	omap2plus_ports,
85162306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
85262306a36Sopenharmony_ci};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cistatic const struct dss_features omap54xx_dss_feats = {
85562306a36Sopenharmony_ci	.fck_div_max		=	64,
85662306a36Sopenharmony_ci	.dss_fck_multiplier	=	1,
85762306a36Sopenharmony_ci	.parent_clk_name	=	"dpll_per_x2_ck",
85862306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap5,
85962306a36Sopenharmony_ci	.ports			=	omap2plus_ports,
86062306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
86162306a36Sopenharmony_ci};
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_cistatic const struct dss_features am43xx_dss_feats = {
86462306a36Sopenharmony_ci	.fck_div_max		=	0,
86562306a36Sopenharmony_ci	.dss_fck_multiplier	=	0,
86662306a36Sopenharmony_ci	.parent_clk_name	=	NULL,
86762306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
86862306a36Sopenharmony_ci	.ports			=	omap2plus_ports,
86962306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
87062306a36Sopenharmony_ci};
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_cistatic const struct dss_features dra7xx_dss_feats = {
87362306a36Sopenharmony_ci	.fck_div_max		=	64,
87462306a36Sopenharmony_ci	.dss_fck_multiplier	=	1,
87562306a36Sopenharmony_ci	.parent_clk_name	=	"dpll_per_x2_ck",
87662306a36Sopenharmony_ci	.dpi_select_source	=	&dss_dpi_select_source_dra7xx,
87762306a36Sopenharmony_ci	.ports			=	dra7xx_ports,
87862306a36Sopenharmony_ci	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
87962306a36Sopenharmony_ci};
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic const struct dss_features *dss_get_features(void)
88262306a36Sopenharmony_ci{
88362306a36Sopenharmony_ci	switch (omapdss_get_version()) {
88462306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP24xx:
88562306a36Sopenharmony_ci		return &omap24xx_dss_feats;
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP34xx_ES1:
88862306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP34xx_ES3:
88962306a36Sopenharmony_ci	case OMAPDSS_VER_AM35xx:
89062306a36Sopenharmony_ci		return &omap34xx_dss_feats;
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP3630:
89362306a36Sopenharmony_ci		return &omap3630_dss_feats;
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP4430_ES1:
89662306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP4430_ES2:
89762306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP4:
89862306a36Sopenharmony_ci		return &omap44xx_dss_feats;
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_ci	case OMAPDSS_VER_OMAP5:
90162306a36Sopenharmony_ci		return &omap54xx_dss_feats;
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci	case OMAPDSS_VER_AM43xx:
90462306a36Sopenharmony_ci		return &am43xx_dss_feats;
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	case OMAPDSS_VER_DRA7xx:
90762306a36Sopenharmony_ci		return &dra7xx_dss_feats;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	default:
91062306a36Sopenharmony_ci		return NULL;
91162306a36Sopenharmony_ci	}
91262306a36Sopenharmony_ci}
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic void dss_uninit_ports(struct platform_device *pdev);
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic int dss_init_ports(struct platform_device *pdev)
91762306a36Sopenharmony_ci{
91862306a36Sopenharmony_ci	struct device_node *parent = pdev->dev.of_node;
91962306a36Sopenharmony_ci	struct device_node *port;
92062306a36Sopenharmony_ci	int r, ret = 0;
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	if (parent == NULL)
92362306a36Sopenharmony_ci		return 0;
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_ci	port = omapdss_of_get_next_port(parent, NULL);
92662306a36Sopenharmony_ci	if (!port)
92762306a36Sopenharmony_ci		return 0;
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	if (dss.feat->num_ports == 0)
93062306a36Sopenharmony_ci		return 0;
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	do {
93362306a36Sopenharmony_ci		enum omap_display_type port_type;
93462306a36Sopenharmony_ci		u32 reg;
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci		r = of_property_read_u32(port, "reg", &reg);
93762306a36Sopenharmony_ci		if (r)
93862306a36Sopenharmony_ci			reg = 0;
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_ci		if (reg >= dss.feat->num_ports)
94162306a36Sopenharmony_ci			continue;
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci		port_type = dss.feat->ports[reg];
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci		switch (port_type) {
94662306a36Sopenharmony_ci		case OMAP_DISPLAY_TYPE_DPI:
94762306a36Sopenharmony_ci			ret = dpi_init_port(pdev, port);
94862306a36Sopenharmony_ci			break;
94962306a36Sopenharmony_ci		case OMAP_DISPLAY_TYPE_SDI:
95062306a36Sopenharmony_ci			ret = sdi_init_port(pdev, port);
95162306a36Sopenharmony_ci			break;
95262306a36Sopenharmony_ci		default:
95362306a36Sopenharmony_ci			break;
95462306a36Sopenharmony_ci		}
95562306a36Sopenharmony_ci	} while (!ret &&
95662306a36Sopenharmony_ci		 (port = omapdss_of_get_next_port(parent, port)) != NULL);
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_ci	if (ret)
95962306a36Sopenharmony_ci		dss_uninit_ports(pdev);
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_ci	return ret;
96262306a36Sopenharmony_ci}
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_cistatic void dss_uninit_ports(struct platform_device *pdev)
96562306a36Sopenharmony_ci{
96662306a36Sopenharmony_ci	struct device_node *parent = pdev->dev.of_node;
96762306a36Sopenharmony_ci	struct device_node *port;
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_ci	if (parent == NULL)
97062306a36Sopenharmony_ci		return;
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_ci	port = omapdss_of_get_next_port(parent, NULL);
97362306a36Sopenharmony_ci	if (!port)
97462306a36Sopenharmony_ci		return;
97562306a36Sopenharmony_ci
97662306a36Sopenharmony_ci	if (dss.feat->num_ports == 0)
97762306a36Sopenharmony_ci		return;
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_ci	do {
98062306a36Sopenharmony_ci		enum omap_display_type port_type;
98162306a36Sopenharmony_ci		u32 reg;
98262306a36Sopenharmony_ci		int r;
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_ci		r = of_property_read_u32(port, "reg", &reg);
98562306a36Sopenharmony_ci		if (r)
98662306a36Sopenharmony_ci			reg = 0;
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci		if (reg >= dss.feat->num_ports)
98962306a36Sopenharmony_ci			continue;
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci		port_type = dss.feat->ports[reg];
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci		switch (port_type) {
99462306a36Sopenharmony_ci		case OMAP_DISPLAY_TYPE_DPI:
99562306a36Sopenharmony_ci			dpi_uninit_port(port);
99662306a36Sopenharmony_ci			break;
99762306a36Sopenharmony_ci		case OMAP_DISPLAY_TYPE_SDI:
99862306a36Sopenharmony_ci			sdi_uninit_port(port);
99962306a36Sopenharmony_ci			break;
100062306a36Sopenharmony_ci		default:
100162306a36Sopenharmony_ci			break;
100262306a36Sopenharmony_ci		}
100362306a36Sopenharmony_ci	} while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
100462306a36Sopenharmony_ci}
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cistatic int dss_video_pll_probe(struct platform_device *pdev)
100762306a36Sopenharmony_ci{
100862306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
100962306a36Sopenharmony_ci	struct regulator *pll_regulator;
101062306a36Sopenharmony_ci	int r;
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	if (!np)
101362306a36Sopenharmony_ci		return 0;
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
101662306a36Sopenharmony_ci		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
101762306a36Sopenharmony_ci			"syscon-pll-ctrl");
101862306a36Sopenharmony_ci		if (IS_ERR(dss.syscon_pll_ctrl)) {
101962306a36Sopenharmony_ci			dev_err(&pdev->dev,
102062306a36Sopenharmony_ci				"failed to get syscon-pll-ctrl regmap\n");
102162306a36Sopenharmony_ci			return PTR_ERR(dss.syscon_pll_ctrl);
102262306a36Sopenharmony_ci		}
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_ci		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
102562306a36Sopenharmony_ci				&dss.syscon_pll_ctrl_offset)) {
102662306a36Sopenharmony_ci			dev_err(&pdev->dev,
102762306a36Sopenharmony_ci				"failed to get syscon-pll-ctrl offset\n");
102862306a36Sopenharmony_ci			return -EINVAL;
102962306a36Sopenharmony_ci		}
103062306a36Sopenharmony_ci	}
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
103362306a36Sopenharmony_ci	if (IS_ERR(pll_regulator)) {
103462306a36Sopenharmony_ci		r = PTR_ERR(pll_regulator);
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci		switch (r) {
103762306a36Sopenharmony_ci		case -ENOENT:
103862306a36Sopenharmony_ci			pll_regulator = NULL;
103962306a36Sopenharmony_ci			break;
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_ci		case -EPROBE_DEFER:
104262306a36Sopenharmony_ci			return -EPROBE_DEFER;
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci		default:
104562306a36Sopenharmony_ci			DSSERR("can't get DPLL VDDA regulator\n");
104662306a36Sopenharmony_ci			return r;
104762306a36Sopenharmony_ci		}
104862306a36Sopenharmony_ci	}
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_ci	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
105162306a36Sopenharmony_ci		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
105262306a36Sopenharmony_ci		if (IS_ERR(dss.video1_pll))
105362306a36Sopenharmony_ci			return PTR_ERR(dss.video1_pll);
105462306a36Sopenharmony_ci	}
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
105762306a36Sopenharmony_ci		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
105862306a36Sopenharmony_ci		if (IS_ERR(dss.video2_pll)) {
105962306a36Sopenharmony_ci			dss_video_pll_uninit(dss.video1_pll);
106062306a36Sopenharmony_ci			return PTR_ERR(dss.video2_pll);
106162306a36Sopenharmony_ci		}
106262306a36Sopenharmony_ci	}
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci	return 0;
106562306a36Sopenharmony_ci}
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_ci/* DSS HW IP initialisation */
106862306a36Sopenharmony_cistatic int dss_bind(struct device *dev)
106962306a36Sopenharmony_ci{
107062306a36Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
107162306a36Sopenharmony_ci	struct resource *dss_mem;
107262306a36Sopenharmony_ci	u32 rev;
107362306a36Sopenharmony_ci	int r;
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_ci	dss.pdev = pdev;
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_ci	dss.feat = dss_get_features();
107862306a36Sopenharmony_ci	if (!dss.feat)
107962306a36Sopenharmony_ci		return -ENODEV;
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_ci	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
108262306a36Sopenharmony_ci	if (!dss_mem) {
108362306a36Sopenharmony_ci		DSSERR("can't get IORESOURCE_MEM DSS\n");
108462306a36Sopenharmony_ci		return -EINVAL;
108562306a36Sopenharmony_ci	}
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_ci	dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
108862306a36Sopenharmony_ci				resource_size(dss_mem));
108962306a36Sopenharmony_ci	if (!dss.base) {
109062306a36Sopenharmony_ci		DSSERR("can't ioremap DSS\n");
109162306a36Sopenharmony_ci		return -ENOMEM;
109262306a36Sopenharmony_ci	}
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ci	r = dss_get_clocks();
109562306a36Sopenharmony_ci	if (r)
109662306a36Sopenharmony_ci		return r;
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	r = dss_setup_default_clock();
109962306a36Sopenharmony_ci	if (r)
110062306a36Sopenharmony_ci		goto err_setup_clocks;
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_ci	r = dss_video_pll_probe(pdev);
110362306a36Sopenharmony_ci	if (r)
110462306a36Sopenharmony_ci		goto err_pll_init;
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_ci	r = dss_init_ports(pdev);
110762306a36Sopenharmony_ci	if (r)
110862306a36Sopenharmony_ci		goto err_init_ports;
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci	r = dss_runtime_get();
111362306a36Sopenharmony_ci	if (r)
111462306a36Sopenharmony_ci		goto err_runtime_get;
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_ci	/* Select DPLL */
111962306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci	dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci#ifdef CONFIG_FB_OMAP2_DSS_VENC
112462306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
112562306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
112662306a36Sopenharmony_ci	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
112762306a36Sopenharmony_ci#endif
112862306a36Sopenharmony_ci	dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
112962306a36Sopenharmony_ci	dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
113062306a36Sopenharmony_ci	dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
113162306a36Sopenharmony_ci	dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
113262306a36Sopenharmony_ci	dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci	rev = dss_read_reg(DSS_REVISION);
113562306a36Sopenharmony_ci	printk(KERN_INFO "OMAP DSS rev %d.%d\n",
113662306a36Sopenharmony_ci			FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	dss_runtime_put();
113962306a36Sopenharmony_ci
114062306a36Sopenharmony_ci	r = component_bind_all(&pdev->dev, NULL);
114162306a36Sopenharmony_ci	if (r)
114262306a36Sopenharmony_ci		goto err_component;
114362306a36Sopenharmony_ci
114462306a36Sopenharmony_ci	dss_debugfs_create_file("dss", dss_dump_regs);
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_ci	pm_set_vt_switch(0);
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_ci	dss_initialized = true;
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	return 0;
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_cierr_component:
115362306a36Sopenharmony_cierr_runtime_get:
115462306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
115562306a36Sopenharmony_ci	dss_uninit_ports(pdev);
115662306a36Sopenharmony_cierr_init_ports:
115762306a36Sopenharmony_ci	if (dss.video1_pll)
115862306a36Sopenharmony_ci		dss_video_pll_uninit(dss.video1_pll);
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_ci	if (dss.video2_pll)
116162306a36Sopenharmony_ci		dss_video_pll_uninit(dss.video2_pll);
116262306a36Sopenharmony_cierr_pll_init:
116362306a36Sopenharmony_cierr_setup_clocks:
116462306a36Sopenharmony_ci	dss_put_clocks();
116562306a36Sopenharmony_ci	return r;
116662306a36Sopenharmony_ci}
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic void dss_unbind(struct device *dev)
116962306a36Sopenharmony_ci{
117062306a36Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci	dss_initialized = false;
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci	component_unbind_all(&pdev->dev, NULL);
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_ci	if (dss.video1_pll)
117762306a36Sopenharmony_ci		dss_video_pll_uninit(dss.video1_pll);
117862306a36Sopenharmony_ci
117962306a36Sopenharmony_ci	if (dss.video2_pll)
118062306a36Sopenharmony_ci		dss_video_pll_uninit(dss.video2_pll);
118162306a36Sopenharmony_ci
118262306a36Sopenharmony_ci	dss_uninit_ports(pdev);
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
118562306a36Sopenharmony_ci
118662306a36Sopenharmony_ci	dss_put_clocks();
118762306a36Sopenharmony_ci}
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic const struct component_master_ops dss_component_ops = {
119062306a36Sopenharmony_ci	.bind = dss_bind,
119162306a36Sopenharmony_ci	.unbind = dss_unbind,
119262306a36Sopenharmony_ci};
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_cistatic int dss_add_child_component(struct device *dev, void *data)
119562306a36Sopenharmony_ci{
119662306a36Sopenharmony_ci	struct component_match **match = data;
119762306a36Sopenharmony_ci
119862306a36Sopenharmony_ci	/*
119962306a36Sopenharmony_ci	 * HACK
120062306a36Sopenharmony_ci	 * We don't have a working driver for rfbi, so skip it here always.
120162306a36Sopenharmony_ci	 * Otherwise dss will never get probed successfully, as it will wait
120262306a36Sopenharmony_ci	 * for rfbi to get probed.
120362306a36Sopenharmony_ci	 */
120462306a36Sopenharmony_ci	if (strstr(dev_name(dev), "rfbi"))
120562306a36Sopenharmony_ci		return 0;
120662306a36Sopenharmony_ci
120762306a36Sopenharmony_ci	component_match_add(dev->parent, match, component_compare_dev, dev);
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_ci	return 0;
121062306a36Sopenharmony_ci}
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cistatic int dss_probe(struct platform_device *pdev)
121362306a36Sopenharmony_ci{
121462306a36Sopenharmony_ci	struct component_match *match = NULL;
121562306a36Sopenharmony_ci	int r;
121662306a36Sopenharmony_ci
121762306a36Sopenharmony_ci	/* add all the child devices as components */
121862306a36Sopenharmony_ci	device_for_each_child(&pdev->dev, &match, dss_add_child_component);
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_ci	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
122162306a36Sopenharmony_ci	if (r)
122262306a36Sopenharmony_ci		return r;
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_ci	return 0;
122562306a36Sopenharmony_ci}
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_cistatic void dss_remove(struct platform_device *pdev)
122862306a36Sopenharmony_ci{
122962306a36Sopenharmony_ci	component_master_del(&pdev->dev, &dss_component_ops);
123062306a36Sopenharmony_ci}
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_cistatic int dss_runtime_suspend(struct device *dev)
123362306a36Sopenharmony_ci{
123462306a36Sopenharmony_ci	dss_save_context();
123562306a36Sopenharmony_ci	dss_set_min_bus_tput(dev, 0);
123662306a36Sopenharmony_ci
123762306a36Sopenharmony_ci	pinctrl_pm_select_sleep_state(dev);
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci	return 0;
124062306a36Sopenharmony_ci}
124162306a36Sopenharmony_ci
124262306a36Sopenharmony_cistatic int dss_runtime_resume(struct device *dev)
124362306a36Sopenharmony_ci{
124462306a36Sopenharmony_ci	int r;
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci	pinctrl_pm_select_default_state(dev);
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci	/*
124962306a36Sopenharmony_ci	 * Set an arbitrarily high tput request to ensure OPP100.
125062306a36Sopenharmony_ci	 * What we should really do is to make a request to stay in OPP100,
125162306a36Sopenharmony_ci	 * without any tput requirements, but that is not currently possible
125262306a36Sopenharmony_ci	 * via the PM layer.
125362306a36Sopenharmony_ci	 */
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_ci	r = dss_set_min_bus_tput(dev, 1000000000);
125662306a36Sopenharmony_ci	if (r)
125762306a36Sopenharmony_ci		return r;
125862306a36Sopenharmony_ci
125962306a36Sopenharmony_ci	dss_restore_context();
126062306a36Sopenharmony_ci	return 0;
126162306a36Sopenharmony_ci}
126262306a36Sopenharmony_ci
126362306a36Sopenharmony_cistatic const struct dev_pm_ops dss_pm_ops = {
126462306a36Sopenharmony_ci	.runtime_suspend = dss_runtime_suspend,
126562306a36Sopenharmony_ci	.runtime_resume = dss_runtime_resume,
126662306a36Sopenharmony_ci};
126762306a36Sopenharmony_ci
126862306a36Sopenharmony_cistatic const struct of_device_id dss_of_match[] = {
126962306a36Sopenharmony_ci	{ .compatible = "ti,omap2-dss", },
127062306a36Sopenharmony_ci	{ .compatible = "ti,omap3-dss", },
127162306a36Sopenharmony_ci	{ .compatible = "ti,omap4-dss", },
127262306a36Sopenharmony_ci	{ .compatible = "ti,omap5-dss", },
127362306a36Sopenharmony_ci	{ .compatible = "ti,dra7-dss", },
127462306a36Sopenharmony_ci	{},
127562306a36Sopenharmony_ci};
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, dss_of_match);
127862306a36Sopenharmony_ci
127962306a36Sopenharmony_cistatic struct platform_driver omap_dsshw_driver = {
128062306a36Sopenharmony_ci	.probe		= dss_probe,
128162306a36Sopenharmony_ci	.remove_new	= dss_remove,
128262306a36Sopenharmony_ci	.driver         = {
128362306a36Sopenharmony_ci		.name   = "omapdss_dss",
128462306a36Sopenharmony_ci		.pm	= &dss_pm_ops,
128562306a36Sopenharmony_ci		.of_match_table = dss_of_match,
128662306a36Sopenharmony_ci		.suppress_bind_attrs = true,
128762306a36Sopenharmony_ci	},
128862306a36Sopenharmony_ci};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ciint __init dss_init_platform_driver(void)
129162306a36Sopenharmony_ci{
129262306a36Sopenharmony_ci	return platform_driver_register(&omap_dsshw_driver);
129362306a36Sopenharmony_ci}
129462306a36Sopenharmony_ci
129562306a36Sopenharmony_civoid dss_uninit_platform_driver(void)
129662306a36Sopenharmony_ci{
129762306a36Sopenharmony_ci	platform_driver_unregister(&omap_dsshw_driver);
129862306a36Sopenharmony_ci}
1299