162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * linux/drivers/video/nvidia/nvidia.c - nVidia fb driver 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright 2004 Antonino Daplas <adaplas@pol.net> 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public 762306a36Sopenharmony_ci * License. See the file COPYING in the main directory of this archive 862306a36Sopenharmony_ci * for more details. 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/aperture.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/kernel.h> 1562306a36Sopenharmony_ci#include <linux/errno.h> 1662306a36Sopenharmony_ci#include <linux/string.h> 1762306a36Sopenharmony_ci#include <linux/mm.h> 1862306a36Sopenharmony_ci#include <linux/slab.h> 1962306a36Sopenharmony_ci#include <linux/delay.h> 2062306a36Sopenharmony_ci#include <linux/fb.h> 2162306a36Sopenharmony_ci#include <linux/init.h> 2262306a36Sopenharmony_ci#include <linux/pci.h> 2362306a36Sopenharmony_ci#include <linux/console.h> 2462306a36Sopenharmony_ci#include <linux/backlight.h> 2562306a36Sopenharmony_ci#ifdef CONFIG_BOOTX_TEXT 2662306a36Sopenharmony_ci#include <asm/btext.h> 2762306a36Sopenharmony_ci#endif 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include "nv_local.h" 3062306a36Sopenharmony_ci#include "nv_type.h" 3162306a36Sopenharmony_ci#include "nv_proto.h" 3262306a36Sopenharmony_ci#include "nv_dma.h" 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#ifdef CONFIG_FB_NVIDIA_DEBUG 3562306a36Sopenharmony_ci#define NVTRACE printk 3662306a36Sopenharmony_ci#else 3762306a36Sopenharmony_ci#define NVTRACE if (0) printk 3862306a36Sopenharmony_ci#endif 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define NVTRACE_ENTER(...) NVTRACE("%s START\n", __func__) 4162306a36Sopenharmony_ci#define NVTRACE_LEAVE(...) NVTRACE("%s END\n", __func__) 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#ifdef CONFIG_FB_NVIDIA_DEBUG 4462306a36Sopenharmony_ci#define assert(expr) \ 4562306a36Sopenharmony_ci if (!(expr)) { \ 4662306a36Sopenharmony_ci printk( "Assertion failed! %s,%s,%s,line=%d\n",\ 4762306a36Sopenharmony_ci #expr,__FILE__,__func__,__LINE__); \ 4862306a36Sopenharmony_ci BUG(); \ 4962306a36Sopenharmony_ci } 5062306a36Sopenharmony_ci#else 5162306a36Sopenharmony_ci#define assert(expr) 5262306a36Sopenharmony_ci#endif 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define PFX "nvidiafb: " 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/* HW cursor parameters */ 5762306a36Sopenharmony_ci#define MAX_CURS 32 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic const struct pci_device_id nvidiafb_pci_tbl[] = { 6062306a36Sopenharmony_ci {PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 6162306a36Sopenharmony_ci PCI_BASE_CLASS_DISPLAY << 16, 0xff0000, 0}, 6262306a36Sopenharmony_ci { 0, } 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, nvidiafb_pci_tbl); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci/* command line data, set in nvidiafb_setup() */ 6762306a36Sopenharmony_cistatic int flatpanel = -1; /* Autodetect later */ 6862306a36Sopenharmony_cistatic int fpdither = -1; 6962306a36Sopenharmony_cistatic int forceCRTC = -1; 7062306a36Sopenharmony_cistatic int hwcur = 0; 7162306a36Sopenharmony_cistatic int noaccel = 0; 7262306a36Sopenharmony_cistatic int noscale = 0; 7362306a36Sopenharmony_cistatic int paneltweak = 0; 7462306a36Sopenharmony_cistatic int vram = 0; 7562306a36Sopenharmony_cistatic int bpp = 8; 7662306a36Sopenharmony_cistatic int reverse_i2c; 7762306a36Sopenharmony_cistatic bool nomtrr = false; 7862306a36Sopenharmony_cistatic int backlight = IS_BUILTIN(CONFIG_PMAC_BACKLIGHT); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic char *mode_option = NULL; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic struct fb_fix_screeninfo nvidiafb_fix = { 8362306a36Sopenharmony_ci .type = FB_TYPE_PACKED_PIXELS, 8462306a36Sopenharmony_ci .xpanstep = 8, 8562306a36Sopenharmony_ci .ypanstep = 1, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct fb_var_screeninfo nvidiafb_default_var = { 8962306a36Sopenharmony_ci .xres = 640, 9062306a36Sopenharmony_ci .yres = 480, 9162306a36Sopenharmony_ci .xres_virtual = 640, 9262306a36Sopenharmony_ci .yres_virtual = 480, 9362306a36Sopenharmony_ci .bits_per_pixel = 8, 9462306a36Sopenharmony_ci .red = {0, 8, 0}, 9562306a36Sopenharmony_ci .green = {0, 8, 0}, 9662306a36Sopenharmony_ci .blue = {0, 8, 0}, 9762306a36Sopenharmony_ci .transp = {0, 0, 0}, 9862306a36Sopenharmony_ci .activate = FB_ACTIVATE_NOW, 9962306a36Sopenharmony_ci .height = -1, 10062306a36Sopenharmony_ci .width = -1, 10162306a36Sopenharmony_ci .pixclock = 39721, 10262306a36Sopenharmony_ci .left_margin = 40, 10362306a36Sopenharmony_ci .right_margin = 24, 10462306a36Sopenharmony_ci .upper_margin = 32, 10562306a36Sopenharmony_ci .lower_margin = 11, 10662306a36Sopenharmony_ci .hsync_len = 96, 10762306a36Sopenharmony_ci .vsync_len = 2, 10862306a36Sopenharmony_ci .vmode = FB_VMODE_NONINTERLACED 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic void nvidiafb_load_cursor_image(struct nvidia_par *par, u8 * data8, 11262306a36Sopenharmony_ci u16 bg, u16 fg, u32 w, u32 h) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci u32 *data = (u32 *) data8; 11562306a36Sopenharmony_ci int i, j, k = 0; 11662306a36Sopenharmony_ci u32 b, tmp; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci w = (w + 1) & ~1; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci for (i = 0; i < h; i++) { 12162306a36Sopenharmony_ci b = *data++; 12262306a36Sopenharmony_ci reverse_order(&b); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci for (j = 0; j < w / 2; j++) { 12562306a36Sopenharmony_ci tmp = 0; 12662306a36Sopenharmony_ci#if defined (__BIG_ENDIAN) 12762306a36Sopenharmony_ci tmp = (b & (1 << 31)) ? fg << 16 : bg << 16; 12862306a36Sopenharmony_ci b <<= 1; 12962306a36Sopenharmony_ci tmp |= (b & (1 << 31)) ? fg : bg; 13062306a36Sopenharmony_ci b <<= 1; 13162306a36Sopenharmony_ci#else 13262306a36Sopenharmony_ci tmp = (b & 1) ? fg : bg; 13362306a36Sopenharmony_ci b >>= 1; 13462306a36Sopenharmony_ci tmp |= (b & 1) ? fg << 16 : bg << 16; 13562306a36Sopenharmony_ci b >>= 1; 13662306a36Sopenharmony_ci#endif 13762306a36Sopenharmony_ci NV_WR32(&par->CURSOR[k++], 0, tmp); 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci k += (MAX_CURS - w) / 2; 14062306a36Sopenharmony_ci } 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic void nvidia_write_clut(struct nvidia_par *par, 14462306a36Sopenharmony_ci u8 regnum, u8 red, u8 green, u8 blue) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci NVWriteDacMask(par, 0xff); 14762306a36Sopenharmony_ci NVWriteDacWriteAddr(par, regnum); 14862306a36Sopenharmony_ci NVWriteDacData(par, red); 14962306a36Sopenharmony_ci NVWriteDacData(par, green); 15062306a36Sopenharmony_ci NVWriteDacData(par, blue); 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic void nvidia_read_clut(struct nvidia_par *par, 15462306a36Sopenharmony_ci u8 regnum, u8 * red, u8 * green, u8 * blue) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci NVWriteDacMask(par, 0xff); 15762306a36Sopenharmony_ci NVWriteDacReadAddr(par, regnum); 15862306a36Sopenharmony_ci *red = NVReadDacData(par); 15962306a36Sopenharmony_ci *green = NVReadDacData(par); 16062306a36Sopenharmony_ci *blue = NVReadDacData(par); 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic int nvidia_panel_tweak(struct nvidia_par *par, 16462306a36Sopenharmony_ci struct _riva_hw_state *state) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci int tweak = 0; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci if (par->paneltweak) { 16962306a36Sopenharmony_ci tweak = par->paneltweak; 17062306a36Sopenharmony_ci } else { 17162306a36Sopenharmony_ci /* Begin flat panel hacks. 17262306a36Sopenharmony_ci * This is unfortunate, but some chips need this register 17362306a36Sopenharmony_ci * tweaked or else you get artifacts where adjacent pixels are 17462306a36Sopenharmony_ci * swapped. There are no hard rules for what to set here so all 17562306a36Sopenharmony_ci * we can do is experiment and apply hacks. 17662306a36Sopenharmony_ci */ 17762306a36Sopenharmony_ci if (((par->Chipset & 0xffff) == 0x0328) && (state->bpp == 32)) { 17862306a36Sopenharmony_ci /* At least one NV34 laptop needs this workaround. */ 17962306a36Sopenharmony_ci tweak = -1; 18062306a36Sopenharmony_ci } 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci if ((par->Chipset & 0xfff0) == 0x0310) 18362306a36Sopenharmony_ci tweak = 1; 18462306a36Sopenharmony_ci /* end flat panel hacks */ 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci return tweak; 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic void nvidia_screen_off(struct nvidia_par *par, int on) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci unsigned char tmp; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (on) { 19562306a36Sopenharmony_ci /* 19662306a36Sopenharmony_ci * Turn off screen and disable sequencer. 19762306a36Sopenharmony_ci */ 19862306a36Sopenharmony_ci tmp = NVReadSeq(par, 0x01); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci NVWriteSeq(par, 0x00, 0x01); /* Synchronous Reset */ 20162306a36Sopenharmony_ci NVWriteSeq(par, 0x01, tmp | 0x20); /* disable the display */ 20262306a36Sopenharmony_ci } else { 20362306a36Sopenharmony_ci /* 20462306a36Sopenharmony_ci * Reenable sequencer, then turn on screen. 20562306a36Sopenharmony_ci */ 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci tmp = NVReadSeq(par, 0x01); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci NVWriteSeq(par, 0x01, tmp & ~0x20); /* reenable display */ 21062306a36Sopenharmony_ci NVWriteSeq(par, 0x00, 0x03); /* End Reset */ 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci} 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic void nvidia_save_vga(struct nvidia_par *par, 21562306a36Sopenharmony_ci struct _riva_hw_state *state) 21662306a36Sopenharmony_ci{ 21762306a36Sopenharmony_ci int i; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci NVTRACE_ENTER(); 22062306a36Sopenharmony_ci NVLockUnlock(par, 0); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci NVUnloadStateExt(par, state); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci state->misc_output = NVReadMiscOut(par); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci for (i = 0; i < NUM_CRT_REGS; i++) 22762306a36Sopenharmony_ci state->crtc[i] = NVReadCrtc(par, i); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci for (i = 0; i < NUM_ATC_REGS; i++) 23062306a36Sopenharmony_ci state->attr[i] = NVReadAttr(par, i); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci for (i = 0; i < NUM_GRC_REGS; i++) 23362306a36Sopenharmony_ci state->gra[i] = NVReadGr(par, i); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci for (i = 0; i < NUM_SEQ_REGS; i++) 23662306a36Sopenharmony_ci state->seq[i] = NVReadSeq(par, i); 23762306a36Sopenharmony_ci NVTRACE_LEAVE(); 23862306a36Sopenharmony_ci} 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci#undef DUMP_REG 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic void nvidia_write_regs(struct nvidia_par *par, 24362306a36Sopenharmony_ci struct _riva_hw_state *state) 24462306a36Sopenharmony_ci{ 24562306a36Sopenharmony_ci int i; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci NVTRACE_ENTER(); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci NVLoadStateExt(par, state); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci NVWriteMiscOut(par, state->misc_output); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci for (i = 1; i < NUM_SEQ_REGS; i++) { 25462306a36Sopenharmony_ci#ifdef DUMP_REG 25562306a36Sopenharmony_ci printk(" SEQ[%02x] = %08x\n", i, state->seq[i]); 25662306a36Sopenharmony_ci#endif 25762306a36Sopenharmony_ci NVWriteSeq(par, i, state->seq[i]); 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 of CRTC[17] */ 26162306a36Sopenharmony_ci NVWriteCrtc(par, 0x11, state->crtc[0x11] & ~0x80); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci for (i = 0; i < NUM_CRT_REGS; i++) { 26462306a36Sopenharmony_ci switch (i) { 26562306a36Sopenharmony_ci case 0x19: 26662306a36Sopenharmony_ci case 0x20 ... 0x40: 26762306a36Sopenharmony_ci break; 26862306a36Sopenharmony_ci default: 26962306a36Sopenharmony_ci#ifdef DUMP_REG 27062306a36Sopenharmony_ci printk("CRTC[%02x] = %08x\n", i, state->crtc[i]); 27162306a36Sopenharmony_ci#endif 27262306a36Sopenharmony_ci NVWriteCrtc(par, i, state->crtc[i]); 27362306a36Sopenharmony_ci } 27462306a36Sopenharmony_ci } 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci for (i = 0; i < NUM_GRC_REGS; i++) { 27762306a36Sopenharmony_ci#ifdef DUMP_REG 27862306a36Sopenharmony_ci printk(" GRA[%02x] = %08x\n", i, state->gra[i]); 27962306a36Sopenharmony_ci#endif 28062306a36Sopenharmony_ci NVWriteGr(par, i, state->gra[i]); 28162306a36Sopenharmony_ci } 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci for (i = 0; i < NUM_ATC_REGS; i++) { 28462306a36Sopenharmony_ci#ifdef DUMP_REG 28562306a36Sopenharmony_ci printk("ATTR[%02x] = %08x\n", i, state->attr[i]); 28662306a36Sopenharmony_ci#endif 28762306a36Sopenharmony_ci NVWriteAttr(par, i, state->attr[i]); 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci NVTRACE_LEAVE(); 29162306a36Sopenharmony_ci} 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic int nvidia_calc_regs(struct fb_info *info) 29462306a36Sopenharmony_ci{ 29562306a36Sopenharmony_ci struct nvidia_par *par = info->par; 29662306a36Sopenharmony_ci struct _riva_hw_state *state = &par->ModeReg; 29762306a36Sopenharmony_ci int i, depth = fb_get_color_depth(&info->var, &info->fix); 29862306a36Sopenharmony_ci int h_display = info->var.xres / 8 - 1; 29962306a36Sopenharmony_ci int h_start = (info->var.xres + info->var.right_margin) / 8 - 1; 30062306a36Sopenharmony_ci int h_end = (info->var.xres + info->var.right_margin + 30162306a36Sopenharmony_ci info->var.hsync_len) / 8 - 1; 30262306a36Sopenharmony_ci int h_total = (info->var.xres + info->var.right_margin + 30362306a36Sopenharmony_ci info->var.hsync_len + info->var.left_margin) / 8 - 5; 30462306a36Sopenharmony_ci int h_blank_s = h_display; 30562306a36Sopenharmony_ci int h_blank_e = h_total + 4; 30662306a36Sopenharmony_ci int v_display = info->var.yres - 1; 30762306a36Sopenharmony_ci int v_start = info->var.yres + info->var.lower_margin - 1; 30862306a36Sopenharmony_ci int v_end = (info->var.yres + info->var.lower_margin + 30962306a36Sopenharmony_ci info->var.vsync_len) - 1; 31062306a36Sopenharmony_ci int v_total = (info->var.yres + info->var.lower_margin + 31162306a36Sopenharmony_ci info->var.vsync_len + info->var.upper_margin) - 2; 31262306a36Sopenharmony_ci int v_blank_s = v_display; 31362306a36Sopenharmony_ci int v_blank_e = v_total + 1; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* 31662306a36Sopenharmony_ci * Set all CRTC values. 31762306a36Sopenharmony_ci */ 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci if (info->var.vmode & FB_VMODE_INTERLACED) 32062306a36Sopenharmony_ci v_total |= 1; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci if (par->FlatPanel == 1) { 32362306a36Sopenharmony_ci v_start = v_total - 3; 32462306a36Sopenharmony_ci v_end = v_total - 2; 32562306a36Sopenharmony_ci v_blank_s = v_start; 32662306a36Sopenharmony_ci h_start = h_total - 5; 32762306a36Sopenharmony_ci h_end = h_total - 2; 32862306a36Sopenharmony_ci h_blank_e = h_total + 4; 32962306a36Sopenharmony_ci } 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci state->crtc[0x0] = Set8Bits(h_total); 33262306a36Sopenharmony_ci state->crtc[0x1] = Set8Bits(h_display); 33362306a36Sopenharmony_ci state->crtc[0x2] = Set8Bits(h_blank_s); 33462306a36Sopenharmony_ci state->crtc[0x3] = SetBitField(h_blank_e, 4: 0, 4:0) 33562306a36Sopenharmony_ci | SetBit(7); 33662306a36Sopenharmony_ci state->crtc[0x4] = Set8Bits(h_start); 33762306a36Sopenharmony_ci state->crtc[0x5] = SetBitField(h_blank_e, 5: 5, 7:7) 33862306a36Sopenharmony_ci | SetBitField(h_end, 4: 0, 4:0); 33962306a36Sopenharmony_ci state->crtc[0x6] = SetBitField(v_total, 7: 0, 7:0); 34062306a36Sopenharmony_ci state->crtc[0x7] = SetBitField(v_total, 8: 8, 0:0) 34162306a36Sopenharmony_ci | SetBitField(v_display, 8: 8, 1:1) 34262306a36Sopenharmony_ci | SetBitField(v_start, 8: 8, 2:2) 34362306a36Sopenharmony_ci | SetBitField(v_blank_s, 8: 8, 3:3) 34462306a36Sopenharmony_ci | SetBit(4) 34562306a36Sopenharmony_ci | SetBitField(v_total, 9: 9, 5:5) 34662306a36Sopenharmony_ci | SetBitField(v_display, 9: 9, 6:6) 34762306a36Sopenharmony_ci | SetBitField(v_start, 9: 9, 7:7); 34862306a36Sopenharmony_ci state->crtc[0x9] = SetBitField(v_blank_s, 9: 9, 5:5) 34962306a36Sopenharmony_ci | SetBit(6) 35062306a36Sopenharmony_ci | ((info->var.vmode & FB_VMODE_DOUBLE) ? 0x80 : 0x00); 35162306a36Sopenharmony_ci state->crtc[0x10] = Set8Bits(v_start); 35262306a36Sopenharmony_ci state->crtc[0x11] = SetBitField(v_end, 3: 0, 3:0) | SetBit(5); 35362306a36Sopenharmony_ci state->crtc[0x12] = Set8Bits(v_display); 35462306a36Sopenharmony_ci state->crtc[0x13] = ((info->var.xres_virtual / 8) * 35562306a36Sopenharmony_ci (info->var.bits_per_pixel / 8)); 35662306a36Sopenharmony_ci state->crtc[0x15] = Set8Bits(v_blank_s); 35762306a36Sopenharmony_ci state->crtc[0x16] = Set8Bits(v_blank_e); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci state->attr[0x10] = 0x01; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci if (par->Television) 36262306a36Sopenharmony_ci state->attr[0x11] = 0x00; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci state->screen = SetBitField(h_blank_e, 6: 6, 4:4) 36562306a36Sopenharmony_ci | SetBitField(v_blank_s, 10: 10, 3:3) 36662306a36Sopenharmony_ci | SetBitField(v_start, 10: 10, 2:2) 36762306a36Sopenharmony_ci | SetBitField(v_display, 10: 10, 1:1) 36862306a36Sopenharmony_ci | SetBitField(v_total, 10: 10, 0:0); 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci state->horiz = SetBitField(h_total, 8: 8, 0:0) 37162306a36Sopenharmony_ci | SetBitField(h_display, 8: 8, 1:1) 37262306a36Sopenharmony_ci | SetBitField(h_blank_s, 8: 8, 2:2) 37362306a36Sopenharmony_ci | SetBitField(h_start, 8: 8, 3:3); 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci state->extra = SetBitField(v_total, 11: 11, 0:0) 37662306a36Sopenharmony_ci | SetBitField(v_display, 11: 11, 2:2) 37762306a36Sopenharmony_ci | SetBitField(v_start, 11: 11, 4:4) 37862306a36Sopenharmony_ci | SetBitField(v_blank_s, 11: 11, 6:6); 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci if (info->var.vmode & FB_VMODE_INTERLACED) { 38162306a36Sopenharmony_ci h_total = (h_total >> 1) & ~1; 38262306a36Sopenharmony_ci state->interlace = Set8Bits(h_total); 38362306a36Sopenharmony_ci state->horiz |= SetBitField(h_total, 8: 8, 4:4); 38462306a36Sopenharmony_ci } else { 38562306a36Sopenharmony_ci state->interlace = 0xff; /* interlace off */ 38662306a36Sopenharmony_ci } 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci /* 38962306a36Sopenharmony_ci * Calculate the extended registers. 39062306a36Sopenharmony_ci */ 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci if (depth < 24) 39362306a36Sopenharmony_ci i = depth; 39462306a36Sopenharmony_ci else 39562306a36Sopenharmony_ci i = 32; 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci if (par->Architecture >= NV_ARCH_10) 39862306a36Sopenharmony_ci par->CURSOR = (volatile u32 __iomem *)(info->screen_base + 39962306a36Sopenharmony_ci par->CursorStart); 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci if (info->var.sync & FB_SYNC_HOR_HIGH_ACT) 40262306a36Sopenharmony_ci state->misc_output &= ~0x40; 40362306a36Sopenharmony_ci else 40462306a36Sopenharmony_ci state->misc_output |= 0x40; 40562306a36Sopenharmony_ci if (info->var.sync & FB_SYNC_VERT_HIGH_ACT) 40662306a36Sopenharmony_ci state->misc_output &= ~0x80; 40762306a36Sopenharmony_ci else 40862306a36Sopenharmony_ci state->misc_output |= 0x80; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci NVCalcStateExt(par, state, i, info->var.xres_virtual, 41162306a36Sopenharmony_ci info->var.xres, info->var.yres_virtual, 41262306a36Sopenharmony_ci 1000000000 / info->var.pixclock, info->var.vmode); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci state->scale = NV_RD32(par->PRAMDAC, 0x00000848) & 0xfff000ff; 41562306a36Sopenharmony_ci if (par->FlatPanel == 1) { 41662306a36Sopenharmony_ci state->pixel |= (1 << 7); 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci if (!par->fpScaler || (par->fpWidth <= info->var.xres) 41962306a36Sopenharmony_ci || (par->fpHeight <= info->var.yres)) { 42062306a36Sopenharmony_ci state->scale |= (1 << 8); 42162306a36Sopenharmony_ci } 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (!par->crtcSync_read) { 42462306a36Sopenharmony_ci state->crtcSync = NV_RD32(par->PRAMDAC, 0x0828); 42562306a36Sopenharmony_ci par->crtcSync_read = 1; 42662306a36Sopenharmony_ci } 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_ci par->PanelTweak = nvidia_panel_tweak(par, state); 42962306a36Sopenharmony_ci } 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci state->vpll = state->pll; 43262306a36Sopenharmony_ci state->vpll2 = state->pll; 43362306a36Sopenharmony_ci state->vpllB = state->pllB; 43462306a36Sopenharmony_ci state->vpll2B = state->pllB; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci VGA_WR08(par->PCIO, 0x03D4, 0x1C); 43762306a36Sopenharmony_ci state->fifo = VGA_RD08(par->PCIO, 0x03D5) & ~(1<<5); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci if (par->CRTCnumber) { 44062306a36Sopenharmony_ci state->head = NV_RD32(par->PCRTC0, 0x00000860) & ~0x00001000; 44162306a36Sopenharmony_ci state->head2 = NV_RD32(par->PCRTC0, 0x00002860) | 0x00001000; 44262306a36Sopenharmony_ci state->crtcOwner = 3; 44362306a36Sopenharmony_ci state->pllsel |= 0x20000800; 44462306a36Sopenharmony_ci state->vpll = NV_RD32(par->PRAMDAC0, 0x00000508); 44562306a36Sopenharmony_ci if (par->twoStagePLL) 44662306a36Sopenharmony_ci state->vpllB = NV_RD32(par->PRAMDAC0, 0x00000578); 44762306a36Sopenharmony_ci } else if (par->twoHeads) { 44862306a36Sopenharmony_ci state->head = NV_RD32(par->PCRTC0, 0x00000860) | 0x00001000; 44962306a36Sopenharmony_ci state->head2 = NV_RD32(par->PCRTC0, 0x00002860) & ~0x00001000; 45062306a36Sopenharmony_ci state->crtcOwner = 0; 45162306a36Sopenharmony_ci state->vpll2 = NV_RD32(par->PRAMDAC0, 0x0520); 45262306a36Sopenharmony_ci if (par->twoStagePLL) 45362306a36Sopenharmony_ci state->vpll2B = NV_RD32(par->PRAMDAC0, 0x057C); 45462306a36Sopenharmony_ci } 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci state->cursorConfig = 0x00000100; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci if (info->var.vmode & FB_VMODE_DOUBLE) 45962306a36Sopenharmony_ci state->cursorConfig |= (1 << 4); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci if (par->alphaCursor) { 46262306a36Sopenharmony_ci if ((par->Chipset & 0x0ff0) != 0x0110) 46362306a36Sopenharmony_ci state->cursorConfig |= 0x04011000; 46462306a36Sopenharmony_ci else 46562306a36Sopenharmony_ci state->cursorConfig |= 0x14011000; 46662306a36Sopenharmony_ci state->general |= (1 << 29); 46762306a36Sopenharmony_ci } else 46862306a36Sopenharmony_ci state->cursorConfig |= 0x02000000; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci if (par->twoHeads) { 47162306a36Sopenharmony_ci if ((par->Chipset & 0x0ff0) == 0x0110) { 47262306a36Sopenharmony_ci state->dither = NV_RD32(par->PRAMDAC, 0x0528) & 47362306a36Sopenharmony_ci ~0x00010000; 47462306a36Sopenharmony_ci if (par->FPDither) 47562306a36Sopenharmony_ci state->dither |= 0x00010000; 47662306a36Sopenharmony_ci } else { 47762306a36Sopenharmony_ci state->dither = NV_RD32(par->PRAMDAC, 0x083C) & ~1; 47862306a36Sopenharmony_ci if (par->FPDither) 47962306a36Sopenharmony_ci state->dither |= 1; 48062306a36Sopenharmony_ci } 48162306a36Sopenharmony_ci } 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci state->timingH = 0; 48462306a36Sopenharmony_ci state->timingV = 0; 48562306a36Sopenharmony_ci state->displayV = info->var.xres; 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci return 0; 48862306a36Sopenharmony_ci} 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_cistatic void nvidia_init_vga(struct fb_info *info) 49162306a36Sopenharmony_ci{ 49262306a36Sopenharmony_ci struct nvidia_par *par = info->par; 49362306a36Sopenharmony_ci struct _riva_hw_state *state = &par->ModeReg; 49462306a36Sopenharmony_ci int i; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci for (i = 0; i < 0x10; i++) 49762306a36Sopenharmony_ci state->attr[i] = i; 49862306a36Sopenharmony_ci state->attr[0x10] = 0x41; 49962306a36Sopenharmony_ci state->attr[0x11] = 0xff; 50062306a36Sopenharmony_ci state->attr[0x12] = 0x0f; 50162306a36Sopenharmony_ci state->attr[0x13] = 0x00; 50262306a36Sopenharmony_ci state->attr[0x14] = 0x00; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci memset(state->crtc, 0x00, NUM_CRT_REGS); 50562306a36Sopenharmony_ci state->crtc[0x0a] = 0x20; 50662306a36Sopenharmony_ci state->crtc[0x17] = 0xe3; 50762306a36Sopenharmony_ci state->crtc[0x18] = 0xff; 50862306a36Sopenharmony_ci state->crtc[0x28] = 0x40; 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci memset(state->gra, 0x00, NUM_GRC_REGS); 51162306a36Sopenharmony_ci state->gra[0x05] = 0x40; 51262306a36Sopenharmony_ci state->gra[0x06] = 0x05; 51362306a36Sopenharmony_ci state->gra[0x07] = 0x0f; 51462306a36Sopenharmony_ci state->gra[0x08] = 0xff; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_ci state->seq[0x00] = 0x03; 51762306a36Sopenharmony_ci state->seq[0x01] = 0x01; 51862306a36Sopenharmony_ci state->seq[0x02] = 0x0f; 51962306a36Sopenharmony_ci state->seq[0x03] = 0x00; 52062306a36Sopenharmony_ci state->seq[0x04] = 0x0e; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci state->misc_output = 0xeb; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic int nvidiafb_cursor(struct fb_info *info, struct fb_cursor *cursor) 52662306a36Sopenharmony_ci{ 52762306a36Sopenharmony_ci struct nvidia_par *par = info->par; 52862306a36Sopenharmony_ci u8 data[MAX_CURS * MAX_CURS / 8]; 52962306a36Sopenharmony_ci int i, set = cursor->set; 53062306a36Sopenharmony_ci u16 fg, bg; 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci if (cursor->image.width > MAX_CURS || cursor->image.height > MAX_CURS) 53362306a36Sopenharmony_ci return -ENXIO; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci NVShowHideCursor(par, 0); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci if (par->cursor_reset) { 53862306a36Sopenharmony_ci set = FB_CUR_SETALL; 53962306a36Sopenharmony_ci par->cursor_reset = 0; 54062306a36Sopenharmony_ci } 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci if (set & FB_CUR_SETSIZE) 54362306a36Sopenharmony_ci memset_io(par->CURSOR, 0, MAX_CURS * MAX_CURS * 2); 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci if (set & FB_CUR_SETPOS) { 54662306a36Sopenharmony_ci u32 xx, yy, temp; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci yy = cursor->image.dy - info->var.yoffset; 54962306a36Sopenharmony_ci xx = cursor->image.dx - info->var.xoffset; 55062306a36Sopenharmony_ci temp = xx & 0xFFFF; 55162306a36Sopenharmony_ci temp |= yy << 16; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci NV_WR32(par->PRAMDAC, 0x0000300, temp); 55462306a36Sopenharmony_ci } 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci if (set & (FB_CUR_SETSHAPE | FB_CUR_SETCMAP | FB_CUR_SETIMAGE)) { 55762306a36Sopenharmony_ci u32 bg_idx = cursor->image.bg_color; 55862306a36Sopenharmony_ci u32 fg_idx = cursor->image.fg_color; 55962306a36Sopenharmony_ci u32 s_pitch = (cursor->image.width + 7) >> 3; 56062306a36Sopenharmony_ci u32 d_pitch = MAX_CURS / 8; 56162306a36Sopenharmony_ci u8 *dat = (u8 *) cursor->image.data; 56262306a36Sopenharmony_ci u8 *msk = (u8 *) cursor->mask; 56362306a36Sopenharmony_ci u8 *src; 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci src = kmalloc_array(s_pitch, cursor->image.height, GFP_ATOMIC); 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci if (src) { 56862306a36Sopenharmony_ci switch (cursor->rop) { 56962306a36Sopenharmony_ci case ROP_XOR: 57062306a36Sopenharmony_ci for (i = 0; i < s_pitch * cursor->image.height; i++) 57162306a36Sopenharmony_ci src[i] = dat[i] ^ msk[i]; 57262306a36Sopenharmony_ci break; 57362306a36Sopenharmony_ci case ROP_COPY: 57462306a36Sopenharmony_ci default: 57562306a36Sopenharmony_ci for (i = 0; i < s_pitch * cursor->image.height; i++) 57662306a36Sopenharmony_ci src[i] = dat[i] & msk[i]; 57762306a36Sopenharmony_ci break; 57862306a36Sopenharmony_ci } 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci fb_pad_aligned_buffer(data, d_pitch, src, s_pitch, 58162306a36Sopenharmony_ci cursor->image.height); 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci bg = ((info->cmap.red[bg_idx] & 0xf8) << 7) | 58462306a36Sopenharmony_ci ((info->cmap.green[bg_idx] & 0xf8) << 2) | 58562306a36Sopenharmony_ci ((info->cmap.blue[bg_idx] & 0xf8) >> 3) | 1 << 15; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci fg = ((info->cmap.red[fg_idx] & 0xf8) << 7) | 58862306a36Sopenharmony_ci ((info->cmap.green[fg_idx] & 0xf8) << 2) | 58962306a36Sopenharmony_ci ((info->cmap.blue[fg_idx] & 0xf8) >> 3) | 1 << 15; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci NVLockUnlock(par, 0); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci nvidiafb_load_cursor_image(par, data, bg, fg, 59462306a36Sopenharmony_ci cursor->image.width, 59562306a36Sopenharmony_ci cursor->image.height); 59662306a36Sopenharmony_ci kfree(src); 59762306a36Sopenharmony_ci } 59862306a36Sopenharmony_ci } 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci if (cursor->enable) 60162306a36Sopenharmony_ci NVShowHideCursor(par, 1); 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci return 0; 60462306a36Sopenharmony_ci} 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_cistatic struct fb_ops nvidia_fb_ops; 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic int nvidiafb_set_par(struct fb_info *info) 60962306a36Sopenharmony_ci{ 61062306a36Sopenharmony_ci struct nvidia_par *par = info->par; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci NVTRACE_ENTER(); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci NVLockUnlock(par, 1); 61562306a36Sopenharmony_ci if (!par->FlatPanel || !par->twoHeads) 61662306a36Sopenharmony_ci par->FPDither = 0; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci if (par->FPDither < 0) { 61962306a36Sopenharmony_ci if ((par->Chipset & 0x0ff0) == 0x0110) 62062306a36Sopenharmony_ci par->FPDither = !!(NV_RD32(par->PRAMDAC, 0x0528) 62162306a36Sopenharmony_ci & 0x00010000); 62262306a36Sopenharmony_ci else 62362306a36Sopenharmony_ci par->FPDither = !!(NV_RD32(par->PRAMDAC, 0x083C) & 1); 62462306a36Sopenharmony_ci printk(KERN_INFO PFX "Flat panel dithering %s\n", 62562306a36Sopenharmony_ci par->FPDither ? "enabled" : "disabled"); 62662306a36Sopenharmony_ci } 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci info->fix.visual = (info->var.bits_per_pixel == 8) ? 62962306a36Sopenharmony_ci FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci nvidia_init_vga(info); 63262306a36Sopenharmony_ci nvidia_calc_regs(info); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci NVLockUnlock(par, 0); 63562306a36Sopenharmony_ci if (par->twoHeads) { 63662306a36Sopenharmony_ci VGA_WR08(par->PCIO, 0x03D4, 0x44); 63762306a36Sopenharmony_ci VGA_WR08(par->PCIO, 0x03D5, par->ModeReg.crtcOwner); 63862306a36Sopenharmony_ci NVLockUnlock(par, 0); 63962306a36Sopenharmony_ci } 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci nvidia_screen_off(par, 1); 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci nvidia_write_regs(par, &par->ModeReg); 64462306a36Sopenharmony_ci NVSetStartAddress(par, 0); 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci#if defined (__BIG_ENDIAN) 64762306a36Sopenharmony_ci /* turn on LFB swapping */ 64862306a36Sopenharmony_ci { 64962306a36Sopenharmony_ci unsigned char tmp; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci VGA_WR08(par->PCIO, 0x3d4, 0x46); 65262306a36Sopenharmony_ci tmp = VGA_RD08(par->PCIO, 0x3d5); 65362306a36Sopenharmony_ci tmp |= (1 << 7); 65462306a36Sopenharmony_ci VGA_WR08(par->PCIO, 0x3d5, tmp); 65562306a36Sopenharmony_ci } 65662306a36Sopenharmony_ci#endif 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci info->fix.line_length = (info->var.xres_virtual * 65962306a36Sopenharmony_ci info->var.bits_per_pixel) >> 3; 66062306a36Sopenharmony_ci if (info->var.accel_flags) { 66162306a36Sopenharmony_ci nvidia_fb_ops.fb_imageblit = nvidiafb_imageblit; 66262306a36Sopenharmony_ci nvidia_fb_ops.fb_fillrect = nvidiafb_fillrect; 66362306a36Sopenharmony_ci nvidia_fb_ops.fb_copyarea = nvidiafb_copyarea; 66462306a36Sopenharmony_ci nvidia_fb_ops.fb_sync = nvidiafb_sync; 66562306a36Sopenharmony_ci info->pixmap.scan_align = 4; 66662306a36Sopenharmony_ci info->flags &= ~FBINFO_HWACCEL_DISABLED; 66762306a36Sopenharmony_ci info->flags |= FBINFO_READS_FAST; 66862306a36Sopenharmony_ci NVResetGraphics(info); 66962306a36Sopenharmony_ci } else { 67062306a36Sopenharmony_ci nvidia_fb_ops.fb_imageblit = cfb_imageblit; 67162306a36Sopenharmony_ci nvidia_fb_ops.fb_fillrect = cfb_fillrect; 67262306a36Sopenharmony_ci nvidia_fb_ops.fb_copyarea = cfb_copyarea; 67362306a36Sopenharmony_ci nvidia_fb_ops.fb_sync = NULL; 67462306a36Sopenharmony_ci info->pixmap.scan_align = 1; 67562306a36Sopenharmony_ci info->flags |= FBINFO_HWACCEL_DISABLED; 67662306a36Sopenharmony_ci info->flags &= ~FBINFO_READS_FAST; 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci par->cursor_reset = 1; 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci nvidia_screen_off(par, 0); 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci#ifdef CONFIG_BOOTX_TEXT 68462306a36Sopenharmony_ci /* Update debug text engine */ 68562306a36Sopenharmony_ci btext_update_display(info->fix.smem_start, 68662306a36Sopenharmony_ci info->var.xres, info->var.yres, 68762306a36Sopenharmony_ci info->var.bits_per_pixel, info->fix.line_length); 68862306a36Sopenharmony_ci#endif 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci NVLockUnlock(par, 0); 69162306a36Sopenharmony_ci NVTRACE_LEAVE(); 69262306a36Sopenharmony_ci return 0; 69362306a36Sopenharmony_ci} 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_cistatic int nvidiafb_setcolreg(unsigned regno, unsigned red, unsigned green, 69662306a36Sopenharmony_ci unsigned blue, unsigned transp, 69762306a36Sopenharmony_ci struct fb_info *info) 69862306a36Sopenharmony_ci{ 69962306a36Sopenharmony_ci struct nvidia_par *par = info->par; 70062306a36Sopenharmony_ci int i; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci NVTRACE_ENTER(); 70362306a36Sopenharmony_ci if (regno >= (1 << info->var.green.length)) 70462306a36Sopenharmony_ci return -EINVAL; 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_ci if (info->var.grayscale) { 70762306a36Sopenharmony_ci /* gray = 0.30*R + 0.59*G + 0.11*B */ 70862306a36Sopenharmony_ci red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8; 70962306a36Sopenharmony_ci } 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci if (regno < 16 && info->fix.visual == FB_VISUAL_DIRECTCOLOR) { 71262306a36Sopenharmony_ci ((u32 *) info->pseudo_palette)[regno] = 71362306a36Sopenharmony_ci (regno << info->var.red.offset) | 71462306a36Sopenharmony_ci (regno << info->var.green.offset) | 71562306a36Sopenharmony_ci (regno << info->var.blue.offset); 71662306a36Sopenharmony_ci } 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci switch (info->var.bits_per_pixel) { 71962306a36Sopenharmony_ci case 8: 72062306a36Sopenharmony_ci /* "transparent" stuff is completely ignored. */ 72162306a36Sopenharmony_ci nvidia_write_clut(par, regno, red >> 8, green >> 8, blue >> 8); 72262306a36Sopenharmony_ci break; 72362306a36Sopenharmony_ci case 16: 72462306a36Sopenharmony_ci if (info->var.green.length == 5) { 72562306a36Sopenharmony_ci for (i = 0; i < 8; i++) { 72662306a36Sopenharmony_ci nvidia_write_clut(par, regno * 8 + i, red >> 8, 72762306a36Sopenharmony_ci green >> 8, blue >> 8); 72862306a36Sopenharmony_ci } 72962306a36Sopenharmony_ci } else { 73062306a36Sopenharmony_ci u8 r, g, b; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci if (regno < 32) { 73362306a36Sopenharmony_ci for (i = 0; i < 8; i++) { 73462306a36Sopenharmony_ci nvidia_write_clut(par, regno * 8 + i, 73562306a36Sopenharmony_ci red >> 8, green >> 8, 73662306a36Sopenharmony_ci blue >> 8); 73762306a36Sopenharmony_ci } 73862306a36Sopenharmony_ci } 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci nvidia_read_clut(par, regno * 4, &r, &g, &b); 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci for (i = 0; i < 4; i++) 74362306a36Sopenharmony_ci nvidia_write_clut(par, regno * 4 + i, r, 74462306a36Sopenharmony_ci green >> 8, b); 74562306a36Sopenharmony_ci } 74662306a36Sopenharmony_ci break; 74762306a36Sopenharmony_ci case 32: 74862306a36Sopenharmony_ci nvidia_write_clut(par, regno, red >> 8, green >> 8, blue >> 8); 74962306a36Sopenharmony_ci break; 75062306a36Sopenharmony_ci default: 75162306a36Sopenharmony_ci /* do nothing */ 75262306a36Sopenharmony_ci break; 75362306a36Sopenharmony_ci } 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci NVTRACE_LEAVE(); 75662306a36Sopenharmony_ci return 0; 75762306a36Sopenharmony_ci} 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_cistatic int nvidiafb_check_var(struct fb_var_screeninfo *var, 76062306a36Sopenharmony_ci struct fb_info *info) 76162306a36Sopenharmony_ci{ 76262306a36Sopenharmony_ci struct nvidia_par *par = info->par; 76362306a36Sopenharmony_ci int memlen, vramlen, mode_valid = 0; 76462306a36Sopenharmony_ci int pitch, err = 0; 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci NVTRACE_ENTER(); 76762306a36Sopenharmony_ci if (!var->pixclock) 76862306a36Sopenharmony_ci return -EINVAL; 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_ci var->transp.offset = 0; 77162306a36Sopenharmony_ci var->transp.length = 0; 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci var->xres &= ~7; 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci if (var->bits_per_pixel <= 8) 77662306a36Sopenharmony_ci var->bits_per_pixel = 8; 77762306a36Sopenharmony_ci else if (var->bits_per_pixel <= 16) 77862306a36Sopenharmony_ci var->bits_per_pixel = 16; 77962306a36Sopenharmony_ci else 78062306a36Sopenharmony_ci var->bits_per_pixel = 32; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci switch (var->bits_per_pixel) { 78362306a36Sopenharmony_ci case 8: 78462306a36Sopenharmony_ci var->red.offset = 0; 78562306a36Sopenharmony_ci var->red.length = 8; 78662306a36Sopenharmony_ci var->green.offset = 0; 78762306a36Sopenharmony_ci var->green.length = 8; 78862306a36Sopenharmony_ci var->blue.offset = 0; 78962306a36Sopenharmony_ci var->blue.length = 8; 79062306a36Sopenharmony_ci var->transp.offset = 0; 79162306a36Sopenharmony_ci var->transp.length = 0; 79262306a36Sopenharmony_ci break; 79362306a36Sopenharmony_ci case 16: 79462306a36Sopenharmony_ci var->green.length = (var->green.length < 6) ? 5 : 6; 79562306a36Sopenharmony_ci var->red.length = 5; 79662306a36Sopenharmony_ci var->blue.length = 5; 79762306a36Sopenharmony_ci var->transp.length = 6 - var->green.length; 79862306a36Sopenharmony_ci var->blue.offset = 0; 79962306a36Sopenharmony_ci var->green.offset = 5; 80062306a36Sopenharmony_ci var->red.offset = 5 + var->green.length; 80162306a36Sopenharmony_ci var->transp.offset = (5 + var->red.offset) & 15; 80262306a36Sopenharmony_ci break; 80362306a36Sopenharmony_ci case 32: /* RGBA 8888 */ 80462306a36Sopenharmony_ci var->red.offset = 16; 80562306a36Sopenharmony_ci var->red.length = 8; 80662306a36Sopenharmony_ci var->green.offset = 8; 80762306a36Sopenharmony_ci var->green.length = 8; 80862306a36Sopenharmony_ci var->blue.offset = 0; 80962306a36Sopenharmony_ci var->blue.length = 8; 81062306a36Sopenharmony_ci var->transp.length = 8; 81162306a36Sopenharmony_ci var->transp.offset = 24; 81262306a36Sopenharmony_ci break; 81362306a36Sopenharmony_ci } 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci var->red.msb_right = 0; 81662306a36Sopenharmony_ci var->green.msb_right = 0; 81762306a36Sopenharmony_ci var->blue.msb_right = 0; 81862306a36Sopenharmony_ci var->transp.msb_right = 0; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci if (!info->monspecs.hfmax || !info->monspecs.vfmax || 82162306a36Sopenharmony_ci !info->monspecs.dclkmax || !fb_validate_mode(var, info)) 82262306a36Sopenharmony_ci mode_valid = 1; 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci /* calculate modeline if supported by monitor */ 82562306a36Sopenharmony_ci if (!mode_valid && info->monspecs.gtf) { 82662306a36Sopenharmony_ci if (!fb_get_mode(FB_MAXTIMINGS, 0, var, info)) 82762306a36Sopenharmony_ci mode_valid = 1; 82862306a36Sopenharmony_ci } 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci if (!mode_valid) { 83162306a36Sopenharmony_ci const struct fb_videomode *mode; 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci mode = fb_find_best_mode(var, &info->modelist); 83462306a36Sopenharmony_ci if (mode) { 83562306a36Sopenharmony_ci fb_videomode_to_var(var, mode); 83662306a36Sopenharmony_ci mode_valid = 1; 83762306a36Sopenharmony_ci } 83862306a36Sopenharmony_ci } 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci if (!mode_valid && info->monspecs.modedb_len) 84162306a36Sopenharmony_ci return -EINVAL; 84262306a36Sopenharmony_ci 84362306a36Sopenharmony_ci /* 84462306a36Sopenharmony_ci * If we're on a flat panel, check if the mode is outside of the 84562306a36Sopenharmony_ci * panel dimensions. If so, cap it and try for the next best mode 84662306a36Sopenharmony_ci * before bailing out. 84762306a36Sopenharmony_ci */ 84862306a36Sopenharmony_ci if (par->fpWidth && par->fpHeight && (par->fpWidth < var->xres || 84962306a36Sopenharmony_ci par->fpHeight < var->yres)) { 85062306a36Sopenharmony_ci const struct fb_videomode *mode; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci var->xres = par->fpWidth; 85362306a36Sopenharmony_ci var->yres = par->fpHeight; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci mode = fb_find_best_mode(var, &info->modelist); 85662306a36Sopenharmony_ci if (!mode) { 85762306a36Sopenharmony_ci printk(KERN_ERR PFX "mode out of range of flat " 85862306a36Sopenharmony_ci "panel dimensions\n"); 85962306a36Sopenharmony_ci return -EINVAL; 86062306a36Sopenharmony_ci } 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_ci fb_videomode_to_var(var, mode); 86362306a36Sopenharmony_ci } 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci if (var->yres_virtual < var->yres) 86662306a36Sopenharmony_ci var->yres_virtual = var->yres; 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci if (var->xres_virtual < var->xres) 86962306a36Sopenharmony_ci var->xres_virtual = var->xres; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci var->xres_virtual = (var->xres_virtual + 63) & ~63; 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci vramlen = info->screen_size; 87462306a36Sopenharmony_ci pitch = ((var->xres_virtual * var->bits_per_pixel) + 7) / 8; 87562306a36Sopenharmony_ci memlen = pitch * var->yres_virtual; 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci if (memlen > vramlen) { 87862306a36Sopenharmony_ci var->yres_virtual = vramlen / pitch; 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_ci if (var->yres_virtual < var->yres) { 88162306a36Sopenharmony_ci var->yres_virtual = var->yres; 88262306a36Sopenharmony_ci var->xres_virtual = vramlen / var->yres_virtual; 88362306a36Sopenharmony_ci var->xres_virtual /= var->bits_per_pixel / 8; 88462306a36Sopenharmony_ci var->xres_virtual &= ~63; 88562306a36Sopenharmony_ci pitch = (var->xres_virtual * 88662306a36Sopenharmony_ci var->bits_per_pixel + 7) / 8; 88762306a36Sopenharmony_ci memlen = pitch * var->yres; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci if (var->xres_virtual < var->xres) { 89062306a36Sopenharmony_ci printk("nvidiafb: required video memory, " 89162306a36Sopenharmony_ci "%d bytes, for %dx%d-%d (virtual) " 89262306a36Sopenharmony_ci "is out of range\n", 89362306a36Sopenharmony_ci memlen, var->xres_virtual, 89462306a36Sopenharmony_ci var->yres_virtual, var->bits_per_pixel); 89562306a36Sopenharmony_ci err = -ENOMEM; 89662306a36Sopenharmony_ci } 89762306a36Sopenharmony_ci } 89862306a36Sopenharmony_ci } 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci if (var->accel_flags) { 90162306a36Sopenharmony_ci if (var->yres_virtual > 0x7fff) 90262306a36Sopenharmony_ci var->yres_virtual = 0x7fff; 90362306a36Sopenharmony_ci if (var->xres_virtual > 0x7fff) 90462306a36Sopenharmony_ci var->xres_virtual = 0x7fff; 90562306a36Sopenharmony_ci } 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci var->xres_virtual &= ~63; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_ci NVTRACE_LEAVE(); 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_ci return err; 91262306a36Sopenharmony_ci} 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_cistatic int nvidiafb_pan_display(struct fb_var_screeninfo *var, 91562306a36Sopenharmony_ci struct fb_info *info) 91662306a36Sopenharmony_ci{ 91762306a36Sopenharmony_ci struct nvidia_par *par = info->par; 91862306a36Sopenharmony_ci u32 total; 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_ci total = var->yoffset * info->fix.line_length + var->xoffset; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci NVSetStartAddress(par, total); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci return 0; 92562306a36Sopenharmony_ci} 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_cistatic int nvidiafb_blank(int blank, struct fb_info *info) 92862306a36Sopenharmony_ci{ 92962306a36Sopenharmony_ci struct nvidia_par *par = info->par; 93062306a36Sopenharmony_ci unsigned char tmp, vesa; 93162306a36Sopenharmony_ci 93262306a36Sopenharmony_ci tmp = NVReadSeq(par, 0x01) & ~0x20; /* screen on/off */ 93362306a36Sopenharmony_ci vesa = NVReadCrtc(par, 0x1a) & ~0xc0; /* sync on/off */ 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci NVTRACE_ENTER(); 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci if (blank) 93862306a36Sopenharmony_ci tmp |= 0x20; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci switch (blank) { 94162306a36Sopenharmony_ci case FB_BLANK_UNBLANK: 94262306a36Sopenharmony_ci case FB_BLANK_NORMAL: 94362306a36Sopenharmony_ci break; 94462306a36Sopenharmony_ci case FB_BLANK_VSYNC_SUSPEND: 94562306a36Sopenharmony_ci vesa |= 0x80; 94662306a36Sopenharmony_ci break; 94762306a36Sopenharmony_ci case FB_BLANK_HSYNC_SUSPEND: 94862306a36Sopenharmony_ci vesa |= 0x40; 94962306a36Sopenharmony_ci break; 95062306a36Sopenharmony_ci case FB_BLANK_POWERDOWN: 95162306a36Sopenharmony_ci vesa |= 0xc0; 95262306a36Sopenharmony_ci break; 95362306a36Sopenharmony_ci } 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_ci NVWriteSeq(par, 0x01, tmp); 95662306a36Sopenharmony_ci NVWriteCrtc(par, 0x1a, vesa); 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci NVTRACE_LEAVE(); 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_ci return 0; 96162306a36Sopenharmony_ci} 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_ci/* 96462306a36Sopenharmony_ci * Because the VGA registers are not mapped linearly in its MMIO space, 96562306a36Sopenharmony_ci * restrict VGA register saving and restore to x86 only, where legacy VGA IO 96662306a36Sopenharmony_ci * access is legal. Consequently, we must also check if the device is the 96762306a36Sopenharmony_ci * primary display. 96862306a36Sopenharmony_ci */ 96962306a36Sopenharmony_ci#ifdef CONFIG_X86 97062306a36Sopenharmony_cistatic void save_vga_x86(struct nvidia_par *par) 97162306a36Sopenharmony_ci{ 97262306a36Sopenharmony_ci struct resource *res= &par->pci_dev->resource[PCI_ROM_RESOURCE]; 97362306a36Sopenharmony_ci 97462306a36Sopenharmony_ci if (res && res->flags & IORESOURCE_ROM_SHADOW) { 97562306a36Sopenharmony_ci memset(&par->vgastate, 0, sizeof(par->vgastate)); 97662306a36Sopenharmony_ci par->vgastate.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | 97762306a36Sopenharmony_ci VGA_SAVE_CMAP; 97862306a36Sopenharmony_ci save_vga(&par->vgastate); 97962306a36Sopenharmony_ci } 98062306a36Sopenharmony_ci} 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_cistatic void restore_vga_x86(struct nvidia_par *par) 98362306a36Sopenharmony_ci{ 98462306a36Sopenharmony_ci struct resource *res= &par->pci_dev->resource[PCI_ROM_RESOURCE]; 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_ci if (res && res->flags & IORESOURCE_ROM_SHADOW) 98762306a36Sopenharmony_ci restore_vga(&par->vgastate); 98862306a36Sopenharmony_ci} 98962306a36Sopenharmony_ci#else 99062306a36Sopenharmony_ci#define save_vga_x86(x) do {} while (0) 99162306a36Sopenharmony_ci#define restore_vga_x86(x) do {} while (0) 99262306a36Sopenharmony_ci#endif /* X86 */ 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_cistatic int nvidiafb_open(struct fb_info *info, int user) 99562306a36Sopenharmony_ci{ 99662306a36Sopenharmony_ci struct nvidia_par *par = info->par; 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci if (!par->open_count) { 99962306a36Sopenharmony_ci save_vga_x86(par); 100062306a36Sopenharmony_ci nvidia_save_vga(par, &par->initial_state); 100162306a36Sopenharmony_ci } 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci par->open_count++; 100462306a36Sopenharmony_ci return 0; 100562306a36Sopenharmony_ci} 100662306a36Sopenharmony_ci 100762306a36Sopenharmony_cistatic int nvidiafb_release(struct fb_info *info, int user) 100862306a36Sopenharmony_ci{ 100962306a36Sopenharmony_ci struct nvidia_par *par = info->par; 101062306a36Sopenharmony_ci int err = 0; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci if (!par->open_count) { 101362306a36Sopenharmony_ci err = -EINVAL; 101462306a36Sopenharmony_ci goto done; 101562306a36Sopenharmony_ci } 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_ci if (par->open_count == 1) { 101862306a36Sopenharmony_ci nvidia_write_regs(par, &par->initial_state); 101962306a36Sopenharmony_ci restore_vga_x86(par); 102062306a36Sopenharmony_ci } 102162306a36Sopenharmony_ci 102262306a36Sopenharmony_ci par->open_count--; 102362306a36Sopenharmony_cidone: 102462306a36Sopenharmony_ci return err; 102562306a36Sopenharmony_ci} 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_cistatic struct fb_ops nvidia_fb_ops = { 102862306a36Sopenharmony_ci .owner = THIS_MODULE, 102962306a36Sopenharmony_ci .fb_open = nvidiafb_open, 103062306a36Sopenharmony_ci .fb_release = nvidiafb_release, 103162306a36Sopenharmony_ci .fb_check_var = nvidiafb_check_var, 103262306a36Sopenharmony_ci .fb_set_par = nvidiafb_set_par, 103362306a36Sopenharmony_ci .fb_setcolreg = nvidiafb_setcolreg, 103462306a36Sopenharmony_ci .fb_pan_display = nvidiafb_pan_display, 103562306a36Sopenharmony_ci .fb_blank = nvidiafb_blank, 103662306a36Sopenharmony_ci .fb_fillrect = nvidiafb_fillrect, 103762306a36Sopenharmony_ci .fb_copyarea = nvidiafb_copyarea, 103862306a36Sopenharmony_ci .fb_imageblit = nvidiafb_imageblit, 103962306a36Sopenharmony_ci .fb_cursor = nvidiafb_cursor, 104062306a36Sopenharmony_ci .fb_sync = nvidiafb_sync, 104162306a36Sopenharmony_ci}; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_cistatic int nvidiafb_suspend_late(struct device *dev, pm_message_t mesg) 104462306a36Sopenharmony_ci{ 104562306a36Sopenharmony_ci struct fb_info *info = dev_get_drvdata(dev); 104662306a36Sopenharmony_ci struct nvidia_par *par = info->par; 104762306a36Sopenharmony_ci 104862306a36Sopenharmony_ci if (mesg.event == PM_EVENT_PRETHAW) 104962306a36Sopenharmony_ci mesg.event = PM_EVENT_FREEZE; 105062306a36Sopenharmony_ci console_lock(); 105162306a36Sopenharmony_ci par->pm_state = mesg.event; 105262306a36Sopenharmony_ci 105362306a36Sopenharmony_ci if (mesg.event & PM_EVENT_SLEEP) { 105462306a36Sopenharmony_ci fb_set_suspend(info, 1); 105562306a36Sopenharmony_ci nvidiafb_blank(FB_BLANK_POWERDOWN, info); 105662306a36Sopenharmony_ci nvidia_write_regs(par, &par->SavedReg); 105762306a36Sopenharmony_ci } 105862306a36Sopenharmony_ci dev->power.power_state = mesg; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci console_unlock(); 106162306a36Sopenharmony_ci return 0; 106262306a36Sopenharmony_ci} 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_cistatic int __maybe_unused nvidiafb_suspend(struct device *dev) 106562306a36Sopenharmony_ci{ 106662306a36Sopenharmony_ci return nvidiafb_suspend_late(dev, PMSG_SUSPEND); 106762306a36Sopenharmony_ci} 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_cistatic int __maybe_unused nvidiafb_hibernate(struct device *dev) 107062306a36Sopenharmony_ci{ 107162306a36Sopenharmony_ci return nvidiafb_suspend_late(dev, PMSG_HIBERNATE); 107262306a36Sopenharmony_ci} 107362306a36Sopenharmony_ci 107462306a36Sopenharmony_cistatic int __maybe_unused nvidiafb_freeze(struct device *dev) 107562306a36Sopenharmony_ci{ 107662306a36Sopenharmony_ci return nvidiafb_suspend_late(dev, PMSG_FREEZE); 107762306a36Sopenharmony_ci} 107862306a36Sopenharmony_ci 107962306a36Sopenharmony_cistatic int __maybe_unused nvidiafb_resume(struct device *dev) 108062306a36Sopenharmony_ci{ 108162306a36Sopenharmony_ci struct fb_info *info = dev_get_drvdata(dev); 108262306a36Sopenharmony_ci struct nvidia_par *par = info->par; 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ci console_lock(); 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci par->pm_state = PM_EVENT_ON; 108762306a36Sopenharmony_ci nvidiafb_set_par(info); 108862306a36Sopenharmony_ci fb_set_suspend (info, 0); 108962306a36Sopenharmony_ci nvidiafb_blank(FB_BLANK_UNBLANK, info); 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_ci console_unlock(); 109262306a36Sopenharmony_ci return 0; 109362306a36Sopenharmony_ci} 109462306a36Sopenharmony_ci 109562306a36Sopenharmony_cistatic const struct dev_pm_ops nvidiafb_pm_ops = { 109662306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 109762306a36Sopenharmony_ci .suspend = nvidiafb_suspend, 109862306a36Sopenharmony_ci .resume = nvidiafb_resume, 109962306a36Sopenharmony_ci .freeze = nvidiafb_freeze, 110062306a36Sopenharmony_ci .thaw = nvidiafb_resume, 110162306a36Sopenharmony_ci .poweroff = nvidiafb_hibernate, 110262306a36Sopenharmony_ci .restore = nvidiafb_resume, 110362306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */ 110462306a36Sopenharmony_ci}; 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_cistatic int nvidia_set_fbinfo(struct fb_info *info) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci struct fb_monspecs *specs = &info->monspecs; 110962306a36Sopenharmony_ci struct fb_videomode modedb; 111062306a36Sopenharmony_ci struct nvidia_par *par = info->par; 111162306a36Sopenharmony_ci int lpitch; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ci NVTRACE_ENTER(); 111462306a36Sopenharmony_ci info->flags = 111562306a36Sopenharmony_ci FBINFO_HWACCEL_IMAGEBLIT 111662306a36Sopenharmony_ci | FBINFO_HWACCEL_FILLRECT 111762306a36Sopenharmony_ci | FBINFO_HWACCEL_COPYAREA 111862306a36Sopenharmony_ci | FBINFO_HWACCEL_YPAN; 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_ci fb_videomode_to_modelist(info->monspecs.modedb, 112162306a36Sopenharmony_ci info->monspecs.modedb_len, &info->modelist); 112262306a36Sopenharmony_ci fb_var_to_videomode(&modedb, &nvidiafb_default_var); 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci switch (bpp) { 112562306a36Sopenharmony_ci case 0 ... 8: 112662306a36Sopenharmony_ci bpp = 8; 112762306a36Sopenharmony_ci break; 112862306a36Sopenharmony_ci case 9 ... 16: 112962306a36Sopenharmony_ci bpp = 16; 113062306a36Sopenharmony_ci break; 113162306a36Sopenharmony_ci default: 113262306a36Sopenharmony_ci bpp = 32; 113362306a36Sopenharmony_ci break; 113462306a36Sopenharmony_ci } 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci if (specs->modedb != NULL) { 113762306a36Sopenharmony_ci const struct fb_videomode *mode; 113862306a36Sopenharmony_ci 113962306a36Sopenharmony_ci mode = fb_find_best_display(specs, &info->modelist); 114062306a36Sopenharmony_ci fb_videomode_to_var(&nvidiafb_default_var, mode); 114162306a36Sopenharmony_ci nvidiafb_default_var.bits_per_pixel = bpp; 114262306a36Sopenharmony_ci } else if (par->fpWidth && par->fpHeight) { 114362306a36Sopenharmony_ci char buf[16]; 114462306a36Sopenharmony_ci 114562306a36Sopenharmony_ci memset(buf, 0, 16); 114662306a36Sopenharmony_ci snprintf(buf, 15, "%dx%dMR", par->fpWidth, par->fpHeight); 114762306a36Sopenharmony_ci fb_find_mode(&nvidiafb_default_var, info, buf, specs->modedb, 114862306a36Sopenharmony_ci specs->modedb_len, &modedb, bpp); 114962306a36Sopenharmony_ci } 115062306a36Sopenharmony_ci 115162306a36Sopenharmony_ci if (mode_option) 115262306a36Sopenharmony_ci fb_find_mode(&nvidiafb_default_var, info, mode_option, 115362306a36Sopenharmony_ci specs->modedb, specs->modedb_len, &modedb, bpp); 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci info->var = nvidiafb_default_var; 115662306a36Sopenharmony_ci info->fix.visual = (info->var.bits_per_pixel == 8) ? 115762306a36Sopenharmony_ci FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR; 115862306a36Sopenharmony_ci info->pseudo_palette = par->pseudo_palette; 115962306a36Sopenharmony_ci fb_alloc_cmap(&info->cmap, 256, 0); 116062306a36Sopenharmony_ci fb_destroy_modedb(info->monspecs.modedb); 116162306a36Sopenharmony_ci info->monspecs.modedb = NULL; 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_ci /* maximize virtual vertical length */ 116462306a36Sopenharmony_ci lpitch = info->var.xres_virtual * 116562306a36Sopenharmony_ci ((info->var.bits_per_pixel + 7) >> 3); 116662306a36Sopenharmony_ci info->var.yres_virtual = info->screen_size / lpitch; 116762306a36Sopenharmony_ci 116862306a36Sopenharmony_ci info->pixmap.scan_align = 4; 116962306a36Sopenharmony_ci info->pixmap.buf_align = 4; 117062306a36Sopenharmony_ci info->pixmap.access_align = 32; 117162306a36Sopenharmony_ci info->pixmap.size = 8 * 1024; 117262306a36Sopenharmony_ci info->pixmap.flags = FB_PIXMAP_SYSTEM; 117362306a36Sopenharmony_ci 117462306a36Sopenharmony_ci if (!hwcur) 117562306a36Sopenharmony_ci nvidia_fb_ops.fb_cursor = NULL; 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_ci info->var.accel_flags = (!noaccel); 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_ci switch (par->Architecture) { 118062306a36Sopenharmony_ci case NV_ARCH_04: 118162306a36Sopenharmony_ci info->fix.accel = FB_ACCEL_NV4; 118262306a36Sopenharmony_ci break; 118362306a36Sopenharmony_ci case NV_ARCH_10: 118462306a36Sopenharmony_ci info->fix.accel = FB_ACCEL_NV_10; 118562306a36Sopenharmony_ci break; 118662306a36Sopenharmony_ci case NV_ARCH_20: 118762306a36Sopenharmony_ci info->fix.accel = FB_ACCEL_NV_20; 118862306a36Sopenharmony_ci break; 118962306a36Sopenharmony_ci case NV_ARCH_30: 119062306a36Sopenharmony_ci info->fix.accel = FB_ACCEL_NV_30; 119162306a36Sopenharmony_ci break; 119262306a36Sopenharmony_ci case NV_ARCH_40: 119362306a36Sopenharmony_ci info->fix.accel = FB_ACCEL_NV_40; 119462306a36Sopenharmony_ci break; 119562306a36Sopenharmony_ci } 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_ci NVTRACE_LEAVE(); 119862306a36Sopenharmony_ci 119962306a36Sopenharmony_ci return nvidiafb_check_var(&info->var, info); 120062306a36Sopenharmony_ci} 120162306a36Sopenharmony_ci 120262306a36Sopenharmony_cistatic u32 nvidia_get_chipset(struct pci_dev *pci_dev, 120362306a36Sopenharmony_ci volatile u32 __iomem *REGS) 120462306a36Sopenharmony_ci{ 120562306a36Sopenharmony_ci u32 id = (pci_dev->vendor << 16) | pci_dev->device; 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_ci printk(KERN_INFO PFX "Device ID: %x \n", id); 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci if ((id & 0xfff0) == 0x00f0 || 121062306a36Sopenharmony_ci (id & 0xfff0) == 0x02e0) { 121162306a36Sopenharmony_ci /* pci-e */ 121262306a36Sopenharmony_ci id = NV_RD32(REGS, 0x1800); 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_ci if ((id & 0x0000ffff) == 0x000010DE) 121562306a36Sopenharmony_ci id = 0x10DE0000 | (id >> 16); 121662306a36Sopenharmony_ci else if ((id & 0xffff0000) == 0xDE100000) /* wrong endian */ 121762306a36Sopenharmony_ci id = 0x10DE0000 | ((id << 8) & 0x0000ff00) | 121862306a36Sopenharmony_ci ((id >> 8) & 0x000000ff); 121962306a36Sopenharmony_ci printk(KERN_INFO PFX "Subsystem ID: %x \n", id); 122062306a36Sopenharmony_ci } 122162306a36Sopenharmony_ci 122262306a36Sopenharmony_ci return id; 122362306a36Sopenharmony_ci} 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_cistatic u32 nvidia_get_arch(u32 Chipset) 122662306a36Sopenharmony_ci{ 122762306a36Sopenharmony_ci u32 arch = 0; 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_ci switch (Chipset & 0x0ff0) { 123062306a36Sopenharmony_ci case 0x0100: /* GeForce 256 */ 123162306a36Sopenharmony_ci case 0x0110: /* GeForce2 MX */ 123262306a36Sopenharmony_ci case 0x0150: /* GeForce2 */ 123362306a36Sopenharmony_ci case 0x0170: /* GeForce4 MX */ 123462306a36Sopenharmony_ci case 0x0180: /* GeForce4 MX (8x AGP) */ 123562306a36Sopenharmony_ci case 0x01A0: /* nForce */ 123662306a36Sopenharmony_ci case 0x01F0: /* nForce2 */ 123762306a36Sopenharmony_ci arch = NV_ARCH_10; 123862306a36Sopenharmony_ci break; 123962306a36Sopenharmony_ci case 0x0200: /* GeForce3 */ 124062306a36Sopenharmony_ci case 0x0250: /* GeForce4 Ti */ 124162306a36Sopenharmony_ci case 0x0280: /* GeForce4 Ti (8x AGP) */ 124262306a36Sopenharmony_ci arch = NV_ARCH_20; 124362306a36Sopenharmony_ci break; 124462306a36Sopenharmony_ci case 0x0300: /* GeForceFX 5800 */ 124562306a36Sopenharmony_ci case 0x0310: /* GeForceFX 5600 */ 124662306a36Sopenharmony_ci case 0x0320: /* GeForceFX 5200 */ 124762306a36Sopenharmony_ci case 0x0330: /* GeForceFX 5900 */ 124862306a36Sopenharmony_ci case 0x0340: /* GeForceFX 5700 */ 124962306a36Sopenharmony_ci arch = NV_ARCH_30; 125062306a36Sopenharmony_ci break; 125162306a36Sopenharmony_ci case 0x0040: /* GeForce 6800 */ 125262306a36Sopenharmony_ci case 0x00C0: /* GeForce 6800 */ 125362306a36Sopenharmony_ci case 0x0120: /* GeForce 6800 */ 125462306a36Sopenharmony_ci case 0x0140: /* GeForce 6600 */ 125562306a36Sopenharmony_ci case 0x0160: /* GeForce 6200 */ 125662306a36Sopenharmony_ci case 0x01D0: /* GeForce 7200, 7300, 7400 */ 125762306a36Sopenharmony_ci case 0x0090: /* GeForce 7800 */ 125862306a36Sopenharmony_ci case 0x0210: /* GeForce 6800 */ 125962306a36Sopenharmony_ci case 0x0220: /* GeForce 6200 */ 126062306a36Sopenharmony_ci case 0x0240: /* GeForce 6100 */ 126162306a36Sopenharmony_ci case 0x0290: /* GeForce 7900 */ 126262306a36Sopenharmony_ci case 0x0390: /* GeForce 7600 */ 126362306a36Sopenharmony_ci case 0x03D0: 126462306a36Sopenharmony_ci arch = NV_ARCH_40; 126562306a36Sopenharmony_ci break; 126662306a36Sopenharmony_ci case 0x0020: /* TNT, TNT2 */ 126762306a36Sopenharmony_ci arch = NV_ARCH_04; 126862306a36Sopenharmony_ci break; 126962306a36Sopenharmony_ci default: /* unknown architecture */ 127062306a36Sopenharmony_ci break; 127162306a36Sopenharmony_ci } 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_ci return arch; 127462306a36Sopenharmony_ci} 127562306a36Sopenharmony_ci 127662306a36Sopenharmony_cistatic int nvidiafb_probe(struct pci_dev *pd, const struct pci_device_id *ent) 127762306a36Sopenharmony_ci{ 127862306a36Sopenharmony_ci struct nvidia_par *par; 127962306a36Sopenharmony_ci struct fb_info *info; 128062306a36Sopenharmony_ci unsigned short cmd; 128162306a36Sopenharmony_ci int ret; 128262306a36Sopenharmony_ci volatile u32 __iomem *REGS; 128362306a36Sopenharmony_ci int Chipset; 128462306a36Sopenharmony_ci u32 Architecture; 128562306a36Sopenharmony_ci 128662306a36Sopenharmony_ci NVTRACE_ENTER(); 128762306a36Sopenharmony_ci assert(pd != NULL); 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_ci if (pci_enable_device(pd)) { 129062306a36Sopenharmony_ci printk(KERN_ERR PFX "cannot enable PCI device\n"); 129162306a36Sopenharmony_ci return -ENODEV; 129262306a36Sopenharmony_ci } 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_ci /* enable IO and mem if not already done */ 129562306a36Sopenharmony_ci pci_read_config_word(pd, PCI_COMMAND, &cmd); 129662306a36Sopenharmony_ci cmd |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY); 129762306a36Sopenharmony_ci pci_write_config_word(pd, PCI_COMMAND, cmd); 129862306a36Sopenharmony_ci 129962306a36Sopenharmony_ci nvidiafb_fix.mmio_start = pci_resource_start(pd, 0); 130062306a36Sopenharmony_ci nvidiafb_fix.mmio_len = pci_resource_len(pd, 0); 130162306a36Sopenharmony_ci 130262306a36Sopenharmony_ci REGS = ioremap(nvidiafb_fix.mmio_start, nvidiafb_fix.mmio_len); 130362306a36Sopenharmony_ci if (!REGS) { 130462306a36Sopenharmony_ci printk(KERN_ERR PFX "cannot ioremap MMIO base\n"); 130562306a36Sopenharmony_ci return -ENODEV; 130662306a36Sopenharmony_ci } 130762306a36Sopenharmony_ci 130862306a36Sopenharmony_ci Chipset = nvidia_get_chipset(pd, REGS); 130962306a36Sopenharmony_ci Architecture = nvidia_get_arch(Chipset); 131062306a36Sopenharmony_ci if (Architecture == 0) { 131162306a36Sopenharmony_ci printk(KERN_ERR PFX "unknown NV_ARCH\n"); 131262306a36Sopenharmony_ci goto err_out; 131362306a36Sopenharmony_ci } 131462306a36Sopenharmony_ci 131562306a36Sopenharmony_ci ret = aperture_remove_conflicting_pci_devices(pd, "nvidiafb"); 131662306a36Sopenharmony_ci if (ret) 131762306a36Sopenharmony_ci goto err_out; 131862306a36Sopenharmony_ci 131962306a36Sopenharmony_ci info = framebuffer_alloc(sizeof(struct nvidia_par), &pd->dev); 132062306a36Sopenharmony_ci if (!info) 132162306a36Sopenharmony_ci goto err_out; 132262306a36Sopenharmony_ci 132362306a36Sopenharmony_ci par = info->par; 132462306a36Sopenharmony_ci par->pci_dev = pd; 132562306a36Sopenharmony_ci info->pixmap.addr = kzalloc(8 * 1024, GFP_KERNEL); 132662306a36Sopenharmony_ci 132762306a36Sopenharmony_ci if (info->pixmap.addr == NULL) 132862306a36Sopenharmony_ci goto err_out_kfree; 132962306a36Sopenharmony_ci 133062306a36Sopenharmony_ci if (pci_request_regions(pd, "nvidiafb")) { 133162306a36Sopenharmony_ci printk(KERN_ERR PFX "cannot request PCI regions\n"); 133262306a36Sopenharmony_ci goto err_out_enable; 133362306a36Sopenharmony_ci } 133462306a36Sopenharmony_ci 133562306a36Sopenharmony_ci par->FlatPanel = flatpanel; 133662306a36Sopenharmony_ci if (flatpanel == 1) 133762306a36Sopenharmony_ci printk(KERN_INFO PFX "flatpanel support enabled\n"); 133862306a36Sopenharmony_ci par->FPDither = fpdither; 133962306a36Sopenharmony_ci 134062306a36Sopenharmony_ci par->CRTCnumber = forceCRTC; 134162306a36Sopenharmony_ci par->FpScale = (!noscale); 134262306a36Sopenharmony_ci par->paneltweak = paneltweak; 134362306a36Sopenharmony_ci par->reverse_i2c = reverse_i2c; 134462306a36Sopenharmony_ci 134562306a36Sopenharmony_ci nvidiafb_fix.smem_start = pci_resource_start(pd, 1); 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_ci par->REGS = REGS; 134862306a36Sopenharmony_ci 134962306a36Sopenharmony_ci par->Chipset = Chipset; 135062306a36Sopenharmony_ci par->Architecture = Architecture; 135162306a36Sopenharmony_ci 135262306a36Sopenharmony_ci sprintf(nvidiafb_fix.id, "NV%x", (pd->device & 0x0ff0) >> 4); 135362306a36Sopenharmony_ci 135462306a36Sopenharmony_ci if (NVCommonSetup(info)) 135562306a36Sopenharmony_ci goto err_out_free_base0; 135662306a36Sopenharmony_ci 135762306a36Sopenharmony_ci par->FbAddress = nvidiafb_fix.smem_start; 135862306a36Sopenharmony_ci par->FbMapSize = par->RamAmountKBytes * 1024; 135962306a36Sopenharmony_ci if (vram && vram * 1024 * 1024 < par->FbMapSize) 136062306a36Sopenharmony_ci par->FbMapSize = vram * 1024 * 1024; 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_ci /* Limit amount of vram to 64 MB */ 136362306a36Sopenharmony_ci if (par->FbMapSize > 64 * 1024 * 1024) 136462306a36Sopenharmony_ci par->FbMapSize = 64 * 1024 * 1024; 136562306a36Sopenharmony_ci 136662306a36Sopenharmony_ci if(par->Architecture >= NV_ARCH_40) 136762306a36Sopenharmony_ci par->FbUsableSize = par->FbMapSize - (560 * 1024); 136862306a36Sopenharmony_ci else 136962306a36Sopenharmony_ci par->FbUsableSize = par->FbMapSize - (128 * 1024); 137062306a36Sopenharmony_ci par->ScratchBufferSize = (par->Architecture < NV_ARCH_10) ? 8 * 1024 : 137162306a36Sopenharmony_ci 16 * 1024; 137262306a36Sopenharmony_ci par->ScratchBufferStart = par->FbUsableSize - par->ScratchBufferSize; 137362306a36Sopenharmony_ci par->CursorStart = par->FbUsableSize + (32 * 1024); 137462306a36Sopenharmony_ci 137562306a36Sopenharmony_ci info->screen_base = ioremap_wc(nvidiafb_fix.smem_start, 137662306a36Sopenharmony_ci par->FbMapSize); 137762306a36Sopenharmony_ci info->screen_size = par->FbUsableSize; 137862306a36Sopenharmony_ci nvidiafb_fix.smem_len = par->RamAmountKBytes * 1024; 137962306a36Sopenharmony_ci 138062306a36Sopenharmony_ci if (!info->screen_base) { 138162306a36Sopenharmony_ci printk(KERN_ERR PFX "cannot ioremap FB base\n"); 138262306a36Sopenharmony_ci goto err_out_free_base1; 138362306a36Sopenharmony_ci } 138462306a36Sopenharmony_ci 138562306a36Sopenharmony_ci par->FbStart = info->screen_base; 138662306a36Sopenharmony_ci 138762306a36Sopenharmony_ci if (!nomtrr) 138862306a36Sopenharmony_ci par->wc_cookie = arch_phys_wc_add(nvidiafb_fix.smem_start, 138962306a36Sopenharmony_ci par->RamAmountKBytes * 1024); 139062306a36Sopenharmony_ci 139162306a36Sopenharmony_ci info->fbops = &nvidia_fb_ops; 139262306a36Sopenharmony_ci info->fix = nvidiafb_fix; 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_ci if (nvidia_set_fbinfo(info) < 0) { 139562306a36Sopenharmony_ci printk(KERN_ERR PFX "error setting initial video mode\n"); 139662306a36Sopenharmony_ci goto err_out_iounmap_fb; 139762306a36Sopenharmony_ci } 139862306a36Sopenharmony_ci 139962306a36Sopenharmony_ci nvidia_save_vga(par, &par->SavedReg); 140062306a36Sopenharmony_ci 140162306a36Sopenharmony_ci pci_set_drvdata(pd, info); 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_ci if (register_framebuffer(info) < 0) { 140462306a36Sopenharmony_ci printk(KERN_ERR PFX "error registering nVidia framebuffer\n"); 140562306a36Sopenharmony_ci goto err_out_iounmap_fb; 140662306a36Sopenharmony_ci } 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ci if (backlight) 140962306a36Sopenharmony_ci nvidia_bl_init(par); 141062306a36Sopenharmony_ci 141162306a36Sopenharmony_ci printk(KERN_INFO PFX 141262306a36Sopenharmony_ci "PCI nVidia %s framebuffer (%dMB @ 0x%lX)\n", 141362306a36Sopenharmony_ci info->fix.id, 141462306a36Sopenharmony_ci par->FbMapSize / (1024 * 1024), info->fix.smem_start); 141562306a36Sopenharmony_ci 141662306a36Sopenharmony_ci NVTRACE_LEAVE(); 141762306a36Sopenharmony_ci return 0; 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_cierr_out_iounmap_fb: 142062306a36Sopenharmony_ci iounmap(info->screen_base); 142162306a36Sopenharmony_cierr_out_free_base1: 142262306a36Sopenharmony_ci fb_destroy_modedb(info->monspecs.modedb); 142362306a36Sopenharmony_ci nvidia_delete_i2c_busses(par); 142462306a36Sopenharmony_cierr_out_free_base0: 142562306a36Sopenharmony_ci pci_release_regions(pd); 142662306a36Sopenharmony_cierr_out_enable: 142762306a36Sopenharmony_ci kfree(info->pixmap.addr); 142862306a36Sopenharmony_cierr_out_kfree: 142962306a36Sopenharmony_ci framebuffer_release(info); 143062306a36Sopenharmony_cierr_out: 143162306a36Sopenharmony_ci iounmap(REGS); 143262306a36Sopenharmony_ci return -ENODEV; 143362306a36Sopenharmony_ci} 143462306a36Sopenharmony_ci 143562306a36Sopenharmony_cistatic void nvidiafb_remove(struct pci_dev *pd) 143662306a36Sopenharmony_ci{ 143762306a36Sopenharmony_ci struct fb_info *info = pci_get_drvdata(pd); 143862306a36Sopenharmony_ci struct nvidia_par *par = info->par; 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ci NVTRACE_ENTER(); 144162306a36Sopenharmony_ci 144262306a36Sopenharmony_ci nvidia_bl_exit(par); 144362306a36Sopenharmony_ci unregister_framebuffer(info); 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_ci arch_phys_wc_del(par->wc_cookie); 144662306a36Sopenharmony_ci iounmap(info->screen_base); 144762306a36Sopenharmony_ci fb_destroy_modedb(info->monspecs.modedb); 144862306a36Sopenharmony_ci nvidia_delete_i2c_busses(par); 144962306a36Sopenharmony_ci iounmap(par->REGS); 145062306a36Sopenharmony_ci pci_release_regions(pd); 145162306a36Sopenharmony_ci kfree(info->pixmap.addr); 145262306a36Sopenharmony_ci framebuffer_release(info); 145362306a36Sopenharmony_ci NVTRACE_LEAVE(); 145462306a36Sopenharmony_ci} 145562306a36Sopenharmony_ci 145662306a36Sopenharmony_ci/* ------------------------------------------------------------------------- * 145762306a36Sopenharmony_ci * 145862306a36Sopenharmony_ci * initialization 145962306a36Sopenharmony_ci * 146062306a36Sopenharmony_ci * ------------------------------------------------------------------------- */ 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_ci#ifndef MODULE 146362306a36Sopenharmony_cistatic int nvidiafb_setup(char *options) 146462306a36Sopenharmony_ci{ 146562306a36Sopenharmony_ci char *this_opt; 146662306a36Sopenharmony_ci 146762306a36Sopenharmony_ci NVTRACE_ENTER(); 146862306a36Sopenharmony_ci if (!options || !*options) 146962306a36Sopenharmony_ci return 0; 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_ci while ((this_opt = strsep(&options, ",")) != NULL) { 147262306a36Sopenharmony_ci if (!strncmp(this_opt, "forceCRTC", 9)) { 147362306a36Sopenharmony_ci char *p; 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_ci p = this_opt + 9; 147662306a36Sopenharmony_ci if (!*p || !*(++p)) 147762306a36Sopenharmony_ci continue; 147862306a36Sopenharmony_ci forceCRTC = *p - '0'; 147962306a36Sopenharmony_ci if (forceCRTC < 0 || forceCRTC > 1) 148062306a36Sopenharmony_ci forceCRTC = -1; 148162306a36Sopenharmony_ci } else if (!strncmp(this_opt, "flatpanel", 9)) { 148262306a36Sopenharmony_ci flatpanel = 1; 148362306a36Sopenharmony_ci } else if (!strncmp(this_opt, "hwcur", 5)) { 148462306a36Sopenharmony_ci hwcur = 1; 148562306a36Sopenharmony_ci } else if (!strncmp(this_opt, "noaccel", 6)) { 148662306a36Sopenharmony_ci noaccel = 1; 148762306a36Sopenharmony_ci } else if (!strncmp(this_opt, "noscale", 7)) { 148862306a36Sopenharmony_ci noscale = 1; 148962306a36Sopenharmony_ci } else if (!strncmp(this_opt, "reverse_i2c", 11)) { 149062306a36Sopenharmony_ci reverse_i2c = 1; 149162306a36Sopenharmony_ci } else if (!strncmp(this_opt, "paneltweak:", 11)) { 149262306a36Sopenharmony_ci paneltweak = simple_strtoul(this_opt+11, NULL, 0); 149362306a36Sopenharmony_ci } else if (!strncmp(this_opt, "vram:", 5)) { 149462306a36Sopenharmony_ci vram = simple_strtoul(this_opt+5, NULL, 0); 149562306a36Sopenharmony_ci } else if (!strncmp(this_opt, "backlight:", 10)) { 149662306a36Sopenharmony_ci backlight = simple_strtoul(this_opt+10, NULL, 0); 149762306a36Sopenharmony_ci } else if (!strncmp(this_opt, "nomtrr", 6)) { 149862306a36Sopenharmony_ci nomtrr = true; 149962306a36Sopenharmony_ci } else if (!strncmp(this_opt, "fpdither:", 9)) { 150062306a36Sopenharmony_ci fpdither = simple_strtol(this_opt+9, NULL, 0); 150162306a36Sopenharmony_ci } else if (!strncmp(this_opt, "bpp:", 4)) { 150262306a36Sopenharmony_ci bpp = simple_strtoul(this_opt+4, NULL, 0); 150362306a36Sopenharmony_ci } else 150462306a36Sopenharmony_ci mode_option = this_opt; 150562306a36Sopenharmony_ci } 150662306a36Sopenharmony_ci NVTRACE_LEAVE(); 150762306a36Sopenharmony_ci return 0; 150862306a36Sopenharmony_ci} 150962306a36Sopenharmony_ci#endif /* !MODULE */ 151062306a36Sopenharmony_ci 151162306a36Sopenharmony_cistatic struct pci_driver nvidiafb_driver = { 151262306a36Sopenharmony_ci .name = "nvidiafb", 151362306a36Sopenharmony_ci .id_table = nvidiafb_pci_tbl, 151462306a36Sopenharmony_ci .probe = nvidiafb_probe, 151562306a36Sopenharmony_ci .driver.pm = &nvidiafb_pm_ops, 151662306a36Sopenharmony_ci .remove = nvidiafb_remove, 151762306a36Sopenharmony_ci}; 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_ci/* ------------------------------------------------------------------------- * 152062306a36Sopenharmony_ci * 152162306a36Sopenharmony_ci * modularization 152262306a36Sopenharmony_ci * 152362306a36Sopenharmony_ci * ------------------------------------------------------------------------- */ 152462306a36Sopenharmony_ci 152562306a36Sopenharmony_cistatic int nvidiafb_init(void) 152662306a36Sopenharmony_ci{ 152762306a36Sopenharmony_ci#ifndef MODULE 152862306a36Sopenharmony_ci char *option = NULL; 152962306a36Sopenharmony_ci#endif 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_ci if (fb_modesetting_disabled("nvidiafb")) 153262306a36Sopenharmony_ci return -ENODEV; 153362306a36Sopenharmony_ci 153462306a36Sopenharmony_ci#ifndef MODULE 153562306a36Sopenharmony_ci if (fb_get_options("nvidiafb", &option)) 153662306a36Sopenharmony_ci return -ENODEV; 153762306a36Sopenharmony_ci nvidiafb_setup(option); 153862306a36Sopenharmony_ci#endif 153962306a36Sopenharmony_ci return pci_register_driver(&nvidiafb_driver); 154062306a36Sopenharmony_ci} 154162306a36Sopenharmony_ci 154262306a36Sopenharmony_cimodule_init(nvidiafb_init); 154362306a36Sopenharmony_ci 154462306a36Sopenharmony_cistatic void __exit nvidiafb_exit(void) 154562306a36Sopenharmony_ci{ 154662306a36Sopenharmony_ci pci_unregister_driver(&nvidiafb_driver); 154762306a36Sopenharmony_ci} 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_cimodule_exit(nvidiafb_exit); 155062306a36Sopenharmony_ci 155162306a36Sopenharmony_cimodule_param(flatpanel, int, 0); 155262306a36Sopenharmony_ciMODULE_PARM_DESC(flatpanel, 155362306a36Sopenharmony_ci "Enables experimental flat panel support for some chipsets. " 155462306a36Sopenharmony_ci "(0=disabled, 1=enabled, -1=autodetect) (default=-1)"); 155562306a36Sopenharmony_cimodule_param(fpdither, int, 0); 155662306a36Sopenharmony_ciMODULE_PARM_DESC(fpdither, 155762306a36Sopenharmony_ci "Enables dithering of flat panel for 6 bits panels. " 155862306a36Sopenharmony_ci "(0=disabled, 1=enabled, -1=autodetect) (default=-1)"); 155962306a36Sopenharmony_cimodule_param(hwcur, int, 0); 156062306a36Sopenharmony_ciMODULE_PARM_DESC(hwcur, 156162306a36Sopenharmony_ci "Enables hardware cursor implementation. (0 or 1=enabled) " 156262306a36Sopenharmony_ci "(default=0)"); 156362306a36Sopenharmony_cimodule_param(noaccel, int, 0); 156462306a36Sopenharmony_ciMODULE_PARM_DESC(noaccel, 156562306a36Sopenharmony_ci "Disables hardware acceleration. (0 or 1=disable) " 156662306a36Sopenharmony_ci "(default=0)"); 156762306a36Sopenharmony_cimodule_param(noscale, int, 0); 156862306a36Sopenharmony_ciMODULE_PARM_DESC(noscale, 156962306a36Sopenharmony_ci "Disables screen scaling. (0 or 1=disable) " 157062306a36Sopenharmony_ci "(default=0, do scaling)"); 157162306a36Sopenharmony_cimodule_param(paneltweak, int, 0); 157262306a36Sopenharmony_ciMODULE_PARM_DESC(paneltweak, 157362306a36Sopenharmony_ci "Tweak display settings for flatpanels. " 157462306a36Sopenharmony_ci "(default=0, no tweaks)"); 157562306a36Sopenharmony_cimodule_param(forceCRTC, int, 0); 157662306a36Sopenharmony_ciMODULE_PARM_DESC(forceCRTC, 157762306a36Sopenharmony_ci "Forces usage of a particular CRTC in case autodetection " 157862306a36Sopenharmony_ci "fails. (0 or 1) (default=autodetect)"); 157962306a36Sopenharmony_cimodule_param(vram, int, 0); 158062306a36Sopenharmony_ciMODULE_PARM_DESC(vram, 158162306a36Sopenharmony_ci "amount of framebuffer memory to remap in MiB" 158262306a36Sopenharmony_ci "(default=0 - remap entire memory)"); 158362306a36Sopenharmony_cimodule_param(mode_option, charp, 0); 158462306a36Sopenharmony_ciMODULE_PARM_DESC(mode_option, "Specify initial video mode"); 158562306a36Sopenharmony_cimodule_param(bpp, int, 0); 158662306a36Sopenharmony_ciMODULE_PARM_DESC(bpp, "pixel width in bits" 158762306a36Sopenharmony_ci "(default=8)"); 158862306a36Sopenharmony_cimodule_param(reverse_i2c, int, 0); 158962306a36Sopenharmony_ciMODULE_PARM_DESC(reverse_i2c, "reverse port assignment of the i2c bus"); 159062306a36Sopenharmony_cimodule_param(nomtrr, bool, false); 159162306a36Sopenharmony_ciMODULE_PARM_DESC(nomtrr, "Disables MTRR support (0 or 1=disabled) " 159262306a36Sopenharmony_ci "(default=0)"); 159362306a36Sopenharmony_ci 159462306a36Sopenharmony_ciMODULE_AUTHOR("Antonino Daplas"); 159562306a36Sopenharmony_ciMODULE_DESCRIPTION("Framebuffer driver for nVidia graphics chipset"); 159662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 1597