162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Fujitsu MB862xx Graphics Controller Registers/Bits 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#ifndef _MB862XX_REG_H 762306a36Sopenharmony_ci#define _MB862XX_REG_H 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#define MB862XX_MMIO_BASE 0x01fc0000 1062306a36Sopenharmony_ci#define MB862XX_MMIO_HIGH_BASE 0x03fc0000 1162306a36Sopenharmony_ci#define MB862XX_I2C_BASE 0x0000c000 1262306a36Sopenharmony_ci#define MB862XX_DISP_BASE 0x00010000 1362306a36Sopenharmony_ci#define MB862XX_CAP_BASE 0x00018000 1462306a36Sopenharmony_ci#define MB862XX_DRAW_BASE 0x00030000 1562306a36Sopenharmony_ci#define MB862XX_GEO_BASE 0x00038000 1662306a36Sopenharmony_ci#define MB862XX_PIO_BASE 0x00038000 1762306a36Sopenharmony_ci#define MB862XX_MMIO_SIZE 0x40000 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* Host interface/pio registers */ 2062306a36Sopenharmony_ci#define GC_IST 0x00000020 2162306a36Sopenharmony_ci#define GC_IMASK 0x00000024 2262306a36Sopenharmony_ci#define GC_SRST 0x0000002c 2362306a36Sopenharmony_ci#define GC_CCF 0x00000038 2462306a36Sopenharmony_ci#define GC_RSW 0x0000005c 2562306a36Sopenharmony_ci#define GC_CID 0x000000f0 2662306a36Sopenharmony_ci#define GC_REVISION 0x00000084 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define GC_CCF_CGE_100 0x00000000 2962306a36Sopenharmony_ci#define GC_CCF_CGE_133 0x00040000 3062306a36Sopenharmony_ci#define GC_CCF_CGE_166 0x00080000 3162306a36Sopenharmony_ci#define GC_CCF_COT_100 0x00000000 3262306a36Sopenharmony_ci#define GC_CCF_COT_133 0x00010000 3362306a36Sopenharmony_ci#define GC_CID_CNAME_MSK 0x0000ff00 3462306a36Sopenharmony_ci#define GC_CID_VERSION_MSK 0x000000ff 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* define enabled interrupts hereby */ 3762306a36Sopenharmony_ci#define GC_INT_EN 0x00000000 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* Memory interface mode register */ 4062306a36Sopenharmony_ci#define GC_MMR 0x0000fffc 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* Display Controller registers */ 4362306a36Sopenharmony_ci#define GC_DCM0 0x00000000 4462306a36Sopenharmony_ci#define GC_HTP 0x00000004 4562306a36Sopenharmony_ci#define GC_HDB_HDP 0x00000008 4662306a36Sopenharmony_ci#define GC_VSW_HSW_HSP 0x0000000c 4762306a36Sopenharmony_ci#define GC_VTR 0x00000010 4862306a36Sopenharmony_ci#define GC_VDP_VSP 0x00000014 4962306a36Sopenharmony_ci#define GC_WY_WX 0x00000018 5062306a36Sopenharmony_ci#define GC_WH_WW 0x0000001c 5162306a36Sopenharmony_ci#define GC_L0M 0x00000020 5262306a36Sopenharmony_ci#define GC_L0OA0 0x00000024 5362306a36Sopenharmony_ci#define GC_L0DA0 0x00000028 5462306a36Sopenharmony_ci#define GC_L0DY_L0DX 0x0000002c 5562306a36Sopenharmony_ci#define GC_L1M 0x00000030 5662306a36Sopenharmony_ci#define GC_L1DA 0x00000034 5762306a36Sopenharmony_ci#define GC_DCM1 0x00000100 5862306a36Sopenharmony_ci#define GC_L0EM 0x00000110 5962306a36Sopenharmony_ci#define GC_L0WY_L0WX 0x00000114 6062306a36Sopenharmony_ci#define GC_L0WH_L0WW 0x00000118 6162306a36Sopenharmony_ci#define GC_L1EM 0x00000120 6262306a36Sopenharmony_ci#define GC_L1WY_L1WX 0x00000124 6362306a36Sopenharmony_ci#define GC_L1WH_L1WW 0x00000128 6462306a36Sopenharmony_ci#define GC_DLS 0x00000180 6562306a36Sopenharmony_ci#define GC_DCM2 0x00000104 6662306a36Sopenharmony_ci#define GC_DCM3 0x00000108 6762306a36Sopenharmony_ci#define GC_CPM_CUTC 0x000000a0 6862306a36Sopenharmony_ci#define GC_CUOA0 0x000000a4 6962306a36Sopenharmony_ci#define GC_CUY0_CUX0 0x000000a8 7062306a36Sopenharmony_ci#define GC_CUOA1 0x000000ac 7162306a36Sopenharmony_ci#define GC_CUY1_CUX1 0x000000b0 7262306a36Sopenharmony_ci#define GC_L0PAL0 0x00000400 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci#define GC_CPM_CEN0 0x00100000 7562306a36Sopenharmony_ci#define GC_CPM_CEN1 0x00200000 7662306a36Sopenharmony_ci#define GC_DCM1_DEN 0x80000000 7762306a36Sopenharmony_ci#define GC_DCM1_L1E 0x00020000 7862306a36Sopenharmony_ci#define GC_L1M_16 0x80000000 7962306a36Sopenharmony_ci#define GC_L1M_YC 0x40000000 8062306a36Sopenharmony_ci#define GC_L1M_CS 0x20000000 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define GC_DCM01_ESY 0x00000004 8362306a36Sopenharmony_ci#define GC_DCM01_SC 0x00003f00 8462306a36Sopenharmony_ci#define GC_DCM01_RESV 0x00004000 8562306a36Sopenharmony_ci#define GC_DCM01_CKS 0x00008000 8662306a36Sopenharmony_ci#define GC_DCM01_L0E 0x00010000 8762306a36Sopenharmony_ci#define GC_DCM01_DEN 0x80000000 8862306a36Sopenharmony_ci#define GC_L0M_L0C_8 0x00000000 8962306a36Sopenharmony_ci#define GC_L0M_L0C_16 0x80000000 9062306a36Sopenharmony_ci#define GC_L0EM_L0EC_24 0x40000000 9162306a36Sopenharmony_ci#define GC_L0M_L0W_UNIT 64 9262306a36Sopenharmony_ci#define GC_L1EM_DM 0x02000000 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci#define GC_DISP_REFCLK_400 400 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* I2C */ 9762306a36Sopenharmony_ci#define GC_I2C_BSR 0x00000000 /* BSR */ 9862306a36Sopenharmony_ci#define GC_I2C_BCR 0x00000004 /* BCR */ 9962306a36Sopenharmony_ci#define GC_I2C_CCR 0x00000008 /* CCR */ 10062306a36Sopenharmony_ci#define GC_I2C_ADR 0x0000000C /* ADR */ 10162306a36Sopenharmony_ci#define GC_I2C_DAR 0x00000010 /* DAR */ 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define I2C_DISABLE 0x00000000 10462306a36Sopenharmony_ci#define I2C_STOP 0x00000000 10562306a36Sopenharmony_ci#define I2C_START 0x00000010 10662306a36Sopenharmony_ci#define I2C_REPEATED_START 0x00000030 10762306a36Sopenharmony_ci#define I2C_CLOCK_AND_ENABLE 0x0000003f 10862306a36Sopenharmony_ci#define I2C_READY 0x01 10962306a36Sopenharmony_ci#define I2C_INT 0x01 11062306a36Sopenharmony_ci#define I2C_INTE 0x02 11162306a36Sopenharmony_ci#define I2C_ACK 0x08 11262306a36Sopenharmony_ci#define I2C_BER 0x80 11362306a36Sopenharmony_ci#define I2C_BEIE 0x40 11462306a36Sopenharmony_ci#define I2C_TRX 0x80 11562306a36Sopenharmony_ci#define I2C_LRB 0x10 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* Capture registers and bits */ 11862306a36Sopenharmony_ci#define GC_CAP_VCM 0x00000000 11962306a36Sopenharmony_ci#define GC_CAP_CSC 0x00000004 12062306a36Sopenharmony_ci#define GC_CAP_VCS 0x00000008 12162306a36Sopenharmony_ci#define GC_CAP_CBM 0x00000010 12262306a36Sopenharmony_ci#define GC_CAP_CBOA 0x00000014 12362306a36Sopenharmony_ci#define GC_CAP_CBLA 0x00000018 12462306a36Sopenharmony_ci#define GC_CAP_IMG_START 0x0000001C 12562306a36Sopenharmony_ci#define GC_CAP_IMG_END 0x00000020 12662306a36Sopenharmony_ci#define GC_CAP_CMSS 0x00000048 12762306a36Sopenharmony_ci#define GC_CAP_CMDS 0x0000004C 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci#define GC_VCM_VIE 0x80000000 13062306a36Sopenharmony_ci#define GC_VCM_CM 0x03000000 13162306a36Sopenharmony_ci#define GC_VCM_VS_PAL 0x00000002 13262306a36Sopenharmony_ci#define GC_CBM_OO 0x80000000 13362306a36Sopenharmony_ci#define GC_CBM_HRV 0x00000010 13462306a36Sopenharmony_ci#define GC_CBM_CBST 0x00000001 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci/* Carmine specific */ 13762306a36Sopenharmony_ci#define MB86297_DRAW_BASE 0x00020000 13862306a36Sopenharmony_ci#define MB86297_DISP0_BASE 0x00100000 13962306a36Sopenharmony_ci#define MB86297_DISP1_BASE 0x00140000 14062306a36Sopenharmony_ci#define MB86297_WRBACK_BASE 0x00180000 14162306a36Sopenharmony_ci#define MB86297_CAP0_BASE 0x00200000 14262306a36Sopenharmony_ci#define MB86297_CAP1_BASE 0x00280000 14362306a36Sopenharmony_ci#define MB86297_DRAMCTRL_BASE 0x00300000 14462306a36Sopenharmony_ci#define MB86297_CTRL_BASE 0x00400000 14562306a36Sopenharmony_ci#define MB86297_I2C_BASE 0x00500000 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci#define GC_CTRL_STATUS 0x00000000 14862306a36Sopenharmony_ci#define GC_CTRL_INT_MASK 0x00000004 14962306a36Sopenharmony_ci#define GC_CTRL_CLK_ENABLE 0x0000000c 15062306a36Sopenharmony_ci#define GC_CTRL_SOFT_RST 0x00000010 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci#define GC_CTRL_CLK_EN_DRAM 0x00000001 15362306a36Sopenharmony_ci#define GC_CTRL_CLK_EN_2D3D 0x00000002 15462306a36Sopenharmony_ci#define GC_CTRL_CLK_EN_DISP0 0x00000020 15562306a36Sopenharmony_ci#define GC_CTRL_CLK_EN_DISP1 0x00000040 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci#define GC_2D3D_REV 0x000004b4 15862306a36Sopenharmony_ci#define GC_RE_REVISION 0x24240200 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci/* define enabled interrupts hereby */ 16162306a36Sopenharmony_ci#define GC_CARMINE_INT_EN 0x00000004 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci/* DRAM controller */ 16462306a36Sopenharmony_ci#define GC_DCTL_MODE_ADD 0x00000000 16562306a36Sopenharmony_ci#define GC_DCTL_SETTIME1_EMODE 0x00000004 16662306a36Sopenharmony_ci#define GC_DCTL_REFRESH_SETTIME2 0x00000008 16762306a36Sopenharmony_ci#define GC_DCTL_RSV0_STATES 0x0000000C 16862306a36Sopenharmony_ci#define GC_DCTL_RSV2_RSV1 0x00000010 16962306a36Sopenharmony_ci#define GC_DCTL_DDRIF2_DDRIF1 0x00000014 17062306a36Sopenharmony_ci#define GC_DCTL_IOCONT1_IOCONT0 0x00000024 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci#define GC_DCTL_STATES_MSK 0x0000000f 17362306a36Sopenharmony_ci#define GC_DCTL_INIT_WAIT_CNT 3000 17462306a36Sopenharmony_ci#define GC_DCTL_INIT_WAIT_INTERVAL 1 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci/* DRAM ctrl values for Carmine PCI Eval. board */ 17762306a36Sopenharmony_ci#define GC_EVB_DCTL_MODE_ADD 0x012105c3 17862306a36Sopenharmony_ci#define GC_EVB_DCTL_MODE_ADD_AFT_RST 0x002105c3 17962306a36Sopenharmony_ci#define GC_EVB_DCTL_SETTIME1_EMODE 0x47498000 18062306a36Sopenharmony_ci#define GC_EVB_DCTL_REFRESH_SETTIME2 0x00422a22 18162306a36Sopenharmony_ci#define GC_EVB_DCTL_RSV0_STATES 0x00200003 18262306a36Sopenharmony_ci#define GC_EVB_DCTL_RSV0_STATES_AFT_RST 0x00200002 18362306a36Sopenharmony_ci#define GC_EVB_DCTL_RSV2_RSV1 0x0000000f 18462306a36Sopenharmony_ci#define GC_EVB_DCTL_DDRIF2_DDRIF1 0x00556646 18562306a36Sopenharmony_ci#define GC_EVB_DCTL_IOCONT1_IOCONT0 0x05550555 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci#define GC_DISP_REFCLK_533 533 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci#endif 190