162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/* Geode LX framebuffer driver
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Copyright (C) 2006-2007, Advanced Micro Devices,Inc.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/kernel.h>
862306a36Sopenharmony_ci#include <linux/errno.h>
962306a36Sopenharmony_ci#include <linux/fb.h>
1062306a36Sopenharmony_ci#include <linux/uaccess.h>
1162306a36Sopenharmony_ci#include <linux/delay.h>
1262306a36Sopenharmony_ci#include <linux/cs5535.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "lxfb.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/* TODO
1762306a36Sopenharmony_ci * Support panel scaling
1862306a36Sopenharmony_ci * Add acceleration
1962306a36Sopenharmony_ci * Add support for interlacing (TV out)
2062306a36Sopenharmony_ci * Support compression
2162306a36Sopenharmony_ci */
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* This is the complete list of PLL frequencies that we can set -
2462306a36Sopenharmony_ci * we will choose the closest match to the incoming clock.
2562306a36Sopenharmony_ci * freq is the frequency of the dotclock * 1000 (for example,
2662306a36Sopenharmony_ci * 24823 = 24.983 Mhz).
2762306a36Sopenharmony_ci * pllval is the corresponding PLL value
2862306a36Sopenharmony_ci*/
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic const struct {
3162306a36Sopenharmony_ci  unsigned int pllval;
3262306a36Sopenharmony_ci  unsigned int freq;
3362306a36Sopenharmony_ci} pll_table[] = {
3462306a36Sopenharmony_ci  { 0x000131AC,   6231 },
3562306a36Sopenharmony_ci  { 0x0001215D,   6294 },
3662306a36Sopenharmony_ci  { 0x00011087,   6750 },
3762306a36Sopenharmony_ci  { 0x0001216C,   7081 },
3862306a36Sopenharmony_ci  { 0x0001218D,   7140 },
3962306a36Sopenharmony_ci  { 0x000110C9,   7800 },
4062306a36Sopenharmony_ci  { 0x00013147,   7875 },
4162306a36Sopenharmony_ci  { 0x000110A7,   8258 },
4262306a36Sopenharmony_ci  { 0x00012159,   8778 },
4362306a36Sopenharmony_ci  { 0x00014249,   8875 },
4462306a36Sopenharmony_ci  { 0x00010057,   9000 },
4562306a36Sopenharmony_ci  { 0x0001219A,   9472 },
4662306a36Sopenharmony_ci  { 0x00012158,   9792 },
4762306a36Sopenharmony_ci  { 0x00010045,  10000 },
4862306a36Sopenharmony_ci  { 0x00010089,  10791 },
4962306a36Sopenharmony_ci  { 0x000110E7,  11225 },
5062306a36Sopenharmony_ci  { 0x00012136,  11430 },
5162306a36Sopenharmony_ci  { 0x00013207,  12375 },
5262306a36Sopenharmony_ci  { 0x00012187,  12500 },
5362306a36Sopenharmony_ci  { 0x00014286,  14063 },
5462306a36Sopenharmony_ci  { 0x000110E5,  15016 },
5562306a36Sopenharmony_ci  { 0x00014214,  16250 },
5662306a36Sopenharmony_ci  { 0x00011105,  17045 },
5762306a36Sopenharmony_ci  { 0x000131E4,  18563 },
5862306a36Sopenharmony_ci  { 0x00013183,  18750 },
5962306a36Sopenharmony_ci  { 0x00014284,  19688 },
6062306a36Sopenharmony_ci  { 0x00011104,  20400 },
6162306a36Sopenharmony_ci  { 0x00016363,  23625 },
6262306a36Sopenharmony_ci  { 0x000031AC,  24923 },
6362306a36Sopenharmony_ci  { 0x0000215D,  25175 },
6462306a36Sopenharmony_ci  { 0x00001087,  27000 },
6562306a36Sopenharmony_ci  { 0x0000216C,  28322 },
6662306a36Sopenharmony_ci  { 0x0000218D,  28560 },
6762306a36Sopenharmony_ci  { 0x000010C9,  31200 },
6862306a36Sopenharmony_ci  { 0x00003147,  31500 },
6962306a36Sopenharmony_ci  { 0x000010A7,  33032 },
7062306a36Sopenharmony_ci  { 0x00002159,  35112 },
7162306a36Sopenharmony_ci  { 0x00004249,  35500 },
7262306a36Sopenharmony_ci  { 0x00000057,  36000 },
7362306a36Sopenharmony_ci  { 0x0000219A,  37889 },
7462306a36Sopenharmony_ci  { 0x00002158,  39168 },
7562306a36Sopenharmony_ci  { 0x00000045,  40000 },
7662306a36Sopenharmony_ci  { 0x00000089,  43163 },
7762306a36Sopenharmony_ci  { 0x000010E7,  44900 },
7862306a36Sopenharmony_ci  { 0x00002136,  45720 },
7962306a36Sopenharmony_ci  { 0x00003207,  49500 },
8062306a36Sopenharmony_ci  { 0x00002187,  50000 },
8162306a36Sopenharmony_ci  { 0x00004286,  56250 },
8262306a36Sopenharmony_ci  { 0x000010E5,  60065 },
8362306a36Sopenharmony_ci  { 0x00004214,  65000 },
8462306a36Sopenharmony_ci  { 0x00001105,  68179 },
8562306a36Sopenharmony_ci  { 0x000031E4,  74250 },
8662306a36Sopenharmony_ci  { 0x00003183,  75000 },
8762306a36Sopenharmony_ci  { 0x00004284,  78750 },
8862306a36Sopenharmony_ci  { 0x00001104,  81600 },
8962306a36Sopenharmony_ci  { 0x00006363,  94500 },
9062306a36Sopenharmony_ci  { 0x00005303,  97520 },
9162306a36Sopenharmony_ci  { 0x00002183, 100187 },
9262306a36Sopenharmony_ci  { 0x00002122, 101420 },
9362306a36Sopenharmony_ci  { 0x00001081, 108000 },
9462306a36Sopenharmony_ci  { 0x00006201, 113310 },
9562306a36Sopenharmony_ci  { 0x00000041, 119650 },
9662306a36Sopenharmony_ci  { 0x000041A1, 129600 },
9762306a36Sopenharmony_ci  { 0x00002182, 133500 },
9862306a36Sopenharmony_ci  { 0x000041B1, 135000 },
9962306a36Sopenharmony_ci  { 0x00000051, 144000 },
10062306a36Sopenharmony_ci  { 0x000041E1, 148500 },
10162306a36Sopenharmony_ci  { 0x000062D1, 157500 },
10262306a36Sopenharmony_ci  { 0x000031A1, 162000 },
10362306a36Sopenharmony_ci  { 0x00000061, 169203 },
10462306a36Sopenharmony_ci  { 0x00004231, 172800 },
10562306a36Sopenharmony_ci  { 0x00002151, 175500 },
10662306a36Sopenharmony_ci  { 0x000052E1, 189000 },
10762306a36Sopenharmony_ci  { 0x00000071, 192000 },
10862306a36Sopenharmony_ci  { 0x00003201, 198000 },
10962306a36Sopenharmony_ci  { 0x00004291, 202500 },
11062306a36Sopenharmony_ci  { 0x00001101, 204750 },
11162306a36Sopenharmony_ci  { 0x00007481, 218250 },
11262306a36Sopenharmony_ci  { 0x00004170, 229500 },
11362306a36Sopenharmony_ci  { 0x00006210, 234000 },
11462306a36Sopenharmony_ci  { 0x00003140, 251182 },
11562306a36Sopenharmony_ci  { 0x00006250, 261000 },
11662306a36Sopenharmony_ci  { 0x000041C0, 278400 },
11762306a36Sopenharmony_ci  { 0x00005220, 280640 },
11862306a36Sopenharmony_ci  { 0x00000050, 288000 },
11962306a36Sopenharmony_ci  { 0x000041E0, 297000 },
12062306a36Sopenharmony_ci  { 0x00002130, 320207 }
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic void lx_set_dotpll(u32 pllval)
12562306a36Sopenharmony_ci{
12662306a36Sopenharmony_ci	u32 dotpll_lo, dotpll_hi;
12762306a36Sopenharmony_ci	int i;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	if ((dotpll_lo & MSR_GLCP_DOTPLL_LOCK) && (dotpll_hi == pllval))
13262306a36Sopenharmony_ci		return;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	dotpll_hi = pllval;
13562306a36Sopenharmony_ci	dotpll_lo &= ~(MSR_GLCP_DOTPLL_BYPASS | MSR_GLCP_DOTPLL_HALFPIX);
13662306a36Sopenharmony_ci	dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	/* Wait 100us for the PLL to lock */
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	udelay(100);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	/* Now, loop for the lock bit */
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	for (i = 0; i < 1000; i++) {
14762306a36Sopenharmony_ci		rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
14862306a36Sopenharmony_ci		if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)
14962306a36Sopenharmony_ci			break;
15062306a36Sopenharmony_ci	}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	/* Clear the reset bit */
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;
15562306a36Sopenharmony_ci	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
15662306a36Sopenharmony_ci}
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/* Set the clock based on the frequency specified by the current mode */
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic void lx_set_clock(struct fb_info *info)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	unsigned int diff, min, best = 0;
16362306a36Sopenharmony_ci	unsigned int freq, i;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	freq = (unsigned int) (1000000000 / info->var.pixclock);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	min = abs(pll_table[0].freq - freq);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pll_table); i++) {
17062306a36Sopenharmony_ci		diff = abs(pll_table[i].freq - freq);
17162306a36Sopenharmony_ci		if (diff < min) {
17262306a36Sopenharmony_ci			min = diff;
17362306a36Sopenharmony_ci			best = i;
17462306a36Sopenharmony_ci		}
17562306a36Sopenharmony_ci	}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	lx_set_dotpll(pll_table[best].pllval & 0x00017FFF);
17862306a36Sopenharmony_ci}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic void lx_graphics_disable(struct fb_info *info)
18162306a36Sopenharmony_ci{
18262306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
18362306a36Sopenharmony_ci	unsigned int val, gcfg;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	/* Note:  This assumes that the video is in a quitet state */
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	write_vp(par, VP_A1T, 0);
18862306a36Sopenharmony_ci	write_vp(par, VP_A2T, 0);
18962306a36Sopenharmony_ci	write_vp(par, VP_A3T, 0);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	/* Turn off the VGA and video enable */
19262306a36Sopenharmony_ci	val = read_dc(par, DC_GENERAL_CFG) & ~(DC_GENERAL_CFG_VGAE |
19362306a36Sopenharmony_ci			DC_GENERAL_CFG_VIDE);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	write_dc(par, DC_GENERAL_CFG, val);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	val = read_vp(par, VP_VCFG) & ~VP_VCFG_VID_EN;
19862306a36Sopenharmony_ci	write_vp(par, VP_VCFG, val);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	write_dc(par, DC_IRQ, DC_IRQ_MASK | DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK |
20162306a36Sopenharmony_ci			DC_IRQ_STATUS | DC_IRQ_VIP_VSYNC_IRQ_STATUS);
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	val = read_dc(par, DC_GENLK_CTL) & ~DC_GENLK_CTL_GENLK_EN;
20462306a36Sopenharmony_ci	write_dc(par, DC_GENLK_CTL, val);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	val = read_dc(par, DC_CLR_KEY);
20762306a36Sopenharmony_ci	write_dc(par, DC_CLR_KEY, val & ~DC_CLR_KEY_CLR_KEY_EN);
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	/* turn off the panel */
21062306a36Sopenharmony_ci	write_fp(par, FP_PM, read_fp(par, FP_PM) & ~FP_PM_P);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	val = read_vp(par, VP_MISC) | VP_MISC_DACPWRDN;
21362306a36Sopenharmony_ci	write_vp(par, VP_MISC, val);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	/* Turn off the display */
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	val = read_vp(par, VP_DCFG);
21862306a36Sopenharmony_ci	write_vp(par, VP_DCFG, val & ~(VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
21962306a36Sopenharmony_ci			VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN));
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	gcfg = read_dc(par, DC_GENERAL_CFG);
22262306a36Sopenharmony_ci	gcfg &= ~(DC_GENERAL_CFG_CMPE | DC_GENERAL_CFG_DECE);
22362306a36Sopenharmony_ci	write_dc(par, DC_GENERAL_CFG, gcfg);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	/* Turn off the TGEN */
22662306a36Sopenharmony_ci	val = read_dc(par, DC_DISPLAY_CFG);
22762306a36Sopenharmony_ci	val &= ~DC_DISPLAY_CFG_TGEN;
22862306a36Sopenharmony_ci	write_dc(par, DC_DISPLAY_CFG, val);
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	/* Wait 1000 usecs to ensure that the TGEN is clear */
23162306a36Sopenharmony_ci	udelay(1000);
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	/* Turn off the FIFO loader */
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	gcfg &= ~DC_GENERAL_CFG_DFLE;
23662306a36Sopenharmony_ci	write_dc(par, DC_GENERAL_CFG, gcfg);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	/* Lastly, wait for the GP to go idle */
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	do {
24162306a36Sopenharmony_ci		val = read_gp(par, GP_BLT_STATUS);
24262306a36Sopenharmony_ci	} while ((val & GP_BLT_STATUS_PB) || !(val & GP_BLT_STATUS_CE));
24362306a36Sopenharmony_ci}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic void lx_graphics_enable(struct fb_info *info)
24662306a36Sopenharmony_ci{
24762306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
24862306a36Sopenharmony_ci	u32 temp, config;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	/* Set the video request register */
25162306a36Sopenharmony_ci	write_vp(par, VP_VRR, 0);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	/* Set up the polarities */
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	config = read_vp(par, VP_DCFG);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	config &= ~(VP_DCFG_CRT_SYNC_SKW | VP_DCFG_PWR_SEQ_DELAY |
25862306a36Sopenharmony_ci			VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	config |= (VP_DCFG_CRT_SYNC_SKW_DEFAULT | VP_DCFG_PWR_SEQ_DELAY_DEFAULT
26162306a36Sopenharmony_ci			| VP_DCFG_GV_GAM);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
26462306a36Sopenharmony_ci		config |= VP_DCFG_CRT_HSYNC_POL;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
26762306a36Sopenharmony_ci		config |= VP_DCFG_CRT_VSYNC_POL;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	if (par->output & OUTPUT_PANEL) {
27062306a36Sopenharmony_ci		u32 msrlo, msrhi;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci		write_fp(par, FP_PT1, 0);
27362306a36Sopenharmony_ci		temp = FP_PT2_SCRC;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci		if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
27662306a36Sopenharmony_ci			temp |= FP_PT2_HSP;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci		if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
27962306a36Sopenharmony_ci			temp |= FP_PT2_VSP;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci		write_fp(par, FP_PT2, temp);
28262306a36Sopenharmony_ci		write_fp(par, FP_DFC, FP_DFC_BC);
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci		msrlo = MSR_LX_MSR_PADSEL_TFT_SEL_LOW;
28562306a36Sopenharmony_ci		msrhi = MSR_LX_MSR_PADSEL_TFT_SEL_HIGH;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci		wrmsr(MSR_LX_MSR_PADSEL, msrlo, msrhi);
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	if (par->output & OUTPUT_CRT) {
29162306a36Sopenharmony_ci		config |= VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
29262306a36Sopenharmony_ci				VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN;
29362306a36Sopenharmony_ci	}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	write_vp(par, VP_DCFG, config);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	/* Turn the CRT dacs back on */
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	if (par->output & OUTPUT_CRT) {
30062306a36Sopenharmony_ci		temp = read_vp(par, VP_MISC);
30162306a36Sopenharmony_ci		temp &= ~(VP_MISC_DACPWRDN | VP_MISC_APWRDN);
30262306a36Sopenharmony_ci		write_vp(par, VP_MISC, temp);
30362306a36Sopenharmony_ci	}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/* Turn the panel on (if it isn't already) */
30662306a36Sopenharmony_ci	if (par->output & OUTPUT_PANEL)
30762306a36Sopenharmony_ci		write_fp(par, FP_PM, read_fp(par, FP_PM) | FP_PM_P);
30862306a36Sopenharmony_ci}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ciunsigned int lx_framebuffer_size(void)
31162306a36Sopenharmony_ci{
31262306a36Sopenharmony_ci	unsigned int val;
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	if (!cs5535_has_vsa2()) {
31562306a36Sopenharmony_ci		uint32_t hi, lo;
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ci		/* The number of pages is (PMAX - PMIN)+1 */
31862306a36Sopenharmony_ci		rdmsr(MSR_GLIU_P2D_RO0, lo, hi);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci		/* PMAX */
32162306a36Sopenharmony_ci		val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);
32262306a36Sopenharmony_ci		/* PMIN */
32362306a36Sopenharmony_ci		val -= (lo & 0x000fffff);
32462306a36Sopenharmony_ci		val += 1;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci		/* The page size is 4k */
32762306a36Sopenharmony_ci		return (val << 12);
32862306a36Sopenharmony_ci	}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	/* The frame buffer size is reported by a VSM in VSA II */
33162306a36Sopenharmony_ci	/* Virtual Register Class    = 0x02                     */
33262306a36Sopenharmony_ci	/* VG_MEM_SIZE (1MB units)   = 0x00                     */
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
33562306a36Sopenharmony_ci	outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFE;
33862306a36Sopenharmony_ci	return (val << 20);
33962306a36Sopenharmony_ci}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_civoid lx_set_mode(struct fb_info *info)
34262306a36Sopenharmony_ci{
34362306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
34462306a36Sopenharmony_ci	u64 msrval;
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	unsigned int max, dv, val, size;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	unsigned int gcfg, dcfg;
34962306a36Sopenharmony_ci	int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
35062306a36Sopenharmony_ci	int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	/* Unlock the DC registers */
35362306a36Sopenharmony_ci	write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	lx_graphics_disable(info);
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	lx_set_clock(info);
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	/* Set output mode */
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	rdmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
36262306a36Sopenharmony_ci	msrval &= ~MSR_LX_GLD_MSR_CONFIG_FMT;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	if (par->output & OUTPUT_PANEL) {
36562306a36Sopenharmony_ci		msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_FP;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci		if (par->output & OUTPUT_CRT)
36862306a36Sopenharmony_ci			msrval |= MSR_LX_GLD_MSR_CONFIG_FPC;
36962306a36Sopenharmony_ci		else
37062306a36Sopenharmony_ci			msrval &= ~MSR_LX_GLD_MSR_CONFIG_FPC;
37162306a36Sopenharmony_ci	} else
37262306a36Sopenharmony_ci		msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_CRT;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	wrmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	/* Clear the various buffers */
37762306a36Sopenharmony_ci	/* FIXME:  Adjust for panning here */
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	write_dc(par, DC_FB_ST_OFFSET, 0);
38062306a36Sopenharmony_ci	write_dc(par, DC_CB_ST_OFFSET, 0);
38162306a36Sopenharmony_ci	write_dc(par, DC_CURS_ST_OFFSET, 0);
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	/* FIXME: Add support for interlacing */
38462306a36Sopenharmony_ci	/* FIXME: Add support for scaling */
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	val = read_dc(par, DC_GENLK_CTL);
38762306a36Sopenharmony_ci	val &= ~(DC_GENLK_CTL_ALPHA_FLICK_EN | DC_GENLK_CTL_FLICK_EN |
38862306a36Sopenharmony_ci			DC_GENLK_CTL_FLICK_SEL_MASK);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	/* Default scaling params */
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	write_dc(par, DC_GFX_SCALE, (0x4000 << 16) | 0x4000);
39362306a36Sopenharmony_ci	write_dc(par, DC_IRQ_FILT_CTL, 0);
39462306a36Sopenharmony_ci	write_dc(par, DC_GENLK_CTL, val);
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	/* FIXME:  Support compression */
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	if (info->fix.line_length > 4096)
39962306a36Sopenharmony_ci		dv = DC_DV_CTL_DV_LINE_SIZE_8K;
40062306a36Sopenharmony_ci	else if (info->fix.line_length > 2048)
40162306a36Sopenharmony_ci		dv = DC_DV_CTL_DV_LINE_SIZE_4K;
40262306a36Sopenharmony_ci	else if (info->fix.line_length > 1024)
40362306a36Sopenharmony_ci		dv = DC_DV_CTL_DV_LINE_SIZE_2K;
40462306a36Sopenharmony_ci	else
40562306a36Sopenharmony_ci		dv = DC_DV_CTL_DV_LINE_SIZE_1K;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	max = info->fix.line_length * info->var.yres;
40862306a36Sopenharmony_ci	max = (max + 0x3FF) & 0xFFFFFC00;
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	write_dc(par, DC_DV_TOP, max | DC_DV_TOP_DV_TOP_EN);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	val = read_dc(par, DC_DV_CTL) & ~DC_DV_CTL_DV_LINE_SIZE;
41362306a36Sopenharmony_ci	write_dc(par, DC_DV_CTL, val | dv);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	size = info->var.xres * (info->var.bits_per_pixel >> 3);
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
41862306a36Sopenharmony_ci	write_dc(par, DC_LINE_SIZE, (size + 7) >> 3);
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	/* Set default watermark values */
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	rdmsrl(MSR_LX_SPARE_MSR, msrval);
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	msrval &= ~(MSR_LX_SPARE_MSR_DIS_CFIFO_HGO
42562306a36Sopenharmony_ci			| MSR_LX_SPARE_MSR_VFIFO_ARB_SEL
42662306a36Sopenharmony_ci			| MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M
42762306a36Sopenharmony_ci			| MSR_LX_SPARE_MSR_WM_LPEN_OVRD);
42862306a36Sopenharmony_ci	msrval |= MSR_LX_SPARE_MSR_DIS_VIFO_WM |
42962306a36Sopenharmony_ci			MSR_LX_SPARE_MSR_DIS_INIT_V_PRI;
43062306a36Sopenharmony_ci	wrmsrl(MSR_LX_SPARE_MSR, msrval);
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	gcfg = DC_GENERAL_CFG_DFLE;   /* Display fifo enable */
43362306a36Sopenharmony_ci	gcfg |= (0x6 << DC_GENERAL_CFG_DFHPSL_SHIFT) | /* default priority */
43462306a36Sopenharmony_ci			(0xb << DC_GENERAL_CFG_DFHPEL_SHIFT);
43562306a36Sopenharmony_ci	gcfg |= DC_GENERAL_CFG_FDTY;  /* Set the frame dirty mode */
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	dcfg  = DC_DISPLAY_CFG_VDEN;  /* Enable video data */
43862306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_GDEN;  /* Enable graphics */
43962306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_TGEN;  /* Turn on the timing generator */
44062306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_TRUP;  /* Update timings immediately */
44162306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_PALB;  /* Palette bypass in > 8 bpp modes */
44262306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_VISL;
44362306a36Sopenharmony_ci	dcfg |= DC_DISPLAY_CFG_DCEN;  /* Always center the display */
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	/* Set the current BPP mode */
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	switch (info->var.bits_per_pixel) {
44862306a36Sopenharmony_ci	case 8:
44962306a36Sopenharmony_ci		dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
45062306a36Sopenharmony_ci		break;
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	case 16:
45362306a36Sopenharmony_ci		dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
45462306a36Sopenharmony_ci		break;
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	case 32:
45762306a36Sopenharmony_ci	case 24:
45862306a36Sopenharmony_ci		dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
45962306a36Sopenharmony_ci		break;
46062306a36Sopenharmony_ci	}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	/* Now - set up the timings */
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	hactive = info->var.xres;
46562306a36Sopenharmony_ci	hblankstart = hactive;
46662306a36Sopenharmony_ci	hsyncstart = hblankstart + info->var.right_margin;
46762306a36Sopenharmony_ci	hsyncend =  hsyncstart + info->var.hsync_len;
46862306a36Sopenharmony_ci	hblankend = hsyncend + info->var.left_margin;
46962306a36Sopenharmony_ci	htotal = hblankend;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	vactive = info->var.yres;
47262306a36Sopenharmony_ci	vblankstart = vactive;
47362306a36Sopenharmony_ci	vsyncstart = vblankstart + info->var.lower_margin;
47462306a36Sopenharmony_ci	vsyncend =  vsyncstart + info->var.vsync_len;
47562306a36Sopenharmony_ci	vblankend = vsyncend + info->var.upper_margin;
47662306a36Sopenharmony_ci	vtotal = vblankend;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) | ((htotal - 1) << 16));
47962306a36Sopenharmony_ci	write_dc(par, DC_H_BLANK_TIMING,
48062306a36Sopenharmony_ci			(hblankstart - 1) | ((hblankend - 1) << 16));
48162306a36Sopenharmony_ci	write_dc(par, DC_H_SYNC_TIMING,
48262306a36Sopenharmony_ci			(hsyncstart - 1) | ((hsyncend - 1) << 16));
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) | ((vtotal - 1) << 16));
48562306a36Sopenharmony_ci	write_dc(par, DC_V_BLANK_TIMING,
48662306a36Sopenharmony_ci			(vblankstart - 1) | ((vblankend - 1) << 16));
48762306a36Sopenharmony_ci	write_dc(par, DC_V_SYNC_TIMING,
48862306a36Sopenharmony_ci			(vsyncstart - 1) | ((vsyncend - 1) << 16));
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	write_dc(par, DC_FB_ACTIVE,
49162306a36Sopenharmony_ci			(info->var.xres - 1) << 16 | (info->var.yres - 1));
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	/* And re-enable the graphics output */
49462306a36Sopenharmony_ci	lx_graphics_enable(info);
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	/* Write the two main configuration registers */
49762306a36Sopenharmony_ci	write_dc(par, DC_DISPLAY_CFG, dcfg);
49862306a36Sopenharmony_ci	write_dc(par, DC_ARB_CFG, 0);
49962306a36Sopenharmony_ci	write_dc(par, DC_GENERAL_CFG, gcfg);
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	/* Lock the DC registers */
50262306a36Sopenharmony_ci	write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
50362306a36Sopenharmony_ci}
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_civoid lx_set_palette_reg(struct fb_info *info, unsigned regno,
50662306a36Sopenharmony_ci			unsigned red, unsigned green, unsigned blue)
50762306a36Sopenharmony_ci{
50862306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
50962306a36Sopenharmony_ci	int val;
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	/* Hardware palette is in RGB 8-8-8 format. */
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	val  = (red   << 8) & 0xff0000;
51462306a36Sopenharmony_ci	val |= (green)      & 0x00ff00;
51562306a36Sopenharmony_ci	val |= (blue  >> 8) & 0x0000ff;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	write_dc(par, DC_PAL_ADDRESS, regno);
51862306a36Sopenharmony_ci	write_dc(par, DC_PAL_DATA, val);
51962306a36Sopenharmony_ci}
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ciint lx_blank_display(struct fb_info *info, int blank_mode)
52262306a36Sopenharmony_ci{
52362306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
52462306a36Sopenharmony_ci	u32 dcfg, misc, fp_pm;
52562306a36Sopenharmony_ci	int blank, hsync, vsync;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	/* CRT power saving modes. */
52862306a36Sopenharmony_ci	switch (blank_mode) {
52962306a36Sopenharmony_ci	case FB_BLANK_UNBLANK:
53062306a36Sopenharmony_ci		blank = 0; hsync = 1; vsync = 1;
53162306a36Sopenharmony_ci		break;
53262306a36Sopenharmony_ci	case FB_BLANK_NORMAL:
53362306a36Sopenharmony_ci		blank = 1; hsync = 1; vsync = 1;
53462306a36Sopenharmony_ci		break;
53562306a36Sopenharmony_ci	case FB_BLANK_VSYNC_SUSPEND:
53662306a36Sopenharmony_ci		blank = 1; hsync = 1; vsync = 0;
53762306a36Sopenharmony_ci		break;
53862306a36Sopenharmony_ci	case FB_BLANK_HSYNC_SUSPEND:
53962306a36Sopenharmony_ci		blank = 1; hsync = 0; vsync = 1;
54062306a36Sopenharmony_ci		break;
54162306a36Sopenharmony_ci	case FB_BLANK_POWERDOWN:
54262306a36Sopenharmony_ci		blank = 1; hsync = 0; vsync = 0;
54362306a36Sopenharmony_ci		break;
54462306a36Sopenharmony_ci	default:
54562306a36Sopenharmony_ci		return -EINVAL;
54662306a36Sopenharmony_ci	}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	dcfg = read_vp(par, VP_DCFG);
54962306a36Sopenharmony_ci	dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN |
55062306a36Sopenharmony_ci			VP_DCFG_CRT_EN);
55162306a36Sopenharmony_ci	if (!blank)
55262306a36Sopenharmony_ci		dcfg |= VP_DCFG_DAC_BL_EN | VP_DCFG_CRT_EN;
55362306a36Sopenharmony_ci	if (hsync)
55462306a36Sopenharmony_ci		dcfg |= VP_DCFG_HSYNC_EN;
55562306a36Sopenharmony_ci	if (vsync)
55662306a36Sopenharmony_ci		dcfg |= VP_DCFG_VSYNC_EN;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	write_vp(par, VP_DCFG, dcfg);
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	misc = read_vp(par, VP_MISC);
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	if (vsync && hsync)
56362306a36Sopenharmony_ci		misc &= ~VP_MISC_DACPWRDN;
56462306a36Sopenharmony_ci	else
56562306a36Sopenharmony_ci		misc |= VP_MISC_DACPWRDN;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	write_vp(par, VP_MISC, misc);
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	/* Power on/off flat panel */
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	if (par->output & OUTPUT_PANEL) {
57262306a36Sopenharmony_ci		fp_pm = read_fp(par, FP_PM);
57362306a36Sopenharmony_ci		if (blank_mode == FB_BLANK_POWERDOWN)
57462306a36Sopenharmony_ci			fp_pm &= ~FP_PM_P;
57562306a36Sopenharmony_ci		else
57662306a36Sopenharmony_ci			fp_pm |= FP_PM_P;
57762306a36Sopenharmony_ci		write_fp(par, FP_PM, fp_pm);
57862306a36Sopenharmony_ci	}
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	return 0;
58162306a36Sopenharmony_ci}
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic void lx_save_regs(struct lxfb_par *par)
58462306a36Sopenharmony_ci{
58562306a36Sopenharmony_ci	uint32_t filt;
58662306a36Sopenharmony_ci	int i;
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci	/* wait for the BLT engine to stop being busy */
58962306a36Sopenharmony_ci	do {
59062306a36Sopenharmony_ci		i = read_gp(par, GP_BLT_STATUS);
59162306a36Sopenharmony_ci	} while ((i & GP_BLT_STATUS_PB) || !(i & GP_BLT_STATUS_CE));
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci	/* save MSRs */
59462306a36Sopenharmony_ci	rdmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
59562306a36Sopenharmony_ci	rdmsrl(MSR_GLCP_DOTPLL, par->msr.dotpll);
59662306a36Sopenharmony_ci	rdmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
59762306a36Sopenharmony_ci	rdmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	/* save registers */
60262306a36Sopenharmony_ci	memcpy(par->gp, par->gp_regs, sizeof(par->gp));
60362306a36Sopenharmony_ci	memcpy(par->dc, par->dc_regs, sizeof(par->dc));
60462306a36Sopenharmony_ci	memcpy(par->vp, par->vp_regs, sizeof(par->vp));
60562306a36Sopenharmony_ci	memcpy(par->fp, par->vp_regs + VP_FP_START, sizeof(par->fp));
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	/* save the display controller palette */
60862306a36Sopenharmony_ci	write_dc(par, DC_PAL_ADDRESS, 0);
60962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
61062306a36Sopenharmony_ci		par->dc_pal[i] = read_dc(par, DC_PAL_DATA);
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	/* save the video processor palette */
61362306a36Sopenharmony_ci	write_vp(par, VP_PAR, 0);
61462306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
61562306a36Sopenharmony_ci		par->vp_pal[i] = read_vp(par, VP_PDR);
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	/* save the horizontal filter coefficients */
61862306a36Sopenharmony_ci	filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
61962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
62062306a36Sopenharmony_ci		write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
62162306a36Sopenharmony_ci		par->hcoeff[i] = read_dc(par, DC_FILT_COEFF1);
62262306a36Sopenharmony_ci		par->hcoeff[i + 1] = read_dc(par, DC_FILT_COEFF2);
62362306a36Sopenharmony_ci	}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ci	/* save the vertical filter coefficients */
62662306a36Sopenharmony_ci	filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
62762306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
62862306a36Sopenharmony_ci		write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
62962306a36Sopenharmony_ci		par->vcoeff[i] = read_dc(par, DC_FILT_COEFF1);
63062306a36Sopenharmony_ci	}
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	/* save video coeff ram */
63362306a36Sopenharmony_ci	memcpy(par->vp_coeff, par->vp_regs + VP_VCR, sizeof(par->vp_coeff));
63462306a36Sopenharmony_ci}
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic void lx_restore_gfx_proc(struct lxfb_par *par)
63762306a36Sopenharmony_ci{
63862306a36Sopenharmony_ci	int i;
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	/* a bunch of registers require GP_RASTER_MODE to be set first */
64162306a36Sopenharmony_ci	write_gp(par, GP_RASTER_MODE, par->gp[GP_RASTER_MODE]);
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->gp); i++) {
64462306a36Sopenharmony_ci		switch (i) {
64562306a36Sopenharmony_ci		case GP_RASTER_MODE:
64662306a36Sopenharmony_ci		case GP_VECTOR_MODE:
64762306a36Sopenharmony_ci		case GP_BLT_MODE:
64862306a36Sopenharmony_ci		case GP_BLT_STATUS:
64962306a36Sopenharmony_ci		case GP_HST_SRC:
65062306a36Sopenharmony_ci			/* FIXME: restore LUT data */
65162306a36Sopenharmony_ci		case GP_LUT_INDEX:
65262306a36Sopenharmony_ci		case GP_LUT_DATA:
65362306a36Sopenharmony_ci			/* don't restore these registers */
65462306a36Sopenharmony_ci			break;
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_ci		default:
65762306a36Sopenharmony_ci			write_gp(par, i, par->gp[i]);
65862306a36Sopenharmony_ci		}
65962306a36Sopenharmony_ci	}
66062306a36Sopenharmony_ci}
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_cistatic void lx_restore_display_ctlr(struct lxfb_par *par)
66362306a36Sopenharmony_ci{
66462306a36Sopenharmony_ci	uint32_t filt;
66562306a36Sopenharmony_ci	int i;
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	wrmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->dc); i++) {
67062306a36Sopenharmony_ci		switch (i) {
67162306a36Sopenharmony_ci		case DC_UNLOCK:
67262306a36Sopenharmony_ci			/* unlock the DC; runs first */
67362306a36Sopenharmony_ci			write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
67462306a36Sopenharmony_ci			break;
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci		case DC_GENERAL_CFG:
67762306a36Sopenharmony_ci		case DC_DISPLAY_CFG:
67862306a36Sopenharmony_ci			/* disable all while restoring */
67962306a36Sopenharmony_ci			write_dc(par, i, 0);
68062306a36Sopenharmony_ci			break;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci		case DC_DV_CTL:
68362306a36Sopenharmony_ci			/* set all ram to dirty */
68462306a36Sopenharmony_ci			write_dc(par, i, par->dc[i] | DC_DV_CTL_CLEAR_DV_RAM);
68562306a36Sopenharmony_ci			break;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci		case DC_RSVD_1:
68862306a36Sopenharmony_ci		case DC_RSVD_2:
68962306a36Sopenharmony_ci		case DC_RSVD_3:
69062306a36Sopenharmony_ci		case DC_LINE_CNT:
69162306a36Sopenharmony_ci		case DC_PAL_ADDRESS:
69262306a36Sopenharmony_ci		case DC_PAL_DATA:
69362306a36Sopenharmony_ci		case DC_DFIFO_DIAG:
69462306a36Sopenharmony_ci		case DC_CFIFO_DIAG:
69562306a36Sopenharmony_ci		case DC_FILT_COEFF1:
69662306a36Sopenharmony_ci		case DC_FILT_COEFF2:
69762306a36Sopenharmony_ci		case DC_RSVD_4:
69862306a36Sopenharmony_ci		case DC_RSVD_5:
69962306a36Sopenharmony_ci			/* don't restore these registers */
70062306a36Sopenharmony_ci			break;
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci		default:
70362306a36Sopenharmony_ci			write_dc(par, i, par->dc[i]);
70462306a36Sopenharmony_ci		}
70562306a36Sopenharmony_ci	}
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci	/* restore the palette */
70862306a36Sopenharmony_ci	write_dc(par, DC_PAL_ADDRESS, 0);
70962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
71062306a36Sopenharmony_ci		write_dc(par, DC_PAL_DATA, par->dc_pal[i]);
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	/* restore the horizontal filter coefficients */
71362306a36Sopenharmony_ci	filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
71462306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
71562306a36Sopenharmony_ci		write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
71662306a36Sopenharmony_ci		write_dc(par, DC_FILT_COEFF1, par->hcoeff[i]);
71762306a36Sopenharmony_ci		write_dc(par, DC_FILT_COEFF2, par->hcoeff[i + 1]);
71862306a36Sopenharmony_ci	}
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci	/* restore the vertical filter coefficients */
72162306a36Sopenharmony_ci	filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
72262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
72362306a36Sopenharmony_ci		write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
72462306a36Sopenharmony_ci		write_dc(par, DC_FILT_COEFF1, par->vcoeff[i]);
72562306a36Sopenharmony_ci	}
72662306a36Sopenharmony_ci}
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic void lx_restore_video_proc(struct lxfb_par *par)
72962306a36Sopenharmony_ci{
73062306a36Sopenharmony_ci	int i;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	wrmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
73362306a36Sopenharmony_ci	wrmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->vp); i++) {
73662306a36Sopenharmony_ci		switch (i) {
73762306a36Sopenharmony_ci		case VP_VCFG:
73862306a36Sopenharmony_ci		case VP_DCFG:
73962306a36Sopenharmony_ci		case VP_PAR:
74062306a36Sopenharmony_ci		case VP_PDR:
74162306a36Sopenharmony_ci		case VP_CCS:
74262306a36Sopenharmony_ci		case VP_RSVD_0:
74362306a36Sopenharmony_ci		/* case VP_VDC: */ /* why should this not be restored? */
74462306a36Sopenharmony_ci		case VP_RSVD_1:
74562306a36Sopenharmony_ci		case VP_CRC32:
74662306a36Sopenharmony_ci			/* don't restore these registers */
74762306a36Sopenharmony_ci			break;
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci		default:
75062306a36Sopenharmony_ci			write_vp(par, i, par->vp[i]);
75162306a36Sopenharmony_ci		}
75262306a36Sopenharmony_ci	}
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	/* restore video processor palette */
75562306a36Sopenharmony_ci	write_vp(par, VP_PAR, 0);
75662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
75762306a36Sopenharmony_ci		write_vp(par, VP_PDR, par->vp_pal[i]);
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci	/* restore video coeff ram */
76062306a36Sopenharmony_ci	memcpy(par->vp_regs + VP_VCR, par->vp_coeff, sizeof(par->vp_coeff));
76162306a36Sopenharmony_ci}
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic void lx_restore_regs(struct lxfb_par *par)
76462306a36Sopenharmony_ci{
76562306a36Sopenharmony_ci	int i;
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	lx_set_dotpll((u32) (par->msr.dotpll >> 32));
76862306a36Sopenharmony_ci	lx_restore_gfx_proc(par);
76962306a36Sopenharmony_ci	lx_restore_display_ctlr(par);
77062306a36Sopenharmony_ci	lx_restore_video_proc(par);
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	/* Flat Panel */
77362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(par->fp); i++) {
77462306a36Sopenharmony_ci		switch (i) {
77562306a36Sopenharmony_ci		case FP_PM:
77662306a36Sopenharmony_ci		case FP_RSVD_0:
77762306a36Sopenharmony_ci		case FP_RSVD_1:
77862306a36Sopenharmony_ci		case FP_RSVD_2:
77962306a36Sopenharmony_ci		case FP_RSVD_3:
78062306a36Sopenharmony_ci		case FP_RSVD_4:
78162306a36Sopenharmony_ci			/* don't restore these registers */
78262306a36Sopenharmony_ci			break;
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_ci		default:
78562306a36Sopenharmony_ci			write_fp(par, i, par->fp[i]);
78662306a36Sopenharmony_ci		}
78762306a36Sopenharmony_ci	}
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci	/* control the panel */
79062306a36Sopenharmony_ci	if (par->fp[FP_PM] & FP_PM_P) {
79162306a36Sopenharmony_ci		/* power on the panel if not already power{ed,ing} on */
79262306a36Sopenharmony_ci		if (!(read_fp(par, FP_PM) &
79362306a36Sopenharmony_ci				(FP_PM_PANEL_ON|FP_PM_PANEL_PWR_UP)))
79462306a36Sopenharmony_ci			write_fp(par, FP_PM, par->fp[FP_PM]);
79562306a36Sopenharmony_ci	} else {
79662306a36Sopenharmony_ci		/* power down the panel if not already power{ed,ing} down */
79762306a36Sopenharmony_ci		if (!(read_fp(par, FP_PM) &
79862306a36Sopenharmony_ci				(FP_PM_PANEL_OFF|FP_PM_PANEL_PWR_DOWN)))
79962306a36Sopenharmony_ci			write_fp(par, FP_PM, par->fp[FP_PM]);
80062306a36Sopenharmony_ci	}
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	/* turn everything on */
80362306a36Sopenharmony_ci	write_vp(par, VP_VCFG, par->vp[VP_VCFG]);
80462306a36Sopenharmony_ci	write_vp(par, VP_DCFG, par->vp[VP_DCFG]);
80562306a36Sopenharmony_ci	write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG]);
80662306a36Sopenharmony_ci	/* do this last; it will enable the FIFO load */
80762306a36Sopenharmony_ci	write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG]);
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_ci	/* lock the door behind us */
81062306a36Sopenharmony_ci	write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
81162306a36Sopenharmony_ci}
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ciint lx_powerdown(struct fb_info *info)
81462306a36Sopenharmony_ci{
81562306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci	if (par->powered_down)
81862306a36Sopenharmony_ci		return 0;
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci	lx_save_regs(par);
82162306a36Sopenharmony_ci	lx_graphics_disable(info);
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_ci	par->powered_down = 1;
82462306a36Sopenharmony_ci	return 0;
82562306a36Sopenharmony_ci}
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ciint lx_powerup(struct fb_info *info)
82862306a36Sopenharmony_ci{
82962306a36Sopenharmony_ci	struct lxfb_par *par = info->par;
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	if (!par->powered_down)
83262306a36Sopenharmony_ci		return 0;
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci	lx_restore_regs(par);
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	par->powered_down = 0;
83762306a36Sopenharmony_ci	return 0;
83862306a36Sopenharmony_ci}
839