162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* Geode LX framebuffer driver 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (C) 2006-2007, Advanced Micro Devices,Inc. 562306a36Sopenharmony_ci * Copyright (c) 2008 Andres Salomon <dilinger@debian.org> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#ifndef _LXFB_H_ 862306a36Sopenharmony_ci#define _LXFB_H_ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/fb.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#define GP_REG_COUNT (0x7c / 4) 1362306a36Sopenharmony_ci#define DC_REG_COUNT (0xf0 / 4) 1462306a36Sopenharmony_ci#define VP_REG_COUNT (0x158 / 8) 1562306a36Sopenharmony_ci#define FP_REG_COUNT (0x60 / 8) 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define DC_PAL_COUNT 0x104 1862306a36Sopenharmony_ci#define DC_HFILT_COUNT 0x100 1962306a36Sopenharmony_ci#define DC_VFILT_COUNT 0x100 2062306a36Sopenharmony_ci#define VP_COEFF_SIZE 0x1000 2162306a36Sopenharmony_ci#define VP_PAL_COUNT 0x100 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define OUTPUT_CRT 0x01 2462306a36Sopenharmony_ci#define OUTPUT_PANEL 0x02 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistruct lxfb_par { 2762306a36Sopenharmony_ci int output; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci void __iomem *gp_regs; 3062306a36Sopenharmony_ci void __iomem *dc_regs; 3162306a36Sopenharmony_ci void __iomem *vp_regs; 3262306a36Sopenharmony_ci int powered_down; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci /* register state, for power mgmt functionality */ 3562306a36Sopenharmony_ci struct { 3662306a36Sopenharmony_ci uint64_t padsel; 3762306a36Sopenharmony_ci uint64_t dotpll; 3862306a36Sopenharmony_ci uint64_t dfglcfg; 3962306a36Sopenharmony_ci uint64_t dcspare; 4062306a36Sopenharmony_ci } msr; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci uint32_t gp[GP_REG_COUNT]; 4362306a36Sopenharmony_ci uint32_t dc[DC_REG_COUNT]; 4462306a36Sopenharmony_ci uint64_t vp[VP_REG_COUNT]; 4562306a36Sopenharmony_ci uint64_t fp[FP_REG_COUNT]; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci uint32_t dc_pal[DC_PAL_COUNT]; 4862306a36Sopenharmony_ci uint32_t vp_pal[VP_PAL_COUNT]; 4962306a36Sopenharmony_ci uint32_t hcoeff[DC_HFILT_COUNT * 2]; 5062306a36Sopenharmony_ci uint32_t vcoeff[DC_VFILT_COUNT]; 5162306a36Sopenharmony_ci uint32_t vp_coeff[VP_COEFF_SIZE / 4]; 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic inline unsigned int lx_get_pitch(unsigned int xres, int bpp) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci return (((xres * (bpp >> 3)) + 7) & ~7); 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_civoid lx_set_mode(struct fb_info *); 6062306a36Sopenharmony_ciunsigned int lx_framebuffer_size(void); 6162306a36Sopenharmony_ciint lx_blank_display(struct fb_info *, int); 6262306a36Sopenharmony_civoid lx_set_palette_reg(struct fb_info *, unsigned int, unsigned int, 6362306a36Sopenharmony_ci unsigned int, unsigned int); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ciint lx_powerdown(struct fb_info *info); 6662306a36Sopenharmony_ciint lx_powerup(struct fb_info *info); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci/* Graphics Processor registers (table 6-29 from the data book) */ 6962306a36Sopenharmony_cienum gp_registers { 7062306a36Sopenharmony_ci GP_DST_OFFSET = 0, 7162306a36Sopenharmony_ci GP_SRC_OFFSET, 7262306a36Sopenharmony_ci GP_STRIDE, 7362306a36Sopenharmony_ci GP_WID_HEIGHT, 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci GP_SRC_COLOR_FG, 7662306a36Sopenharmony_ci GP_SRC_COLOR_BG, 7762306a36Sopenharmony_ci GP_PAT_COLOR_0, 7862306a36Sopenharmony_ci GP_PAT_COLOR_1, 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci GP_PAT_COLOR_2, 8162306a36Sopenharmony_ci GP_PAT_COLOR_3, 8262306a36Sopenharmony_ci GP_PAT_COLOR_4, 8362306a36Sopenharmony_ci GP_PAT_COLOR_5, 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci GP_PAT_DATA_0, 8662306a36Sopenharmony_ci GP_PAT_DATA_1, 8762306a36Sopenharmony_ci GP_RASTER_MODE, 8862306a36Sopenharmony_ci GP_VECTOR_MODE, 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci GP_BLT_MODE, 9162306a36Sopenharmony_ci GP_BLT_STATUS, 9262306a36Sopenharmony_ci GP_HST_SRC, 9362306a36Sopenharmony_ci GP_BASE_OFFSET, 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci GP_CMD_TOP, 9662306a36Sopenharmony_ci GP_CMD_BOT, 9762306a36Sopenharmony_ci GP_CMD_READ, 9862306a36Sopenharmony_ci GP_CMD_WRITE, 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci GP_CH3_OFFSET, 10162306a36Sopenharmony_ci GP_CH3_MODE_STR, 10262306a36Sopenharmony_ci GP_CH3_WIDHI, 10362306a36Sopenharmony_ci GP_CH3_HSRC, 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci GP_LUT_INDEX, 10662306a36Sopenharmony_ci GP_LUT_DATA, 10762306a36Sopenharmony_ci GP_INT_CNTRL, /* 0x78 */ 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci#define GP_BLT_STATUS_CE (1 << 4) /* cmd buf empty */ 11162306a36Sopenharmony_ci#define GP_BLT_STATUS_PB (1 << 0) /* primitive busy */ 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci/* Display Controller registers (table 6-47 from the data book) */ 11562306a36Sopenharmony_cienum dc_registers { 11662306a36Sopenharmony_ci DC_UNLOCK = 0, 11762306a36Sopenharmony_ci DC_GENERAL_CFG, 11862306a36Sopenharmony_ci DC_DISPLAY_CFG, 11962306a36Sopenharmony_ci DC_ARB_CFG, 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci DC_FB_ST_OFFSET, 12262306a36Sopenharmony_ci DC_CB_ST_OFFSET, 12362306a36Sopenharmony_ci DC_CURS_ST_OFFSET, 12462306a36Sopenharmony_ci DC_RSVD_0, 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci DC_VID_Y_ST_OFFSET, 12762306a36Sopenharmony_ci DC_VID_U_ST_OFFSET, 12862306a36Sopenharmony_ci DC_VID_V_ST_OFFSET, 12962306a36Sopenharmony_ci DC_DV_TOP, 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci DC_LINE_SIZE, 13262306a36Sopenharmony_ci DC_GFX_PITCH, 13362306a36Sopenharmony_ci DC_VID_YUV_PITCH, 13462306a36Sopenharmony_ci DC_RSVD_1, 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci DC_H_ACTIVE_TIMING, 13762306a36Sopenharmony_ci DC_H_BLANK_TIMING, 13862306a36Sopenharmony_ci DC_H_SYNC_TIMING, 13962306a36Sopenharmony_ci DC_RSVD_2, 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci DC_V_ACTIVE_TIMING, 14262306a36Sopenharmony_ci DC_V_BLANK_TIMING, 14362306a36Sopenharmony_ci DC_V_SYNC_TIMING, 14462306a36Sopenharmony_ci DC_FB_ACTIVE, 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci DC_CURSOR_X, 14762306a36Sopenharmony_ci DC_CURSOR_Y, 14862306a36Sopenharmony_ci DC_RSVD_3, 14962306a36Sopenharmony_ci DC_LINE_CNT, 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci DC_PAL_ADDRESS, 15262306a36Sopenharmony_ci DC_PAL_DATA, 15362306a36Sopenharmony_ci DC_DFIFO_DIAG, 15462306a36Sopenharmony_ci DC_CFIFO_DIAG, 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci DC_VID_DS_DELTA, 15762306a36Sopenharmony_ci DC_GLIU0_MEM_OFFSET, 15862306a36Sopenharmony_ci DC_DV_CTL, 15962306a36Sopenharmony_ci DC_DV_ACCESS, 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci DC_GFX_SCALE, 16262306a36Sopenharmony_ci DC_IRQ_FILT_CTL, 16362306a36Sopenharmony_ci DC_FILT_COEFF1, 16462306a36Sopenharmony_ci DC_FILT_COEFF2, 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci DC_VBI_EVEN_CTL, 16762306a36Sopenharmony_ci DC_VBI_ODD_CTL, 16862306a36Sopenharmony_ci DC_VBI_HOR, 16962306a36Sopenharmony_ci DC_VBI_LN_ODD, 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci DC_VBI_LN_EVEN, 17262306a36Sopenharmony_ci DC_VBI_PITCH, 17362306a36Sopenharmony_ci DC_CLR_KEY, 17462306a36Sopenharmony_ci DC_CLR_KEY_MASK, 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci DC_CLR_KEY_X, 17762306a36Sopenharmony_ci DC_CLR_KEY_Y, 17862306a36Sopenharmony_ci DC_IRQ, 17962306a36Sopenharmony_ci DC_RSVD_4, 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci DC_RSVD_5, 18262306a36Sopenharmony_ci DC_GENLK_CTL, 18362306a36Sopenharmony_ci DC_VID_EVEN_Y_ST_OFFSET, 18462306a36Sopenharmony_ci DC_VID_EVEN_U_ST_OFFSET, 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci DC_VID_EVEN_V_ST_OFFSET, 18762306a36Sopenharmony_ci DC_V_ACTIVE_EVEN_TIMING, 18862306a36Sopenharmony_ci DC_V_BLANK_EVEN_TIMING, 18962306a36Sopenharmony_ci DC_V_SYNC_EVEN_TIMING, /* 0xec */ 19062306a36Sopenharmony_ci}; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci#define DC_UNLOCK_LOCK 0x00000000 19362306a36Sopenharmony_ci#define DC_UNLOCK_UNLOCK 0x00004758 /* magic value */ 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci#define DC_GENERAL_CFG_FDTY (1 << 17) 19662306a36Sopenharmony_ci#define DC_GENERAL_CFG_DFHPEL_SHIFT (12) 19762306a36Sopenharmony_ci#define DC_GENERAL_CFG_DFHPSL_SHIFT (8) 19862306a36Sopenharmony_ci#define DC_GENERAL_CFG_VGAE (1 << 7) 19962306a36Sopenharmony_ci#define DC_GENERAL_CFG_DECE (1 << 6) 20062306a36Sopenharmony_ci#define DC_GENERAL_CFG_CMPE (1 << 5) 20162306a36Sopenharmony_ci#define DC_GENERAL_CFG_VIDE (1 << 3) 20262306a36Sopenharmony_ci#define DC_GENERAL_CFG_DFLE (1 << 0) 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci#define DC_DISPLAY_CFG_VISL (1 << 27) 20562306a36Sopenharmony_ci#define DC_DISPLAY_CFG_PALB (1 << 25) 20662306a36Sopenharmony_ci#define DC_DISPLAY_CFG_DCEN (1 << 24) 20762306a36Sopenharmony_ci#define DC_DISPLAY_CFG_DISP_MODE_24BPP (1 << 9) 20862306a36Sopenharmony_ci#define DC_DISPLAY_CFG_DISP_MODE_16BPP (1 << 8) 20962306a36Sopenharmony_ci#define DC_DISPLAY_CFG_DISP_MODE_8BPP (0) 21062306a36Sopenharmony_ci#define DC_DISPLAY_CFG_TRUP (1 << 6) 21162306a36Sopenharmony_ci#define DC_DISPLAY_CFG_VDEN (1 << 4) 21262306a36Sopenharmony_ci#define DC_DISPLAY_CFG_GDEN (1 << 3) 21362306a36Sopenharmony_ci#define DC_DISPLAY_CFG_TGEN (1 << 0) 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci#define DC_DV_TOP_DV_TOP_EN (1 << 0) 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci#define DC_DV_CTL_DV_LINE_SIZE ((1 << 10) | (1 << 11)) 21862306a36Sopenharmony_ci#define DC_DV_CTL_DV_LINE_SIZE_1K (0) 21962306a36Sopenharmony_ci#define DC_DV_CTL_DV_LINE_SIZE_2K (1 << 10) 22062306a36Sopenharmony_ci#define DC_DV_CTL_DV_LINE_SIZE_4K (1 << 11) 22162306a36Sopenharmony_ci#define DC_DV_CTL_DV_LINE_SIZE_8K ((1 << 10) | (1 << 11)) 22262306a36Sopenharmony_ci#define DC_DV_CTL_CLEAR_DV_RAM (1 << 0) 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci#define DC_IRQ_FILT_CTL_H_FILT_SEL (1 << 10) 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci#define DC_CLR_KEY_CLR_KEY_EN (1 << 24) 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci#define DC_IRQ_VIP_VSYNC_IRQ_STATUS (1 << 21) /* undocumented? */ 22962306a36Sopenharmony_ci#define DC_IRQ_STATUS (1 << 20) /* undocumented? */ 23062306a36Sopenharmony_ci#define DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK (1 << 1) 23162306a36Sopenharmony_ci#define DC_IRQ_MASK (1 << 0) 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci#define DC_GENLK_CTL_FLICK_SEL_MASK (0x0F << 28) 23462306a36Sopenharmony_ci#define DC_GENLK_CTL_ALPHA_FLICK_EN (1 << 25) 23562306a36Sopenharmony_ci#define DC_GENLK_CTL_FLICK_EN (1 << 24) 23662306a36Sopenharmony_ci#define DC_GENLK_CTL_GENLK_EN (1 << 18) 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci/* 24062306a36Sopenharmony_ci * Video Processor registers (table 6-71). 24162306a36Sopenharmony_ci * There is space for 64 bit values, but we never use more than the 24262306a36Sopenharmony_ci * lower 32 bits. The actual register save/restore code only bothers 24362306a36Sopenharmony_ci * to restore those 32 bits. 24462306a36Sopenharmony_ci */ 24562306a36Sopenharmony_cienum vp_registers { 24662306a36Sopenharmony_ci VP_VCFG = 0, 24762306a36Sopenharmony_ci VP_DCFG, 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci VP_VX, 25062306a36Sopenharmony_ci VP_VY, 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci VP_SCL, 25362306a36Sopenharmony_ci VP_VCK, 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci VP_VCM, 25662306a36Sopenharmony_ci VP_PAR, 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci VP_PDR, 25962306a36Sopenharmony_ci VP_SLR, 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci VP_MISC, 26262306a36Sopenharmony_ci VP_CCS, 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci VP_VYS, 26562306a36Sopenharmony_ci VP_VXS, 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci VP_RSVD_0, 26862306a36Sopenharmony_ci VP_VDC, 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci VP_RSVD_1, 27162306a36Sopenharmony_ci VP_CRC, 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci VP_CRC32, 27462306a36Sopenharmony_ci VP_VDE, 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci VP_CCK, 27762306a36Sopenharmony_ci VP_CCM, 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci VP_CC1, 28062306a36Sopenharmony_ci VP_CC2, 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci VP_A1X, 28362306a36Sopenharmony_ci VP_A1Y, 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci VP_A1C, 28662306a36Sopenharmony_ci VP_A1T, 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci VP_A2X, 28962306a36Sopenharmony_ci VP_A2Y, 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci VP_A2C, 29262306a36Sopenharmony_ci VP_A2T, 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci VP_A3X, 29562306a36Sopenharmony_ci VP_A3Y, 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci VP_A3C, 29862306a36Sopenharmony_ci VP_A3T, 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci VP_VRR, 30162306a36Sopenharmony_ci VP_AWT, 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci VP_VTM, 30462306a36Sopenharmony_ci VP_VYE, 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci VP_A1YE, 30762306a36Sopenharmony_ci VP_A2YE, 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci VP_A3YE, /* 0x150 */ 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci VP_VCR = 0x1000, /* 0x1000 - 0x1fff */ 31262306a36Sopenharmony_ci}; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci#define VP_VCFG_VID_EN (1 << 0) 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci#define VP_DCFG_GV_GAM (1 << 21) 31762306a36Sopenharmony_ci#define VP_DCFG_PWR_SEQ_DELAY ((1 << 17) | (1 << 18) | (1 << 19)) 31862306a36Sopenharmony_ci#define VP_DCFG_PWR_SEQ_DELAY_DEFAULT (1 << 19) /* undocumented */ 31962306a36Sopenharmony_ci#define VP_DCFG_CRT_SYNC_SKW ((1 << 14) | (1 << 15) | (1 << 16)) 32062306a36Sopenharmony_ci#define VP_DCFG_CRT_SYNC_SKW_DEFAULT (1 << 16) 32162306a36Sopenharmony_ci#define VP_DCFG_CRT_VSYNC_POL (1 << 9) 32262306a36Sopenharmony_ci#define VP_DCFG_CRT_HSYNC_POL (1 << 8) 32362306a36Sopenharmony_ci#define VP_DCFG_DAC_BL_EN (1 << 3) 32462306a36Sopenharmony_ci#define VP_DCFG_VSYNC_EN (1 << 2) 32562306a36Sopenharmony_ci#define VP_DCFG_HSYNC_EN (1 << 1) 32662306a36Sopenharmony_ci#define VP_DCFG_CRT_EN (1 << 0) 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci#define VP_MISC_APWRDN (1 << 11) 32962306a36Sopenharmony_ci#define VP_MISC_DACPWRDN (1 << 10) 33062306a36Sopenharmony_ci#define VP_MISC_BYP_BOTH (1 << 0) 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci/* 33462306a36Sopenharmony_ci * Flat Panel registers (table 6-71). 33562306a36Sopenharmony_ci * Also 64 bit registers; see above note about 32-bit handling. 33662306a36Sopenharmony_ci */ 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci/* we're actually in the VP register space, starting at address 0x400 */ 33962306a36Sopenharmony_ci#define VP_FP_START 0x400 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cienum fp_registers { 34262306a36Sopenharmony_ci FP_PT1 = 0, 34362306a36Sopenharmony_ci FP_PT2, 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci FP_PM, 34662306a36Sopenharmony_ci FP_DFC, 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci FP_RSVD_0, 34962306a36Sopenharmony_ci FP_RSVD_1, 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci FP_RSVD_2, 35262306a36Sopenharmony_ci FP_RSVD_3, 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci FP_RSVD_4, 35562306a36Sopenharmony_ci FP_DCA, 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci FP_DMD, 35862306a36Sopenharmony_ci FP_CRC, /* 0x458 */ 35962306a36Sopenharmony_ci}; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci#define FP_PT2_HSP (1 << 22) 36262306a36Sopenharmony_ci#define FP_PT2_VSP (1 << 23) 36362306a36Sopenharmony_ci#define FP_PT2_SCRC (1 << 27) /* shfclk free */ 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci#define FP_PM_P (1 << 24) /* panel power ctl */ 36662306a36Sopenharmony_ci#define FP_PM_PANEL_PWR_UP (1 << 3) /* r/o */ 36762306a36Sopenharmony_ci#define FP_PM_PANEL_PWR_DOWN (1 << 2) /* r/o */ 36862306a36Sopenharmony_ci#define FP_PM_PANEL_OFF (1 << 1) /* r/o */ 36962306a36Sopenharmony_ci#define FP_PM_PANEL_ON (1 << 0) /* r/o */ 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci#define FP_DFC_BC ((1 << 4) | (1 << 5) | (1 << 6)) 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci/* register access functions */ 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_cistatic inline uint32_t read_gp(struct lxfb_par *par, int reg) 37762306a36Sopenharmony_ci{ 37862306a36Sopenharmony_ci return readl(par->gp_regs + 4*reg); 37962306a36Sopenharmony_ci} 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_cistatic inline void write_gp(struct lxfb_par *par, int reg, uint32_t val) 38262306a36Sopenharmony_ci{ 38362306a36Sopenharmony_ci writel(val, par->gp_regs + 4*reg); 38462306a36Sopenharmony_ci} 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic inline uint32_t read_dc(struct lxfb_par *par, int reg) 38762306a36Sopenharmony_ci{ 38862306a36Sopenharmony_ci return readl(par->dc_regs + 4*reg); 38962306a36Sopenharmony_ci} 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic inline void write_dc(struct lxfb_par *par, int reg, uint32_t val) 39262306a36Sopenharmony_ci{ 39362306a36Sopenharmony_ci writel(val, par->dc_regs + 4*reg); 39462306a36Sopenharmony_ci} 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_cistatic inline uint32_t read_vp(struct lxfb_par *par, int reg) 39762306a36Sopenharmony_ci{ 39862306a36Sopenharmony_ci return readl(par->vp_regs + 8*reg); 39962306a36Sopenharmony_ci} 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic inline void write_vp(struct lxfb_par *par, int reg, uint32_t val) 40262306a36Sopenharmony_ci{ 40362306a36Sopenharmony_ci writel(val, par->vp_regs + 8*reg); 40462306a36Sopenharmony_ci} 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic inline uint32_t read_fp(struct lxfb_par *par, int reg) 40762306a36Sopenharmony_ci{ 40862306a36Sopenharmony_ci return readl(par->vp_regs + 8*reg + VP_FP_START); 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic inline void write_fp(struct lxfb_par *par, int reg, uint32_t val) 41262306a36Sopenharmony_ci{ 41362306a36Sopenharmony_ci writel(val, par->vp_regs + 8*reg + VP_FP_START); 41462306a36Sopenharmony_ci} 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci/* MSRs are defined in linux/cs5535.h; their bitfields are here */ 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci#define MSR_GLCP_DOTPLL_LOCK (1 << 25) /* r/o */ 42062306a36Sopenharmony_ci#define MSR_GLCP_DOTPLL_HALFPIX (1 << 24) 42162306a36Sopenharmony_ci#define MSR_GLCP_DOTPLL_BYPASS (1 << 15) 42262306a36Sopenharmony_ci#define MSR_GLCP_DOTPLL_DOTRESET (1 << 0) 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci/* note: this is actually the VP's GLD_MSR_CONFIG */ 42562306a36Sopenharmony_ci#define MSR_LX_GLD_MSR_CONFIG_FMT ((1 << 3) | (1 << 4) | (1 << 5)) 42662306a36Sopenharmony_ci#define MSR_LX_GLD_MSR_CONFIG_FMT_FP (1 << 3) 42762306a36Sopenharmony_ci#define MSR_LX_GLD_MSR_CONFIG_FMT_CRT (0) 42862306a36Sopenharmony_ci#define MSR_LX_GLD_MSR_CONFIG_FPC (1 << 15) /* FP *and* CRT */ 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci#define MSR_LX_MSR_PADSEL_TFT_SEL_LOW 0xDFFFFFFF /* ??? */ 43162306a36Sopenharmony_ci#define MSR_LX_MSR_PADSEL_TFT_SEL_HIGH 0x0000003F /* ??? */ 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_DIS_CFIFO_HGO (1 << 11) /* undocumented */ 43462306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_VFIFO_ARB_SEL (1 << 10) /* undocumented */ 43562306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_WM_LPEN_OVRD (1 << 9) /* undocumented */ 43662306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M (1 << 8) /* undocumented */ 43762306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_DIS_INIT_V_PRI (1 << 7) /* undocumented */ 43862306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_DIS_VIFO_WM (1 << 6) 43962306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_DIS_CWD_CHECK (1 << 5) /* undocumented */ 44062306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_PIX8_PAN_FIX (1 << 4) /* undocumented */ 44162306a36Sopenharmony_ci#define MSR_LX_SPARE_MSR_FIRST_REQ_MASK (1 << 1) /* undocumented */ 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci#endif 444