162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2008-2009 MontaVista Software Inc.
462306a36Sopenharmony_ci * Copyright (C) 2008-2009 Texas Instruments Inc
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Based on the LCD driver for TI Avalanche processors written by
762306a36Sopenharmony_ci * Ajay Singh and Shalom Hai.
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/fb.h>
1262306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1362306a36Sopenharmony_ci#include <linux/device.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/uaccess.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci#include <linux/interrupt.h>
1862306a36Sopenharmony_ci#include <linux/wait.h>
1962306a36Sopenharmony_ci#include <linux/clk.h>
2062306a36Sopenharmony_ci#include <linux/cpufreq.h>
2162306a36Sopenharmony_ci#include <linux/console.h>
2262306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
2362306a36Sopenharmony_ci#include <linux/spinlock.h>
2462306a36Sopenharmony_ci#include <linux/slab.h>
2562306a36Sopenharmony_ci#include <linux/delay.h>
2662306a36Sopenharmony_ci#include <linux/lcm.h>
2762306a36Sopenharmony_ci#include <video/da8xx-fb.h>
2862306a36Sopenharmony_ci#include <asm/div64.h>
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define DRIVER_NAME "da8xx_lcdc"
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define LCD_VERSION_1	1
3362306a36Sopenharmony_ci#define LCD_VERSION_2	2
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci/* LCD Status Register */
3662306a36Sopenharmony_ci#define LCD_END_OF_FRAME1		BIT(9)
3762306a36Sopenharmony_ci#define LCD_END_OF_FRAME0		BIT(8)
3862306a36Sopenharmony_ci#define LCD_PL_LOAD_DONE		BIT(6)
3962306a36Sopenharmony_ci#define LCD_FIFO_UNDERFLOW		BIT(5)
4062306a36Sopenharmony_ci#define LCD_SYNC_LOST			BIT(2)
4162306a36Sopenharmony_ci#define LCD_FRAME_DONE			BIT(0)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/* LCD DMA Control Register */
4462306a36Sopenharmony_ci#define LCD_DMA_BURST_SIZE(x)		((x) << 4)
4562306a36Sopenharmony_ci#define LCD_DMA_BURST_1			0x0
4662306a36Sopenharmony_ci#define LCD_DMA_BURST_2			0x1
4762306a36Sopenharmony_ci#define LCD_DMA_BURST_4			0x2
4862306a36Sopenharmony_ci#define LCD_DMA_BURST_8			0x3
4962306a36Sopenharmony_ci#define LCD_DMA_BURST_16		0x4
5062306a36Sopenharmony_ci#define LCD_V1_END_OF_FRAME_INT_ENA	BIT(2)
5162306a36Sopenharmony_ci#define LCD_V2_END_OF_FRAME0_INT_ENA	BIT(8)
5262306a36Sopenharmony_ci#define LCD_V2_END_OF_FRAME1_INT_ENA	BIT(9)
5362306a36Sopenharmony_ci#define LCD_DUAL_FRAME_BUFFER_ENABLE	BIT(0)
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci/* LCD Control Register */
5662306a36Sopenharmony_ci#define LCD_CLK_DIVISOR(x)		((x) << 8)
5762306a36Sopenharmony_ci#define LCD_RASTER_MODE			0x01
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci/* LCD Raster Control Register */
6062306a36Sopenharmony_ci#define LCD_PALETTE_LOAD_MODE(x)	((x) << 20)
6162306a36Sopenharmony_ci#define PALETTE_AND_DATA		0x00
6262306a36Sopenharmony_ci#define PALETTE_ONLY			0x01
6362306a36Sopenharmony_ci#define DATA_ONLY			0x02
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci#define LCD_MONO_8BIT_MODE		BIT(9)
6662306a36Sopenharmony_ci#define LCD_RASTER_ORDER		BIT(8)
6762306a36Sopenharmony_ci#define LCD_TFT_MODE			BIT(7)
6862306a36Sopenharmony_ci#define LCD_V1_UNDERFLOW_INT_ENA	BIT(6)
6962306a36Sopenharmony_ci#define LCD_V2_UNDERFLOW_INT_ENA	BIT(5)
7062306a36Sopenharmony_ci#define LCD_V1_PL_INT_ENA		BIT(4)
7162306a36Sopenharmony_ci#define LCD_V2_PL_INT_ENA		BIT(6)
7262306a36Sopenharmony_ci#define LCD_MONOCHROME_MODE		BIT(1)
7362306a36Sopenharmony_ci#define LCD_RASTER_ENABLE		BIT(0)
7462306a36Sopenharmony_ci#define LCD_TFT_ALT_ENABLE		BIT(23)
7562306a36Sopenharmony_ci#define LCD_STN_565_ENABLE		BIT(24)
7662306a36Sopenharmony_ci#define LCD_V2_DMA_CLK_EN		BIT(2)
7762306a36Sopenharmony_ci#define LCD_V2_LIDD_CLK_EN		BIT(1)
7862306a36Sopenharmony_ci#define LCD_V2_CORE_CLK_EN		BIT(0)
7962306a36Sopenharmony_ci#define LCD_V2_LPP_B10			26
8062306a36Sopenharmony_ci#define LCD_V2_TFT_24BPP_MODE		BIT(25)
8162306a36Sopenharmony_ci#define LCD_V2_TFT_24BPP_UNPACK		BIT(26)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci/* LCD Raster Timing 2 Register */
8462306a36Sopenharmony_ci#define LCD_AC_BIAS_TRANSITIONS_PER_INT(x)	((x) << 16)
8562306a36Sopenharmony_ci#define LCD_AC_BIAS_FREQUENCY(x)		((x) << 8)
8662306a36Sopenharmony_ci#define LCD_SYNC_CTRL				BIT(25)
8762306a36Sopenharmony_ci#define LCD_SYNC_EDGE				BIT(24)
8862306a36Sopenharmony_ci#define LCD_INVERT_PIXEL_CLOCK			BIT(22)
8962306a36Sopenharmony_ci#define LCD_INVERT_LINE_CLOCK			BIT(21)
9062306a36Sopenharmony_ci#define LCD_INVERT_FRAME_CLOCK			BIT(20)
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* LCD Block */
9362306a36Sopenharmony_ci#define  LCD_PID_REG				0x0
9462306a36Sopenharmony_ci#define  LCD_CTRL_REG				0x4
9562306a36Sopenharmony_ci#define  LCD_STAT_REG				0x8
9662306a36Sopenharmony_ci#define  LCD_RASTER_CTRL_REG			0x28
9762306a36Sopenharmony_ci#define  LCD_RASTER_TIMING_0_REG		0x2C
9862306a36Sopenharmony_ci#define  LCD_RASTER_TIMING_1_REG		0x30
9962306a36Sopenharmony_ci#define  LCD_RASTER_TIMING_2_REG		0x34
10062306a36Sopenharmony_ci#define  LCD_DMA_CTRL_REG			0x40
10162306a36Sopenharmony_ci#define  LCD_DMA_FRM_BUF_BASE_ADDR_0_REG	0x44
10262306a36Sopenharmony_ci#define  LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG	0x48
10362306a36Sopenharmony_ci#define  LCD_DMA_FRM_BUF_BASE_ADDR_1_REG	0x4C
10462306a36Sopenharmony_ci#define  LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG	0x50
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci/* Interrupt Registers available only in Version 2 */
10762306a36Sopenharmony_ci#define  LCD_RAW_STAT_REG			0x58
10862306a36Sopenharmony_ci#define  LCD_MASKED_STAT_REG			0x5c
10962306a36Sopenharmony_ci#define  LCD_INT_ENABLE_SET_REG			0x60
11062306a36Sopenharmony_ci#define  LCD_INT_ENABLE_CLR_REG			0x64
11162306a36Sopenharmony_ci#define  LCD_END_OF_INT_IND_REG			0x68
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* Clock registers available only on Version 2 */
11462306a36Sopenharmony_ci#define  LCD_CLK_ENABLE_REG			0x6c
11562306a36Sopenharmony_ci#define  LCD_CLK_RESET_REG			0x70
11662306a36Sopenharmony_ci#define  LCD_CLK_MAIN_RESET			BIT(3)
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci#define LCD_NUM_BUFFERS	2
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci#define PALETTE_SIZE	256
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci#define	CLK_MIN_DIV	2
12362306a36Sopenharmony_ci#define	CLK_MAX_DIV	255
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic void __iomem *da8xx_fb_reg_base;
12662306a36Sopenharmony_cistatic unsigned int lcd_revision;
12762306a36Sopenharmony_cistatic irq_handler_t lcdc_irq_handler;
12862306a36Sopenharmony_cistatic wait_queue_head_t frame_done_wq;
12962306a36Sopenharmony_cistatic int frame_done_flag;
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic unsigned int lcdc_read(unsigned int addr)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic void lcdc_write(unsigned int val, unsigned int addr)
13762306a36Sopenharmony_ci{
13862306a36Sopenharmony_ci	__raw_writel(val, da8xx_fb_reg_base + (addr));
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistruct da8xx_fb_par {
14262306a36Sopenharmony_ci	struct device		*dev;
14362306a36Sopenharmony_ci	dma_addr_t		p_palette_base;
14462306a36Sopenharmony_ci	unsigned char *v_palette_base;
14562306a36Sopenharmony_ci	dma_addr_t		vram_phys;
14662306a36Sopenharmony_ci	unsigned long		vram_size;
14762306a36Sopenharmony_ci	void			*vram_virt;
14862306a36Sopenharmony_ci	unsigned int		dma_start;
14962306a36Sopenharmony_ci	unsigned int		dma_end;
15062306a36Sopenharmony_ci	struct clk *lcdc_clk;
15162306a36Sopenharmony_ci	int irq;
15262306a36Sopenharmony_ci	unsigned int palette_sz;
15362306a36Sopenharmony_ci	int blank;
15462306a36Sopenharmony_ci	wait_queue_head_t	vsync_wait;
15562306a36Sopenharmony_ci	int			vsync_flag;
15662306a36Sopenharmony_ci	int			vsync_timeout;
15762306a36Sopenharmony_ci	spinlock_t		lock_for_chan_update;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	/*
16062306a36Sopenharmony_ci	 * LCDC has 2 ping pong DMA channels, channel 0
16162306a36Sopenharmony_ci	 * and channel 1.
16262306a36Sopenharmony_ci	 */
16362306a36Sopenharmony_ci	unsigned int		which_dma_channel_done;
16462306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ
16562306a36Sopenharmony_ci	struct notifier_block	freq_transition;
16662306a36Sopenharmony_ci#endif
16762306a36Sopenharmony_ci	unsigned int		lcdc_clk_rate;
16862306a36Sopenharmony_ci	struct regulator	*lcd_supply;
16962306a36Sopenharmony_ci	u32 pseudo_palette[16];
17062306a36Sopenharmony_ci	struct fb_videomode	mode;
17162306a36Sopenharmony_ci	struct lcd_ctrl_config	cfg;
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic struct fb_var_screeninfo da8xx_fb_var;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic struct fb_fix_screeninfo da8xx_fb_fix = {
17762306a36Sopenharmony_ci	.id = "DA8xx FB Drv",
17862306a36Sopenharmony_ci	.type = FB_TYPE_PACKED_PIXELS,
17962306a36Sopenharmony_ci	.type_aux = 0,
18062306a36Sopenharmony_ci	.visual = FB_VISUAL_PSEUDOCOLOR,
18162306a36Sopenharmony_ci	.xpanstep = 0,
18262306a36Sopenharmony_ci	.ypanstep = 1,
18362306a36Sopenharmony_ci	.ywrapstep = 0,
18462306a36Sopenharmony_ci	.accel = FB_ACCEL_NONE
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic struct fb_videomode known_lcd_panels[] = {
18862306a36Sopenharmony_ci	/* Sharp LCD035Q3DG01 */
18962306a36Sopenharmony_ci	[0] = {
19062306a36Sopenharmony_ci		.name           = "Sharp_LCD035Q3DG01",
19162306a36Sopenharmony_ci		.xres           = 320,
19262306a36Sopenharmony_ci		.yres           = 240,
19362306a36Sopenharmony_ci		.pixclock       = KHZ2PICOS(4607),
19462306a36Sopenharmony_ci		.left_margin    = 6,
19562306a36Sopenharmony_ci		.right_margin   = 8,
19662306a36Sopenharmony_ci		.upper_margin   = 2,
19762306a36Sopenharmony_ci		.lower_margin   = 2,
19862306a36Sopenharmony_ci		.hsync_len      = 0,
19962306a36Sopenharmony_ci		.vsync_len      = 0,
20062306a36Sopenharmony_ci		.sync           = FB_SYNC_CLK_INVERT,
20162306a36Sopenharmony_ci	},
20262306a36Sopenharmony_ci	/* Sharp LK043T1DG01 */
20362306a36Sopenharmony_ci	[1] = {
20462306a36Sopenharmony_ci		.name           = "Sharp_LK043T1DG01",
20562306a36Sopenharmony_ci		.xres           = 480,
20662306a36Sopenharmony_ci		.yres           = 272,
20762306a36Sopenharmony_ci		.pixclock       = KHZ2PICOS(7833),
20862306a36Sopenharmony_ci		.left_margin    = 2,
20962306a36Sopenharmony_ci		.right_margin   = 2,
21062306a36Sopenharmony_ci		.upper_margin   = 2,
21162306a36Sopenharmony_ci		.lower_margin   = 2,
21262306a36Sopenharmony_ci		.hsync_len      = 41,
21362306a36Sopenharmony_ci		.vsync_len      = 10,
21462306a36Sopenharmony_ci		.sync           = 0,
21562306a36Sopenharmony_ci		.flag           = 0,
21662306a36Sopenharmony_ci	},
21762306a36Sopenharmony_ci	[2] = {
21862306a36Sopenharmony_ci		/* Hitachi SP10Q010 */
21962306a36Sopenharmony_ci		.name           = "SP10Q010",
22062306a36Sopenharmony_ci		.xres           = 320,
22162306a36Sopenharmony_ci		.yres           = 240,
22262306a36Sopenharmony_ci		.pixclock       = KHZ2PICOS(7833),
22362306a36Sopenharmony_ci		.left_margin    = 10,
22462306a36Sopenharmony_ci		.right_margin   = 10,
22562306a36Sopenharmony_ci		.upper_margin   = 10,
22662306a36Sopenharmony_ci		.lower_margin   = 10,
22762306a36Sopenharmony_ci		.hsync_len      = 10,
22862306a36Sopenharmony_ci		.vsync_len      = 10,
22962306a36Sopenharmony_ci		.sync           = 0,
23062306a36Sopenharmony_ci		.flag           = 0,
23162306a36Sopenharmony_ci	},
23262306a36Sopenharmony_ci	[3] = {
23362306a36Sopenharmony_ci		/* Densitron 84-0023-001T */
23462306a36Sopenharmony_ci		.name           = "Densitron_84-0023-001T",
23562306a36Sopenharmony_ci		.xres           = 320,
23662306a36Sopenharmony_ci		.yres           = 240,
23762306a36Sopenharmony_ci		.pixclock       = KHZ2PICOS(6400),
23862306a36Sopenharmony_ci		.left_margin    = 0,
23962306a36Sopenharmony_ci		.right_margin   = 0,
24062306a36Sopenharmony_ci		.upper_margin   = 0,
24162306a36Sopenharmony_ci		.lower_margin   = 0,
24262306a36Sopenharmony_ci		.hsync_len      = 30,
24362306a36Sopenharmony_ci		.vsync_len      = 3,
24462306a36Sopenharmony_ci		.sync           = 0,
24562306a36Sopenharmony_ci	},
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic bool da8xx_fb_is_raster_enabled(void)
24962306a36Sopenharmony_ci{
25062306a36Sopenharmony_ci	return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
25162306a36Sopenharmony_ci}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci/* Enable the Raster Engine of the LCD Controller */
25462306a36Sopenharmony_cistatic void lcd_enable_raster(void)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	u32 reg;
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	/* Put LCDC in reset for several cycles */
25962306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2)
26062306a36Sopenharmony_ci		/* Write 1 to reset LCDC */
26162306a36Sopenharmony_ci		lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
26262306a36Sopenharmony_ci	mdelay(1);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/* Bring LCDC out of reset */
26562306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2)
26662306a36Sopenharmony_ci		lcdc_write(0, LCD_CLK_RESET_REG);
26762306a36Sopenharmony_ci	mdelay(1);
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	/* Above reset sequence doesnot reset register context */
27062306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_CTRL_REG);
27162306a36Sopenharmony_ci	if (!(reg & LCD_RASTER_ENABLE))
27262306a36Sopenharmony_ci		lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
27362306a36Sopenharmony_ci}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci/* Disable the Raster Engine of the LCD Controller */
27662306a36Sopenharmony_cistatic void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
27762306a36Sopenharmony_ci{
27862306a36Sopenharmony_ci	u32 reg;
27962306a36Sopenharmony_ci	int ret;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_CTRL_REG);
28262306a36Sopenharmony_ci	if (reg & LCD_RASTER_ENABLE)
28362306a36Sopenharmony_ci		lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
28462306a36Sopenharmony_ci	else
28562306a36Sopenharmony_ci		/* return if already disabled */
28662306a36Sopenharmony_ci		return;
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
28962306a36Sopenharmony_ci			(lcd_revision == LCD_VERSION_2)) {
29062306a36Sopenharmony_ci		frame_done_flag = 0;
29162306a36Sopenharmony_ci		ret = wait_event_interruptible_timeout(frame_done_wq,
29262306a36Sopenharmony_ci				frame_done_flag != 0,
29362306a36Sopenharmony_ci				msecs_to_jiffies(50));
29462306a36Sopenharmony_ci		if (ret == 0)
29562306a36Sopenharmony_ci			pr_err("LCD Controller timed out\n");
29662306a36Sopenharmony_ci	}
29762306a36Sopenharmony_ci}
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic void lcd_blit(int load_mode, struct da8xx_fb_par *par)
30062306a36Sopenharmony_ci{
30162306a36Sopenharmony_ci	u32 start;
30262306a36Sopenharmony_ci	u32 end;
30362306a36Sopenharmony_ci	u32 reg_ras;
30462306a36Sopenharmony_ci	u32 reg_dma;
30562306a36Sopenharmony_ci	u32 reg_int;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	/* init reg to clear PLM (loading mode) fields */
30862306a36Sopenharmony_ci	reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
30962306a36Sopenharmony_ci	reg_ras &= ~(3 << 20);
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	reg_dma  = lcdc_read(LCD_DMA_CTRL_REG);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	if (load_mode == LOAD_DATA) {
31462306a36Sopenharmony_ci		start    = par->dma_start;
31562306a36Sopenharmony_ci		end      = par->dma_end;
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ci		reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
31862306a36Sopenharmony_ci		if (lcd_revision == LCD_VERSION_1) {
31962306a36Sopenharmony_ci			reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
32062306a36Sopenharmony_ci		} else {
32162306a36Sopenharmony_ci			reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
32262306a36Sopenharmony_ci				LCD_V2_END_OF_FRAME0_INT_ENA |
32362306a36Sopenharmony_ci				LCD_V2_END_OF_FRAME1_INT_ENA |
32462306a36Sopenharmony_ci				LCD_FRAME_DONE | LCD_SYNC_LOST;
32562306a36Sopenharmony_ci			lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
32662306a36Sopenharmony_ci		}
32762306a36Sopenharmony_ci		reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci		lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
33062306a36Sopenharmony_ci		lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
33162306a36Sopenharmony_ci		lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
33262306a36Sopenharmony_ci		lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
33362306a36Sopenharmony_ci	} else if (load_mode == LOAD_PALETTE) {
33462306a36Sopenharmony_ci		start    = par->p_palette_base;
33562306a36Sopenharmony_ci		end      = start + par->palette_sz - 1;
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci		reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci		if (lcd_revision == LCD_VERSION_1) {
34062306a36Sopenharmony_ci			reg_ras |= LCD_V1_PL_INT_ENA;
34162306a36Sopenharmony_ci		} else {
34262306a36Sopenharmony_ci			reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
34362306a36Sopenharmony_ci				LCD_V2_PL_INT_ENA;
34462306a36Sopenharmony_ci			lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
34562306a36Sopenharmony_ci		}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci		lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
34862306a36Sopenharmony_ci		lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
34962306a36Sopenharmony_ci	}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
35262306a36Sopenharmony_ci	lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	/*
35562306a36Sopenharmony_ci	 * The Raster enable bit must be set after all other control fields are
35662306a36Sopenharmony_ci	 * set.
35762306a36Sopenharmony_ci	 */
35862306a36Sopenharmony_ci	lcd_enable_raster();
35962306a36Sopenharmony_ci}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci/* Configure the Burst Size and fifo threhold of DMA */
36262306a36Sopenharmony_cistatic int lcd_cfg_dma(int burst_size, int fifo_th)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	u32 reg;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
36762306a36Sopenharmony_ci	switch (burst_size) {
36862306a36Sopenharmony_ci	case 1:
36962306a36Sopenharmony_ci		reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
37062306a36Sopenharmony_ci		break;
37162306a36Sopenharmony_ci	case 2:
37262306a36Sopenharmony_ci		reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
37362306a36Sopenharmony_ci		break;
37462306a36Sopenharmony_ci	case 4:
37562306a36Sopenharmony_ci		reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
37662306a36Sopenharmony_ci		break;
37762306a36Sopenharmony_ci	case 8:
37862306a36Sopenharmony_ci		reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
37962306a36Sopenharmony_ci		break;
38062306a36Sopenharmony_ci	case 16:
38162306a36Sopenharmony_ci	default:
38262306a36Sopenharmony_ci		reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
38362306a36Sopenharmony_ci		break;
38462306a36Sopenharmony_ci	}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	reg |= (fifo_th << 8);
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	lcdc_write(reg, LCD_DMA_CTRL_REG);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	return 0;
39162306a36Sopenharmony_ci}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic void lcd_cfg_ac_bias(int period, int transitions_per_int)
39462306a36Sopenharmony_ci{
39562306a36Sopenharmony_ci	u32 reg;
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	/* Set the AC Bias Period and Number of Transisitons per Interrupt */
39862306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
39962306a36Sopenharmony_ci	reg |= LCD_AC_BIAS_FREQUENCY(period) |
40062306a36Sopenharmony_ci		LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
40162306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
40262306a36Sopenharmony_ci}
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
40562306a36Sopenharmony_ci		int front_porch)
40662306a36Sopenharmony_ci{
40762306a36Sopenharmony_ci	u32 reg;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0x3ff;
41062306a36Sopenharmony_ci	reg |= (((back_porch-1) & 0xff) << 24)
41162306a36Sopenharmony_ci	    | (((front_porch-1) & 0xff) << 16)
41262306a36Sopenharmony_ci	    | (((pulse_width-1) & 0x3f) << 10);
41362306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/*
41662306a36Sopenharmony_ci	 * LCDC Version 2 adds some extra bits that increase the allowable
41762306a36Sopenharmony_ci	 * size of the horizontal timing registers.
41862306a36Sopenharmony_ci	 * remember that the registers use 0 to represent 1 so all values
41962306a36Sopenharmony_ci	 * that get set into register need to be decremented by 1
42062306a36Sopenharmony_ci	 */
42162306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2) {
42262306a36Sopenharmony_ci		/* Mask off the bits we want to change */
42362306a36Sopenharmony_ci		reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
42462306a36Sopenharmony_ci		reg |= ((front_porch-1) & 0x300) >> 8;
42562306a36Sopenharmony_ci		reg |= ((back_porch-1) & 0x300) >> 4;
42662306a36Sopenharmony_ci		reg |= ((pulse_width-1) & 0x3c0) << 21;
42762306a36Sopenharmony_ci		lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci}
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
43262306a36Sopenharmony_ci		int front_porch)
43362306a36Sopenharmony_ci{
43462306a36Sopenharmony_ci	u32 reg;
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
43762306a36Sopenharmony_ci	reg |= ((back_porch & 0xff) << 24)
43862306a36Sopenharmony_ci	    | ((front_porch & 0xff) << 16)
43962306a36Sopenharmony_ci	    | (((pulse_width-1) & 0x3f) << 10);
44062306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
44162306a36Sopenharmony_ci}
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
44462306a36Sopenharmony_ci		struct fb_videomode *panel)
44562306a36Sopenharmony_ci{
44662306a36Sopenharmony_ci	u32 reg;
44762306a36Sopenharmony_ci	u32 reg_int;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
45062306a36Sopenharmony_ci						LCD_MONO_8BIT_MODE |
45162306a36Sopenharmony_ci						LCD_MONOCHROME_MODE);
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	switch (cfg->panel_shade) {
45462306a36Sopenharmony_ci	case MONOCHROME:
45562306a36Sopenharmony_ci		reg |= LCD_MONOCHROME_MODE;
45662306a36Sopenharmony_ci		if (cfg->mono_8bit_mode)
45762306a36Sopenharmony_ci			reg |= LCD_MONO_8BIT_MODE;
45862306a36Sopenharmony_ci		break;
45962306a36Sopenharmony_ci	case COLOR_ACTIVE:
46062306a36Sopenharmony_ci		reg |= LCD_TFT_MODE;
46162306a36Sopenharmony_ci		if (cfg->tft_alt_mode)
46262306a36Sopenharmony_ci			reg |= LCD_TFT_ALT_ENABLE;
46362306a36Sopenharmony_ci		break;
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	case COLOR_PASSIVE:
46662306a36Sopenharmony_ci		/* AC bias applicable only for Pasive panels */
46762306a36Sopenharmony_ci		lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
46862306a36Sopenharmony_ci		if (cfg->bpp == 12 && cfg->stn_565_mode)
46962306a36Sopenharmony_ci			reg |= LCD_STN_565_ENABLE;
47062306a36Sopenharmony_ci		break;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	default:
47362306a36Sopenharmony_ci		return -EINVAL;
47462306a36Sopenharmony_ci	}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	/* enable additional interrupts here */
47762306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_1) {
47862306a36Sopenharmony_ci		reg |= LCD_V1_UNDERFLOW_INT_ENA;
47962306a36Sopenharmony_ci	} else {
48062306a36Sopenharmony_ci		reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
48162306a36Sopenharmony_ci			LCD_V2_UNDERFLOW_INT_ENA;
48262306a36Sopenharmony_ci		lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
48362306a36Sopenharmony_ci	}
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_CTRL_REG);
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	reg |= LCD_SYNC_CTRL;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	if (cfg->sync_edge)
49262306a36Sopenharmony_ci		reg |= LCD_SYNC_EDGE;
49362306a36Sopenharmony_ci	else
49462306a36Sopenharmony_ci		reg &= ~LCD_SYNC_EDGE;
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
49762306a36Sopenharmony_ci		reg |= LCD_INVERT_LINE_CLOCK;
49862306a36Sopenharmony_ci	else
49962306a36Sopenharmony_ci		reg &= ~LCD_INVERT_LINE_CLOCK;
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
50262306a36Sopenharmony_ci		reg |= LCD_INVERT_FRAME_CLOCK;
50362306a36Sopenharmony_ci	else
50462306a36Sopenharmony_ci		reg &= ~LCD_INVERT_FRAME_CLOCK;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	return 0;
50962306a36Sopenharmony_ci}
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
51262306a36Sopenharmony_ci		u32 bpp, u32 raster_order)
51362306a36Sopenharmony_ci{
51462306a36Sopenharmony_ci	u32 reg;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	if (bpp > 16 && lcd_revision == LCD_VERSION_1)
51762306a36Sopenharmony_ci		return -EINVAL;
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci	/* Set the Panel Width */
52062306a36Sopenharmony_ci	/* Pixels per line = (PPL + 1)*16 */
52162306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_1) {
52262306a36Sopenharmony_ci		/*
52362306a36Sopenharmony_ci		 * 0x3F in bits 4..9 gives max horizontal resolution = 1024
52462306a36Sopenharmony_ci		 * pixels.
52562306a36Sopenharmony_ci		 */
52662306a36Sopenharmony_ci		width &= 0x3f0;
52762306a36Sopenharmony_ci	} else {
52862306a36Sopenharmony_ci		/*
52962306a36Sopenharmony_ci		 * 0x7F in bits 4..10 gives max horizontal resolution = 2048
53062306a36Sopenharmony_ci		 * pixels.
53162306a36Sopenharmony_ci		 */
53262306a36Sopenharmony_ci		width &= 0x7f0;
53362306a36Sopenharmony_ci	}
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
53662306a36Sopenharmony_ci	reg &= 0xfffffc00;
53762306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_1) {
53862306a36Sopenharmony_ci		reg |= ((width >> 4) - 1) << 4;
53962306a36Sopenharmony_ci	} else {
54062306a36Sopenharmony_ci		width = (width >> 4) - 1;
54162306a36Sopenharmony_ci		reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
54262306a36Sopenharmony_ci	}
54362306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	/* Set the Panel Height */
54662306a36Sopenharmony_ci	/* Set bits 9:0 of Lines Per Pixel */
54762306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
54862306a36Sopenharmony_ci	reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
54962306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	/* Set bit 10 of Lines Per Pixel */
55262306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2) {
55362306a36Sopenharmony_ci		reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
55462306a36Sopenharmony_ci		reg |= ((height - 1) & 0x400) << 16;
55562306a36Sopenharmony_ci		lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
55662306a36Sopenharmony_ci	}
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	/* Set the Raster Order of the Frame Buffer */
55962306a36Sopenharmony_ci	reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
56062306a36Sopenharmony_ci	if (raster_order)
56162306a36Sopenharmony_ci		reg |= LCD_RASTER_ORDER;
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	par->palette_sz = 16 * 2;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	switch (bpp) {
56662306a36Sopenharmony_ci	case 1:
56762306a36Sopenharmony_ci	case 2:
56862306a36Sopenharmony_ci	case 4:
56962306a36Sopenharmony_ci	case 16:
57062306a36Sopenharmony_ci		break;
57162306a36Sopenharmony_ci	case 24:
57262306a36Sopenharmony_ci		reg |= LCD_V2_TFT_24BPP_MODE;
57362306a36Sopenharmony_ci		break;
57462306a36Sopenharmony_ci	case 32:
57562306a36Sopenharmony_ci		reg |= LCD_V2_TFT_24BPP_MODE;
57662306a36Sopenharmony_ci		reg |= LCD_V2_TFT_24BPP_UNPACK;
57762306a36Sopenharmony_ci		break;
57862306a36Sopenharmony_ci	case 8:
57962306a36Sopenharmony_ci		par->palette_sz = 256 * 2;
58062306a36Sopenharmony_ci		break;
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci	default:
58362306a36Sopenharmony_ci		return -EINVAL;
58462306a36Sopenharmony_ci	}
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	lcdc_write(reg, LCD_RASTER_CTRL_REG);
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci	return 0;
58962306a36Sopenharmony_ci}
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci#define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
59262306a36Sopenharmony_cistatic int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
59362306a36Sopenharmony_ci			      unsigned blue, unsigned transp,
59462306a36Sopenharmony_ci			      struct fb_info *info)
59562306a36Sopenharmony_ci{
59662306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
59762306a36Sopenharmony_ci	unsigned short *palette = (unsigned short *) par->v_palette_base;
59862306a36Sopenharmony_ci	u_short pal;
59962306a36Sopenharmony_ci	int update_hw = 0;
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	if (regno > 255)
60262306a36Sopenharmony_ci		return 1;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
60562306a36Sopenharmony_ci		return 1;
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
60862306a36Sopenharmony_ci		return -EINVAL;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	switch (info->fix.visual) {
61162306a36Sopenharmony_ci	case FB_VISUAL_TRUECOLOR:
61262306a36Sopenharmony_ci		red = CNVT_TOHW(red, info->var.red.length);
61362306a36Sopenharmony_ci		green = CNVT_TOHW(green, info->var.green.length);
61462306a36Sopenharmony_ci		blue = CNVT_TOHW(blue, info->var.blue.length);
61562306a36Sopenharmony_ci		break;
61662306a36Sopenharmony_ci	case FB_VISUAL_PSEUDOCOLOR:
61762306a36Sopenharmony_ci		switch (info->var.bits_per_pixel) {
61862306a36Sopenharmony_ci		case 4:
61962306a36Sopenharmony_ci			if (regno > 15)
62062306a36Sopenharmony_ci				return -EINVAL;
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci			if (info->var.grayscale) {
62362306a36Sopenharmony_ci				pal = regno;
62462306a36Sopenharmony_ci			} else {
62562306a36Sopenharmony_ci				red >>= 4;
62662306a36Sopenharmony_ci				green >>= 8;
62762306a36Sopenharmony_ci				blue >>= 12;
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci				pal = red & 0x0f00;
63062306a36Sopenharmony_ci				pal |= green & 0x00f0;
63162306a36Sopenharmony_ci				pal |= blue & 0x000f;
63262306a36Sopenharmony_ci			}
63362306a36Sopenharmony_ci			if (regno == 0)
63462306a36Sopenharmony_ci				pal |= 0x2000;
63562306a36Sopenharmony_ci			palette[regno] = pal;
63662306a36Sopenharmony_ci			break;
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci		case 8:
63962306a36Sopenharmony_ci			red >>= 4;
64062306a36Sopenharmony_ci			green >>= 8;
64162306a36Sopenharmony_ci			blue >>= 12;
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci			pal = (red & 0x0f00);
64462306a36Sopenharmony_ci			pal |= (green & 0x00f0);
64562306a36Sopenharmony_ci			pal |= (blue & 0x000f);
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci			if (palette[regno] != pal) {
64862306a36Sopenharmony_ci				update_hw = 1;
64962306a36Sopenharmony_ci				palette[regno] = pal;
65062306a36Sopenharmony_ci			}
65162306a36Sopenharmony_ci			break;
65262306a36Sopenharmony_ci		}
65362306a36Sopenharmony_ci		break;
65462306a36Sopenharmony_ci	}
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_ci	/* Truecolor has hardware independent palette */
65762306a36Sopenharmony_ci	if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
65862306a36Sopenharmony_ci		u32 v;
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci		if (regno > 15)
66162306a36Sopenharmony_ci			return -EINVAL;
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci		v = (red << info->var.red.offset) |
66462306a36Sopenharmony_ci			(green << info->var.green.offset) |
66562306a36Sopenharmony_ci			(blue << info->var.blue.offset);
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci		((u32 *) (info->pseudo_palette))[regno] = v;
66862306a36Sopenharmony_ci		if (palette[0] != 0x4000) {
66962306a36Sopenharmony_ci			update_hw = 1;
67062306a36Sopenharmony_ci			palette[0] = 0x4000;
67162306a36Sopenharmony_ci		}
67262306a36Sopenharmony_ci	}
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	/* Update the palette in the h/w as needed. */
67562306a36Sopenharmony_ci	if (update_hw)
67662306a36Sopenharmony_ci		lcd_blit(LOAD_PALETTE, par);
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_ci	return 0;
67962306a36Sopenharmony_ci}
68062306a36Sopenharmony_ci#undef CNVT_TOHW
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic void da8xx_fb_lcd_reset(void)
68362306a36Sopenharmony_ci{
68462306a36Sopenharmony_ci	/* DMA has to be disabled */
68562306a36Sopenharmony_ci	lcdc_write(0, LCD_DMA_CTRL_REG);
68662306a36Sopenharmony_ci	lcdc_write(0, LCD_RASTER_CTRL_REG);
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2) {
68962306a36Sopenharmony_ci		lcdc_write(0, LCD_INT_ENABLE_SET_REG);
69062306a36Sopenharmony_ci		/* Write 1 to reset */
69162306a36Sopenharmony_ci		lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
69262306a36Sopenharmony_ci		lcdc_write(0, LCD_CLK_RESET_REG);
69362306a36Sopenharmony_ci	}
69462306a36Sopenharmony_ci}
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
69762306a36Sopenharmony_ci					      unsigned lcdc_clk_div,
69862306a36Sopenharmony_ci					      unsigned lcdc_clk_rate)
69962306a36Sopenharmony_ci{
70062306a36Sopenharmony_ci	int ret;
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci	if (par->lcdc_clk_rate != lcdc_clk_rate) {
70362306a36Sopenharmony_ci		ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
70462306a36Sopenharmony_ci		if (ret) {
70562306a36Sopenharmony_ci			dev_err(par->dev,
70662306a36Sopenharmony_ci				"unable to set clock rate at %u\n",
70762306a36Sopenharmony_ci				lcdc_clk_rate);
70862306a36Sopenharmony_ci			return ret;
70962306a36Sopenharmony_ci		}
71062306a36Sopenharmony_ci		par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
71162306a36Sopenharmony_ci	}
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci	/* Configure the LCD clock divisor. */
71462306a36Sopenharmony_ci	lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
71562306a36Sopenharmony_ci			(LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2)
71862306a36Sopenharmony_ci		lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
71962306a36Sopenharmony_ci				LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	return 0;
72262306a36Sopenharmony_ci}
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
72562306a36Sopenharmony_ci					      unsigned pixclock,
72662306a36Sopenharmony_ci					      unsigned *lcdc_clk_rate)
72762306a36Sopenharmony_ci{
72862306a36Sopenharmony_ci	unsigned lcdc_clk_div;
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_ci	pixclock = PICOS2KHZ(pixclock) * 1000;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	*lcdc_clk_rate = par->lcdc_clk_rate;
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
73562306a36Sopenharmony_ci		*lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
73662306a36Sopenharmony_ci						pixclock * CLK_MAX_DIV);
73762306a36Sopenharmony_ci		lcdc_clk_div = CLK_MAX_DIV;
73862306a36Sopenharmony_ci	} else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
73962306a36Sopenharmony_ci		*lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
74062306a36Sopenharmony_ci						pixclock * CLK_MIN_DIV);
74162306a36Sopenharmony_ci		lcdc_clk_div = CLK_MIN_DIV;
74262306a36Sopenharmony_ci	} else {
74362306a36Sopenharmony_ci		lcdc_clk_div = *lcdc_clk_rate / pixclock;
74462306a36Sopenharmony_ci	}
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	return lcdc_clk_div;
74762306a36Sopenharmony_ci}
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_cistatic int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
75062306a36Sopenharmony_ci					    struct fb_videomode *mode)
75162306a36Sopenharmony_ci{
75262306a36Sopenharmony_ci	unsigned lcdc_clk_rate;
75362306a36Sopenharmony_ci	unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
75462306a36Sopenharmony_ci							  &lcdc_clk_rate);
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_ci	return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
75762306a36Sopenharmony_ci}
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_cistatic unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
76062306a36Sopenharmony_ci					  unsigned pixclock)
76162306a36Sopenharmony_ci{
76262306a36Sopenharmony_ci	unsigned lcdc_clk_div, lcdc_clk_rate;
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
76562306a36Sopenharmony_ci	return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
76662306a36Sopenharmony_ci}
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_cistatic int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
76962306a36Sopenharmony_ci		struct fb_videomode *panel)
77062306a36Sopenharmony_ci{
77162306a36Sopenharmony_ci	u32 bpp;
77262306a36Sopenharmony_ci	int ret = 0;
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	ret = da8xx_fb_calc_config_clk_divider(par, panel);
77562306a36Sopenharmony_ci	if (ret) {
77662306a36Sopenharmony_ci		dev_err(par->dev, "unable to configure clock\n");
77762306a36Sopenharmony_ci		return ret;
77862306a36Sopenharmony_ci	}
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	if (panel->sync & FB_SYNC_CLK_INVERT)
78162306a36Sopenharmony_ci		lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
78262306a36Sopenharmony_ci			LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
78362306a36Sopenharmony_ci	else
78462306a36Sopenharmony_ci		lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
78562306a36Sopenharmony_ci			~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	/* Configure the DMA burst size and fifo threshold. */
78862306a36Sopenharmony_ci	ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
78962306a36Sopenharmony_ci	if (ret < 0)
79062306a36Sopenharmony_ci		return ret;
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_ci	/* Configure the vertical and horizontal sync properties. */
79362306a36Sopenharmony_ci	lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
79462306a36Sopenharmony_ci			panel->lower_margin);
79562306a36Sopenharmony_ci	lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
79662306a36Sopenharmony_ci			panel->right_margin);
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	/* Configure for disply */
79962306a36Sopenharmony_ci	ret = lcd_cfg_display(cfg, panel);
80062306a36Sopenharmony_ci	if (ret < 0)
80162306a36Sopenharmony_ci		return ret;
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	bpp = cfg->bpp;
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	if (bpp == 12)
80662306a36Sopenharmony_ci		bpp = 16;
80762306a36Sopenharmony_ci	ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
80862306a36Sopenharmony_ci				(unsigned int)panel->yres, bpp,
80962306a36Sopenharmony_ci				cfg->raster_order);
81062306a36Sopenharmony_ci	if (ret < 0)
81162306a36Sopenharmony_ci		return ret;
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	/* Configure FDD */
81462306a36Sopenharmony_ci	lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
81562306a36Sopenharmony_ci		       (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci	return 0;
81862306a36Sopenharmony_ci}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci/* IRQ handler for version 2 of LCDC */
82162306a36Sopenharmony_cistatic irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
82262306a36Sopenharmony_ci{
82362306a36Sopenharmony_ci	struct da8xx_fb_par *par = arg;
82462306a36Sopenharmony_ci	u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_ci	if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
82762306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_NOWAIT);
82862306a36Sopenharmony_ci		lcdc_write(stat, LCD_MASKED_STAT_REG);
82962306a36Sopenharmony_ci		lcd_enable_raster();
83062306a36Sopenharmony_ci	} else if (stat & LCD_PL_LOAD_DONE) {
83162306a36Sopenharmony_ci		/*
83262306a36Sopenharmony_ci		 * Must disable raster before changing state of any control bit.
83362306a36Sopenharmony_ci		 * And also must be disabled before clearing the PL loading
83462306a36Sopenharmony_ci		 * interrupt via the following write to the status register. If
83562306a36Sopenharmony_ci		 * this is done after then one gets multiple PL done interrupts.
83662306a36Sopenharmony_ci		 */
83762306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_NOWAIT);
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci		lcdc_write(stat, LCD_MASKED_STAT_REG);
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_ci		/* Disable PL completion interrupt */
84262306a36Sopenharmony_ci		lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci		/* Setup and start data loading mode */
84562306a36Sopenharmony_ci		lcd_blit(LOAD_DATA, par);
84662306a36Sopenharmony_ci	} else {
84762306a36Sopenharmony_ci		lcdc_write(stat, LCD_MASKED_STAT_REG);
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci		if (stat & LCD_END_OF_FRAME0) {
85062306a36Sopenharmony_ci			par->which_dma_channel_done = 0;
85162306a36Sopenharmony_ci			lcdc_write(par->dma_start,
85262306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
85362306a36Sopenharmony_ci			lcdc_write(par->dma_end,
85462306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
85562306a36Sopenharmony_ci			par->vsync_flag = 1;
85662306a36Sopenharmony_ci			wake_up_interruptible(&par->vsync_wait);
85762306a36Sopenharmony_ci		}
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci		if (stat & LCD_END_OF_FRAME1) {
86062306a36Sopenharmony_ci			par->which_dma_channel_done = 1;
86162306a36Sopenharmony_ci			lcdc_write(par->dma_start,
86262306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
86362306a36Sopenharmony_ci			lcdc_write(par->dma_end,
86462306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
86562306a36Sopenharmony_ci			par->vsync_flag = 1;
86662306a36Sopenharmony_ci			wake_up_interruptible(&par->vsync_wait);
86762306a36Sopenharmony_ci		}
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci		/* Set only when controller is disabled and at the end of
87062306a36Sopenharmony_ci		 * active frame
87162306a36Sopenharmony_ci		 */
87262306a36Sopenharmony_ci		if (stat & BIT(0)) {
87362306a36Sopenharmony_ci			frame_done_flag = 1;
87462306a36Sopenharmony_ci			wake_up_interruptible(&frame_done_wq);
87562306a36Sopenharmony_ci		}
87662306a36Sopenharmony_ci	}
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ci	lcdc_write(0, LCD_END_OF_INT_IND_REG);
87962306a36Sopenharmony_ci	return IRQ_HANDLED;
88062306a36Sopenharmony_ci}
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci/* IRQ handler for version 1 LCDC */
88362306a36Sopenharmony_cistatic irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
88462306a36Sopenharmony_ci{
88562306a36Sopenharmony_ci	struct da8xx_fb_par *par = arg;
88662306a36Sopenharmony_ci	u32 stat = lcdc_read(LCD_STAT_REG);
88762306a36Sopenharmony_ci	u32 reg_ras;
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci	if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
89062306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_NOWAIT);
89162306a36Sopenharmony_ci		lcdc_write(stat, LCD_STAT_REG);
89262306a36Sopenharmony_ci		lcd_enable_raster();
89362306a36Sopenharmony_ci	} else if (stat & LCD_PL_LOAD_DONE) {
89462306a36Sopenharmony_ci		/*
89562306a36Sopenharmony_ci		 * Must disable raster before changing state of any control bit.
89662306a36Sopenharmony_ci		 * And also must be disabled before clearing the PL loading
89762306a36Sopenharmony_ci		 * interrupt via the following write to the status register. If
89862306a36Sopenharmony_ci		 * this is done after then one gets multiple PL done interrupts.
89962306a36Sopenharmony_ci		 */
90062306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_NOWAIT);
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci		lcdc_write(stat, LCD_STAT_REG);
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci		/* Disable PL completion inerrupt */
90562306a36Sopenharmony_ci		reg_ras  = lcdc_read(LCD_RASTER_CTRL_REG);
90662306a36Sopenharmony_ci		reg_ras &= ~LCD_V1_PL_INT_ENA;
90762306a36Sopenharmony_ci		lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci		/* Setup and start data loading mode */
91062306a36Sopenharmony_ci		lcd_blit(LOAD_DATA, par);
91162306a36Sopenharmony_ci	} else {
91262306a36Sopenharmony_ci		lcdc_write(stat, LCD_STAT_REG);
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci		if (stat & LCD_END_OF_FRAME0) {
91562306a36Sopenharmony_ci			par->which_dma_channel_done = 0;
91662306a36Sopenharmony_ci			lcdc_write(par->dma_start,
91762306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
91862306a36Sopenharmony_ci			lcdc_write(par->dma_end,
91962306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
92062306a36Sopenharmony_ci			par->vsync_flag = 1;
92162306a36Sopenharmony_ci			wake_up_interruptible(&par->vsync_wait);
92262306a36Sopenharmony_ci		}
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci		if (stat & LCD_END_OF_FRAME1) {
92562306a36Sopenharmony_ci			par->which_dma_channel_done = 1;
92662306a36Sopenharmony_ci			lcdc_write(par->dma_start,
92762306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
92862306a36Sopenharmony_ci			lcdc_write(par->dma_end,
92962306a36Sopenharmony_ci				   LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
93062306a36Sopenharmony_ci			par->vsync_flag = 1;
93162306a36Sopenharmony_ci			wake_up_interruptible(&par->vsync_wait);
93262306a36Sopenharmony_ci		}
93362306a36Sopenharmony_ci	}
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	return IRQ_HANDLED;
93662306a36Sopenharmony_ci}
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_cistatic int fb_check_var(struct fb_var_screeninfo *var,
93962306a36Sopenharmony_ci			struct fb_info *info)
94062306a36Sopenharmony_ci{
94162306a36Sopenharmony_ci	int err = 0;
94262306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
94362306a36Sopenharmony_ci	int bpp = var->bits_per_pixel >> 3;
94462306a36Sopenharmony_ci	unsigned long line_size = var->xres_virtual * bpp;
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_ci	if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
94762306a36Sopenharmony_ci		return -EINVAL;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	switch (var->bits_per_pixel) {
95062306a36Sopenharmony_ci	case 1:
95162306a36Sopenharmony_ci	case 8:
95262306a36Sopenharmony_ci		var->red.offset = 0;
95362306a36Sopenharmony_ci		var->red.length = 8;
95462306a36Sopenharmony_ci		var->green.offset = 0;
95562306a36Sopenharmony_ci		var->green.length = 8;
95662306a36Sopenharmony_ci		var->blue.offset = 0;
95762306a36Sopenharmony_ci		var->blue.length = 8;
95862306a36Sopenharmony_ci		var->transp.offset = 0;
95962306a36Sopenharmony_ci		var->transp.length = 0;
96062306a36Sopenharmony_ci		var->nonstd = 0;
96162306a36Sopenharmony_ci		break;
96262306a36Sopenharmony_ci	case 4:
96362306a36Sopenharmony_ci		var->red.offset = 0;
96462306a36Sopenharmony_ci		var->red.length = 4;
96562306a36Sopenharmony_ci		var->green.offset = 0;
96662306a36Sopenharmony_ci		var->green.length = 4;
96762306a36Sopenharmony_ci		var->blue.offset = 0;
96862306a36Sopenharmony_ci		var->blue.length = 4;
96962306a36Sopenharmony_ci		var->transp.offset = 0;
97062306a36Sopenharmony_ci		var->transp.length = 0;
97162306a36Sopenharmony_ci		var->nonstd = FB_NONSTD_REV_PIX_IN_B;
97262306a36Sopenharmony_ci		break;
97362306a36Sopenharmony_ci	case 16:		/* RGB 565 */
97462306a36Sopenharmony_ci		var->red.offset = 11;
97562306a36Sopenharmony_ci		var->red.length = 5;
97662306a36Sopenharmony_ci		var->green.offset = 5;
97762306a36Sopenharmony_ci		var->green.length = 6;
97862306a36Sopenharmony_ci		var->blue.offset = 0;
97962306a36Sopenharmony_ci		var->blue.length = 5;
98062306a36Sopenharmony_ci		var->transp.offset = 0;
98162306a36Sopenharmony_ci		var->transp.length = 0;
98262306a36Sopenharmony_ci		var->nonstd = 0;
98362306a36Sopenharmony_ci		break;
98462306a36Sopenharmony_ci	case 24:
98562306a36Sopenharmony_ci		var->red.offset = 16;
98662306a36Sopenharmony_ci		var->red.length = 8;
98762306a36Sopenharmony_ci		var->green.offset = 8;
98862306a36Sopenharmony_ci		var->green.length = 8;
98962306a36Sopenharmony_ci		var->blue.offset = 0;
99062306a36Sopenharmony_ci		var->blue.length = 8;
99162306a36Sopenharmony_ci		var->nonstd = 0;
99262306a36Sopenharmony_ci		break;
99362306a36Sopenharmony_ci	case 32:
99462306a36Sopenharmony_ci		var->transp.offset = 24;
99562306a36Sopenharmony_ci		var->transp.length = 8;
99662306a36Sopenharmony_ci		var->red.offset = 16;
99762306a36Sopenharmony_ci		var->red.length = 8;
99862306a36Sopenharmony_ci		var->green.offset = 8;
99962306a36Sopenharmony_ci		var->green.length = 8;
100062306a36Sopenharmony_ci		var->blue.offset = 0;
100162306a36Sopenharmony_ci		var->blue.length = 8;
100262306a36Sopenharmony_ci		var->nonstd = 0;
100362306a36Sopenharmony_ci		break;
100462306a36Sopenharmony_ci	default:
100562306a36Sopenharmony_ci		err = -EINVAL;
100662306a36Sopenharmony_ci	}
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	var->red.msb_right = 0;
100962306a36Sopenharmony_ci	var->green.msb_right = 0;
101062306a36Sopenharmony_ci	var->blue.msb_right = 0;
101162306a36Sopenharmony_ci	var->transp.msb_right = 0;
101262306a36Sopenharmony_ci
101362306a36Sopenharmony_ci	if (line_size * var->yres_virtual > par->vram_size)
101462306a36Sopenharmony_ci		var->yres_virtual = par->vram_size / line_size;
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci	if (var->yres > var->yres_virtual)
101762306a36Sopenharmony_ci		var->yres = var->yres_virtual;
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_ci	if (var->xres > var->xres_virtual)
102062306a36Sopenharmony_ci		var->xres = var->xres_virtual;
102162306a36Sopenharmony_ci
102262306a36Sopenharmony_ci	if (var->xres + var->xoffset > var->xres_virtual)
102362306a36Sopenharmony_ci		var->xoffset = var->xres_virtual - var->xres;
102462306a36Sopenharmony_ci	if (var->yres + var->yoffset > var->yres_virtual)
102562306a36Sopenharmony_ci		var->yoffset = var->yres_virtual - var->yres;
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_ci	var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_ci	return err;
103062306a36Sopenharmony_ci}
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ
103362306a36Sopenharmony_cistatic int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
103462306a36Sopenharmony_ci				     unsigned long val, void *data)
103562306a36Sopenharmony_ci{
103662306a36Sopenharmony_ci	struct da8xx_fb_par *par;
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci	par = container_of(nb, struct da8xx_fb_par, freq_transition);
103962306a36Sopenharmony_ci	if (val == CPUFREQ_POSTCHANGE) {
104062306a36Sopenharmony_ci		if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
104162306a36Sopenharmony_ci			par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
104262306a36Sopenharmony_ci			lcd_disable_raster(DA8XX_FRAME_WAIT);
104362306a36Sopenharmony_ci			da8xx_fb_calc_config_clk_divider(par, &par->mode);
104462306a36Sopenharmony_ci			if (par->blank == FB_BLANK_UNBLANK)
104562306a36Sopenharmony_ci				lcd_enable_raster();
104662306a36Sopenharmony_ci		}
104762306a36Sopenharmony_ci	}
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci	return 0;
105062306a36Sopenharmony_ci}
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_cistatic int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
105362306a36Sopenharmony_ci{
105462306a36Sopenharmony_ci	par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci	return cpufreq_register_notifier(&par->freq_transition,
105762306a36Sopenharmony_ci					 CPUFREQ_TRANSITION_NOTIFIER);
105862306a36Sopenharmony_ci}
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_cistatic void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
106162306a36Sopenharmony_ci{
106262306a36Sopenharmony_ci	cpufreq_unregister_notifier(&par->freq_transition,
106362306a36Sopenharmony_ci				    CPUFREQ_TRANSITION_NOTIFIER);
106462306a36Sopenharmony_ci}
106562306a36Sopenharmony_ci#endif
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_cistatic void fb_remove(struct platform_device *dev)
106862306a36Sopenharmony_ci{
106962306a36Sopenharmony_ci	struct fb_info *info = platform_get_drvdata(dev);
107062306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
107162306a36Sopenharmony_ci	int ret;
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ
107462306a36Sopenharmony_ci	lcd_da8xx_cpufreq_deregister(par);
107562306a36Sopenharmony_ci#endif
107662306a36Sopenharmony_ci	if (par->lcd_supply) {
107762306a36Sopenharmony_ci		ret = regulator_disable(par->lcd_supply);
107862306a36Sopenharmony_ci		if (ret)
107962306a36Sopenharmony_ci			dev_warn(&dev->dev, "Failed to disable regulator (%pe)\n",
108062306a36Sopenharmony_ci				 ERR_PTR(ret));
108162306a36Sopenharmony_ci	}
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci	lcd_disable_raster(DA8XX_FRAME_WAIT);
108462306a36Sopenharmony_ci	lcdc_write(0, LCD_RASTER_CTRL_REG);
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_ci	/* disable DMA  */
108762306a36Sopenharmony_ci	lcdc_write(0, LCD_DMA_CTRL_REG);
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_ci	unregister_framebuffer(info);
109062306a36Sopenharmony_ci	fb_dealloc_cmap(&info->cmap);
109162306a36Sopenharmony_ci	pm_runtime_put_sync(&dev->dev);
109262306a36Sopenharmony_ci	pm_runtime_disable(&dev->dev);
109362306a36Sopenharmony_ci	framebuffer_release(info);
109462306a36Sopenharmony_ci}
109562306a36Sopenharmony_ci
109662306a36Sopenharmony_ci/*
109762306a36Sopenharmony_ci * Function to wait for vertical sync which for this LCD peripheral
109862306a36Sopenharmony_ci * translates into waiting for the current raster frame to complete.
109962306a36Sopenharmony_ci */
110062306a36Sopenharmony_cistatic int fb_wait_for_vsync(struct fb_info *info)
110162306a36Sopenharmony_ci{
110262306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
110362306a36Sopenharmony_ci	int ret;
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci	/*
110662306a36Sopenharmony_ci	 * Set flag to 0 and wait for isr to set to 1. It would seem there is a
110762306a36Sopenharmony_ci	 * race condition here where the ISR could have occurred just before or
110862306a36Sopenharmony_ci	 * just after this set. But since we are just coarsely waiting for
110962306a36Sopenharmony_ci	 * a frame to complete then that's OK. i.e. if the frame completed
111062306a36Sopenharmony_ci	 * just before this code executed then we have to wait another full
111162306a36Sopenharmony_ci	 * frame time but there is no way to avoid such a situation. On the
111262306a36Sopenharmony_ci	 * other hand if the frame completed just after then we don't need
111362306a36Sopenharmony_ci	 * to wait long at all. Either way we are guaranteed to return to the
111462306a36Sopenharmony_ci	 * user immediately after a frame completion which is all that is
111562306a36Sopenharmony_ci	 * required.
111662306a36Sopenharmony_ci	 */
111762306a36Sopenharmony_ci	par->vsync_flag = 0;
111862306a36Sopenharmony_ci	ret = wait_event_interruptible_timeout(par->vsync_wait,
111962306a36Sopenharmony_ci					       par->vsync_flag != 0,
112062306a36Sopenharmony_ci					       par->vsync_timeout);
112162306a36Sopenharmony_ci	if (ret < 0)
112262306a36Sopenharmony_ci		return ret;
112362306a36Sopenharmony_ci	if (ret == 0)
112462306a36Sopenharmony_ci		return -ETIMEDOUT;
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_ci	return 0;
112762306a36Sopenharmony_ci}
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_cistatic int fb_ioctl(struct fb_info *info, unsigned int cmd,
113062306a36Sopenharmony_ci			  unsigned long arg)
113162306a36Sopenharmony_ci{
113262306a36Sopenharmony_ci	struct lcd_sync_arg sync_arg;
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci	switch (cmd) {
113562306a36Sopenharmony_ci	case FBIOGET_CONTRAST:
113662306a36Sopenharmony_ci	case FBIOPUT_CONTRAST:
113762306a36Sopenharmony_ci	case FBIGET_BRIGHTNESS:
113862306a36Sopenharmony_ci	case FBIPUT_BRIGHTNESS:
113962306a36Sopenharmony_ci	case FBIGET_COLOR:
114062306a36Sopenharmony_ci	case FBIPUT_COLOR:
114162306a36Sopenharmony_ci		return -ENOTTY;
114262306a36Sopenharmony_ci	case FBIPUT_HSYNC:
114362306a36Sopenharmony_ci		if (copy_from_user(&sync_arg, (char *)arg,
114462306a36Sopenharmony_ci				sizeof(struct lcd_sync_arg)))
114562306a36Sopenharmony_ci			return -EFAULT;
114662306a36Sopenharmony_ci		lcd_cfg_horizontal_sync(sync_arg.back_porch,
114762306a36Sopenharmony_ci					sync_arg.pulse_width,
114862306a36Sopenharmony_ci					sync_arg.front_porch);
114962306a36Sopenharmony_ci		break;
115062306a36Sopenharmony_ci	case FBIPUT_VSYNC:
115162306a36Sopenharmony_ci		if (copy_from_user(&sync_arg, (char *)arg,
115262306a36Sopenharmony_ci				sizeof(struct lcd_sync_arg)))
115362306a36Sopenharmony_ci			return -EFAULT;
115462306a36Sopenharmony_ci		lcd_cfg_vertical_sync(sync_arg.back_porch,
115562306a36Sopenharmony_ci					sync_arg.pulse_width,
115662306a36Sopenharmony_ci					sync_arg.front_porch);
115762306a36Sopenharmony_ci		break;
115862306a36Sopenharmony_ci	case FBIO_WAITFORVSYNC:
115962306a36Sopenharmony_ci		return fb_wait_for_vsync(info);
116062306a36Sopenharmony_ci	default:
116162306a36Sopenharmony_ci		return -EINVAL;
116262306a36Sopenharmony_ci	}
116362306a36Sopenharmony_ci	return 0;
116462306a36Sopenharmony_ci}
116562306a36Sopenharmony_ci
116662306a36Sopenharmony_cistatic int cfb_blank(int blank, struct fb_info *info)
116762306a36Sopenharmony_ci{
116862306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
116962306a36Sopenharmony_ci	int ret = 0;
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_ci	if (par->blank == blank)
117262306a36Sopenharmony_ci		return 0;
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci	par->blank = blank;
117562306a36Sopenharmony_ci	switch (blank) {
117662306a36Sopenharmony_ci	case FB_BLANK_UNBLANK:
117762306a36Sopenharmony_ci		lcd_enable_raster();
117862306a36Sopenharmony_ci
117962306a36Sopenharmony_ci		if (par->lcd_supply) {
118062306a36Sopenharmony_ci			ret = regulator_enable(par->lcd_supply);
118162306a36Sopenharmony_ci			if (ret)
118262306a36Sopenharmony_ci				return ret;
118362306a36Sopenharmony_ci		}
118462306a36Sopenharmony_ci		break;
118562306a36Sopenharmony_ci	case FB_BLANK_NORMAL:
118662306a36Sopenharmony_ci	case FB_BLANK_VSYNC_SUSPEND:
118762306a36Sopenharmony_ci	case FB_BLANK_HSYNC_SUSPEND:
118862306a36Sopenharmony_ci	case FB_BLANK_POWERDOWN:
118962306a36Sopenharmony_ci		if (par->lcd_supply) {
119062306a36Sopenharmony_ci			ret = regulator_disable(par->lcd_supply);
119162306a36Sopenharmony_ci			if (ret)
119262306a36Sopenharmony_ci				return ret;
119362306a36Sopenharmony_ci		}
119462306a36Sopenharmony_ci
119562306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_WAIT);
119662306a36Sopenharmony_ci		break;
119762306a36Sopenharmony_ci	default:
119862306a36Sopenharmony_ci		ret = -EINVAL;
119962306a36Sopenharmony_ci	}
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_ci	return ret;
120262306a36Sopenharmony_ci}
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_ci/*
120562306a36Sopenharmony_ci * Set new x,y offsets in the virtual display for the visible area and switch
120662306a36Sopenharmony_ci * to the new mode.
120762306a36Sopenharmony_ci */
120862306a36Sopenharmony_cistatic int da8xx_pan_display(struct fb_var_screeninfo *var,
120962306a36Sopenharmony_ci			     struct fb_info *fbi)
121062306a36Sopenharmony_ci{
121162306a36Sopenharmony_ci	int ret = 0;
121262306a36Sopenharmony_ci	struct fb_var_screeninfo new_var;
121362306a36Sopenharmony_ci	struct da8xx_fb_par         *par = fbi->par;
121462306a36Sopenharmony_ci	struct fb_fix_screeninfo    *fix = &fbi->fix;
121562306a36Sopenharmony_ci	unsigned int end;
121662306a36Sopenharmony_ci	unsigned int start;
121762306a36Sopenharmony_ci	unsigned long irq_flags;
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_ci	if (var->xoffset != fbi->var.xoffset ||
122062306a36Sopenharmony_ci			var->yoffset != fbi->var.yoffset) {
122162306a36Sopenharmony_ci		memcpy(&new_var, &fbi->var, sizeof(new_var));
122262306a36Sopenharmony_ci		new_var.xoffset = var->xoffset;
122362306a36Sopenharmony_ci		new_var.yoffset = var->yoffset;
122462306a36Sopenharmony_ci		if (fb_check_var(&new_var, fbi))
122562306a36Sopenharmony_ci			ret = -EINVAL;
122662306a36Sopenharmony_ci		else {
122762306a36Sopenharmony_ci			memcpy(&fbi->var, &new_var, sizeof(new_var));
122862306a36Sopenharmony_ci
122962306a36Sopenharmony_ci			start	= fix->smem_start +
123062306a36Sopenharmony_ci				new_var.yoffset * fix->line_length +
123162306a36Sopenharmony_ci				new_var.xoffset * fbi->var.bits_per_pixel / 8;
123262306a36Sopenharmony_ci			end	= start + fbi->var.yres * fix->line_length - 1;
123362306a36Sopenharmony_ci			par->dma_start	= start;
123462306a36Sopenharmony_ci			par->dma_end	= end;
123562306a36Sopenharmony_ci			spin_lock_irqsave(&par->lock_for_chan_update,
123662306a36Sopenharmony_ci					irq_flags);
123762306a36Sopenharmony_ci			if (par->which_dma_channel_done == 0) {
123862306a36Sopenharmony_ci				lcdc_write(par->dma_start,
123962306a36Sopenharmony_ci					   LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
124062306a36Sopenharmony_ci				lcdc_write(par->dma_end,
124162306a36Sopenharmony_ci					   LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
124262306a36Sopenharmony_ci			} else if (par->which_dma_channel_done == 1) {
124362306a36Sopenharmony_ci				lcdc_write(par->dma_start,
124462306a36Sopenharmony_ci					   LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
124562306a36Sopenharmony_ci				lcdc_write(par->dma_end,
124662306a36Sopenharmony_ci					   LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
124762306a36Sopenharmony_ci			}
124862306a36Sopenharmony_ci			spin_unlock_irqrestore(&par->lock_for_chan_update,
124962306a36Sopenharmony_ci					irq_flags);
125062306a36Sopenharmony_ci		}
125162306a36Sopenharmony_ci	}
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci	return ret;
125462306a36Sopenharmony_ci}
125562306a36Sopenharmony_ci
125662306a36Sopenharmony_cistatic int da8xxfb_set_par(struct fb_info *info)
125762306a36Sopenharmony_ci{
125862306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
125962306a36Sopenharmony_ci	int ret;
126062306a36Sopenharmony_ci	bool raster = da8xx_fb_is_raster_enabled();
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_ci	if (raster)
126362306a36Sopenharmony_ci		lcd_disable_raster(DA8XX_FRAME_WAIT);
126462306a36Sopenharmony_ci
126562306a36Sopenharmony_ci	fb_var_to_videomode(&par->mode, &info->var);
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci	par->cfg.bpp = info->var.bits_per_pixel;
126862306a36Sopenharmony_ci
126962306a36Sopenharmony_ci	info->fix.visual = (par->cfg.bpp <= 8) ?
127062306a36Sopenharmony_ci				FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
127162306a36Sopenharmony_ci	info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
127262306a36Sopenharmony_ci
127362306a36Sopenharmony_ci	ret = lcd_init(par, &par->cfg, &par->mode);
127462306a36Sopenharmony_ci	if (ret < 0) {
127562306a36Sopenharmony_ci		dev_err(par->dev, "lcd init failed\n");
127662306a36Sopenharmony_ci		return ret;
127762306a36Sopenharmony_ci	}
127862306a36Sopenharmony_ci
127962306a36Sopenharmony_ci	par->dma_start = info->fix.smem_start +
128062306a36Sopenharmony_ci			 info->var.yoffset * info->fix.line_length +
128162306a36Sopenharmony_ci			 info->var.xoffset * info->var.bits_per_pixel / 8;
128262306a36Sopenharmony_ci	par->dma_end   = par->dma_start +
128362306a36Sopenharmony_ci			 info->var.yres * info->fix.line_length - 1;
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_ci	lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
128662306a36Sopenharmony_ci	lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
128762306a36Sopenharmony_ci	lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
128862306a36Sopenharmony_ci	lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	if (raster)
129162306a36Sopenharmony_ci		lcd_enable_raster();
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_ci	return 0;
129462306a36Sopenharmony_ci}
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_cistatic const struct fb_ops da8xx_fb_ops = {
129762306a36Sopenharmony_ci	.owner = THIS_MODULE,
129862306a36Sopenharmony_ci	FB_DEFAULT_IOMEM_OPS,
129962306a36Sopenharmony_ci	.fb_check_var = fb_check_var,
130062306a36Sopenharmony_ci	.fb_set_par = da8xxfb_set_par,
130162306a36Sopenharmony_ci	.fb_setcolreg = fb_setcolreg,
130262306a36Sopenharmony_ci	.fb_pan_display = da8xx_pan_display,
130362306a36Sopenharmony_ci	.fb_ioctl = fb_ioctl,
130462306a36Sopenharmony_ci	.fb_blank = cfb_blank,
130562306a36Sopenharmony_ci};
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_cistatic struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
130862306a36Sopenharmony_ci{
130962306a36Sopenharmony_ci	struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev);
131062306a36Sopenharmony_ci	struct fb_videomode *lcdc_info;
131162306a36Sopenharmony_ci	int i;
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_ci	for (i = 0, lcdc_info = known_lcd_panels;
131462306a36Sopenharmony_ci		i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
131562306a36Sopenharmony_ci		if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
131662306a36Sopenharmony_ci			break;
131762306a36Sopenharmony_ci	}
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_ci	if (i == ARRAY_SIZE(known_lcd_panels)) {
132062306a36Sopenharmony_ci		dev_err(&dev->dev, "no panel found\n");
132162306a36Sopenharmony_ci		return NULL;
132262306a36Sopenharmony_ci	}
132362306a36Sopenharmony_ci	dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci	return lcdc_info;
132662306a36Sopenharmony_ci}
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_cistatic int fb_probe(struct platform_device *device)
132962306a36Sopenharmony_ci{
133062306a36Sopenharmony_ci	struct da8xx_lcdc_platform_data *fb_pdata =
133162306a36Sopenharmony_ci						dev_get_platdata(&device->dev);
133262306a36Sopenharmony_ci	struct lcd_ctrl_config *lcd_cfg;
133362306a36Sopenharmony_ci	struct fb_videomode *lcdc_info;
133462306a36Sopenharmony_ci	struct fb_info *da8xx_fb_info;
133562306a36Sopenharmony_ci	struct da8xx_fb_par *par;
133662306a36Sopenharmony_ci	struct clk *tmp_lcdc_clk;
133762306a36Sopenharmony_ci	int ret;
133862306a36Sopenharmony_ci	unsigned long ulcm;
133962306a36Sopenharmony_ci
134062306a36Sopenharmony_ci	if (fb_pdata == NULL) {
134162306a36Sopenharmony_ci		dev_err(&device->dev, "Can not get platform data\n");
134262306a36Sopenharmony_ci		return -ENOENT;
134362306a36Sopenharmony_ci	}
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_ci	lcdc_info = da8xx_fb_get_videomode(device);
134662306a36Sopenharmony_ci	if (lcdc_info == NULL)
134762306a36Sopenharmony_ci		return -ENODEV;
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_ci	da8xx_fb_reg_base = devm_platform_ioremap_resource(device, 0);
135062306a36Sopenharmony_ci	if (IS_ERR(da8xx_fb_reg_base))
135162306a36Sopenharmony_ci		return PTR_ERR(da8xx_fb_reg_base);
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_ci	tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
135462306a36Sopenharmony_ci	if (IS_ERR(tmp_lcdc_clk))
135562306a36Sopenharmony_ci		return dev_err_probe(&device->dev, PTR_ERR(tmp_lcdc_clk),
135662306a36Sopenharmony_ci				     "Can not get device clock\n");
135762306a36Sopenharmony_ci
135862306a36Sopenharmony_ci	pm_runtime_enable(&device->dev);
135962306a36Sopenharmony_ci	pm_runtime_get_sync(&device->dev);
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_ci	/* Determine LCD IP Version */
136262306a36Sopenharmony_ci	switch (lcdc_read(LCD_PID_REG)) {
136362306a36Sopenharmony_ci	case 0x4C100102:
136462306a36Sopenharmony_ci		lcd_revision = LCD_VERSION_1;
136562306a36Sopenharmony_ci		break;
136662306a36Sopenharmony_ci	case 0x4F200800:
136762306a36Sopenharmony_ci	case 0x4F201000:
136862306a36Sopenharmony_ci		lcd_revision = LCD_VERSION_2;
136962306a36Sopenharmony_ci		break;
137062306a36Sopenharmony_ci	default:
137162306a36Sopenharmony_ci		dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
137262306a36Sopenharmony_ci				"defaulting to LCD revision 1\n",
137362306a36Sopenharmony_ci				lcdc_read(LCD_PID_REG));
137462306a36Sopenharmony_ci		lcd_revision = LCD_VERSION_1;
137562306a36Sopenharmony_ci		break;
137662306a36Sopenharmony_ci	}
137762306a36Sopenharmony_ci
137862306a36Sopenharmony_ci	lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_ci	if (!lcd_cfg) {
138162306a36Sopenharmony_ci		ret = -EINVAL;
138262306a36Sopenharmony_ci		goto err_pm_runtime_disable;
138362306a36Sopenharmony_ci	}
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_ci	da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
138662306a36Sopenharmony_ci					&device->dev);
138762306a36Sopenharmony_ci	if (!da8xx_fb_info) {
138862306a36Sopenharmony_ci		ret = -ENOMEM;
138962306a36Sopenharmony_ci		goto err_pm_runtime_disable;
139062306a36Sopenharmony_ci	}
139162306a36Sopenharmony_ci
139262306a36Sopenharmony_ci	par = da8xx_fb_info->par;
139362306a36Sopenharmony_ci	par->dev = &device->dev;
139462306a36Sopenharmony_ci	par->lcdc_clk = tmp_lcdc_clk;
139562306a36Sopenharmony_ci	par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_ci	par->lcd_supply = devm_regulator_get_optional(&device->dev, "lcd");
139862306a36Sopenharmony_ci	if (IS_ERR(par->lcd_supply)) {
139962306a36Sopenharmony_ci		if (PTR_ERR(par->lcd_supply) == -EPROBE_DEFER) {
140062306a36Sopenharmony_ci			ret = -EPROBE_DEFER;
140162306a36Sopenharmony_ci			goto err_release_fb;
140262306a36Sopenharmony_ci		}
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_ci		par->lcd_supply = NULL;
140562306a36Sopenharmony_ci	} else {
140662306a36Sopenharmony_ci		ret = regulator_enable(par->lcd_supply);
140762306a36Sopenharmony_ci		if (ret)
140862306a36Sopenharmony_ci			goto err_release_fb;
140962306a36Sopenharmony_ci	}
141062306a36Sopenharmony_ci
141162306a36Sopenharmony_ci	fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
141262306a36Sopenharmony_ci	par->cfg = *lcd_cfg;
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_ci	da8xx_fb_lcd_reset();
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci	/* allocate frame buffer */
141762306a36Sopenharmony_ci	par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
141862306a36Sopenharmony_ci	ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
141962306a36Sopenharmony_ci	par->vram_size = roundup(par->vram_size/8, ulcm);
142062306a36Sopenharmony_ci	par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
142162306a36Sopenharmony_ci
142262306a36Sopenharmony_ci	par->vram_virt = dmam_alloc_coherent(par->dev,
142362306a36Sopenharmony_ci					     par->vram_size,
142462306a36Sopenharmony_ci					     &par->vram_phys,
142562306a36Sopenharmony_ci					     GFP_KERNEL | GFP_DMA);
142662306a36Sopenharmony_ci	if (!par->vram_virt) {
142762306a36Sopenharmony_ci		dev_err(&device->dev,
142862306a36Sopenharmony_ci			"GLCD: kmalloc for frame buffer failed\n");
142962306a36Sopenharmony_ci		ret = -EINVAL;
143062306a36Sopenharmony_ci		goto err_disable_reg;
143162306a36Sopenharmony_ci	}
143262306a36Sopenharmony_ci
143362306a36Sopenharmony_ci	da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
143462306a36Sopenharmony_ci	da8xx_fb_fix.smem_start    = par->vram_phys;
143562306a36Sopenharmony_ci	da8xx_fb_fix.smem_len      = par->vram_size;
143662306a36Sopenharmony_ci	da8xx_fb_fix.line_length   = (lcdc_info->xres * lcd_cfg->bpp) / 8;
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_ci	par->dma_start = par->vram_phys;
143962306a36Sopenharmony_ci	par->dma_end   = par->dma_start + lcdc_info->yres *
144062306a36Sopenharmony_ci		da8xx_fb_fix.line_length - 1;
144162306a36Sopenharmony_ci
144262306a36Sopenharmony_ci	/* allocate palette buffer */
144362306a36Sopenharmony_ci	par->v_palette_base = dmam_alloc_coherent(par->dev, PALETTE_SIZE,
144462306a36Sopenharmony_ci						  &par->p_palette_base,
144562306a36Sopenharmony_ci						  GFP_KERNEL | GFP_DMA);
144662306a36Sopenharmony_ci	if (!par->v_palette_base) {
144762306a36Sopenharmony_ci		dev_err(&device->dev,
144862306a36Sopenharmony_ci			"GLCD: kmalloc for palette buffer failed\n");
144962306a36Sopenharmony_ci		ret = -EINVAL;
145062306a36Sopenharmony_ci		goto err_release_fb;
145162306a36Sopenharmony_ci	}
145262306a36Sopenharmony_ci
145362306a36Sopenharmony_ci	par->irq = platform_get_irq(device, 0);
145462306a36Sopenharmony_ci	if (par->irq < 0) {
145562306a36Sopenharmony_ci		ret = -ENOENT;
145662306a36Sopenharmony_ci		goto err_release_fb;
145762306a36Sopenharmony_ci	}
145862306a36Sopenharmony_ci
145962306a36Sopenharmony_ci	da8xx_fb_var.grayscale =
146062306a36Sopenharmony_ci	    lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
146162306a36Sopenharmony_ci	da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
146262306a36Sopenharmony_ci
146362306a36Sopenharmony_ci	/* Initialize fbinfo */
146462306a36Sopenharmony_ci	da8xx_fb_info->fix = da8xx_fb_fix;
146562306a36Sopenharmony_ci	da8xx_fb_info->var = da8xx_fb_var;
146662306a36Sopenharmony_ci	da8xx_fb_info->fbops = &da8xx_fb_ops;
146762306a36Sopenharmony_ci	da8xx_fb_info->pseudo_palette = par->pseudo_palette;
146862306a36Sopenharmony_ci	da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
146962306a36Sopenharmony_ci				FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
147062306a36Sopenharmony_ci
147162306a36Sopenharmony_ci	ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
147262306a36Sopenharmony_ci	if (ret)
147362306a36Sopenharmony_ci		goto err_disable_reg;
147462306a36Sopenharmony_ci	da8xx_fb_info->cmap.len = par->palette_sz;
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_ci	/* initialize var_screeninfo */
147762306a36Sopenharmony_ci	da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
147862306a36Sopenharmony_ci	fb_set_var(da8xx_fb_info, &da8xx_fb_var);
147962306a36Sopenharmony_ci
148062306a36Sopenharmony_ci	platform_set_drvdata(device, da8xx_fb_info);
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_ci	/* initialize the vsync wait queue */
148362306a36Sopenharmony_ci	init_waitqueue_head(&par->vsync_wait);
148462306a36Sopenharmony_ci	par->vsync_timeout = HZ / 5;
148562306a36Sopenharmony_ci	par->which_dma_channel_done = -1;
148662306a36Sopenharmony_ci	spin_lock_init(&par->lock_for_chan_update);
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_ci	/* Register the Frame Buffer  */
148962306a36Sopenharmony_ci	if (register_framebuffer(da8xx_fb_info) < 0) {
149062306a36Sopenharmony_ci		dev_err(&device->dev,
149162306a36Sopenharmony_ci			"GLCD: Frame Buffer Registration Failed!\n");
149262306a36Sopenharmony_ci		ret = -EINVAL;
149362306a36Sopenharmony_ci		goto err_dealloc_cmap;
149462306a36Sopenharmony_ci	}
149562306a36Sopenharmony_ci
149662306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ
149762306a36Sopenharmony_ci	ret = lcd_da8xx_cpufreq_register(par);
149862306a36Sopenharmony_ci	if (ret) {
149962306a36Sopenharmony_ci		dev_err(&device->dev, "failed to register cpufreq\n");
150062306a36Sopenharmony_ci		goto err_cpu_freq;
150162306a36Sopenharmony_ci	}
150262306a36Sopenharmony_ci#endif
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_1)
150562306a36Sopenharmony_ci		lcdc_irq_handler = lcdc_irq_handler_rev01;
150662306a36Sopenharmony_ci	else {
150762306a36Sopenharmony_ci		init_waitqueue_head(&frame_done_wq);
150862306a36Sopenharmony_ci		lcdc_irq_handler = lcdc_irq_handler_rev02;
150962306a36Sopenharmony_ci	}
151062306a36Sopenharmony_ci
151162306a36Sopenharmony_ci	ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
151262306a36Sopenharmony_ci			       DRIVER_NAME, par);
151362306a36Sopenharmony_ci	if (ret)
151462306a36Sopenharmony_ci		goto irq_freq;
151562306a36Sopenharmony_ci	return 0;
151662306a36Sopenharmony_ci
151762306a36Sopenharmony_ciirq_freq:
151862306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ
151962306a36Sopenharmony_ci	lcd_da8xx_cpufreq_deregister(par);
152062306a36Sopenharmony_cierr_cpu_freq:
152162306a36Sopenharmony_ci#endif
152262306a36Sopenharmony_ci	unregister_framebuffer(da8xx_fb_info);
152362306a36Sopenharmony_ci
152462306a36Sopenharmony_cierr_dealloc_cmap:
152562306a36Sopenharmony_ci	fb_dealloc_cmap(&da8xx_fb_info->cmap);
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_cierr_disable_reg:
152862306a36Sopenharmony_ci	if (par->lcd_supply)
152962306a36Sopenharmony_ci		regulator_disable(par->lcd_supply);
153062306a36Sopenharmony_cierr_release_fb:
153162306a36Sopenharmony_ci	framebuffer_release(da8xx_fb_info);
153262306a36Sopenharmony_ci
153362306a36Sopenharmony_cierr_pm_runtime_disable:
153462306a36Sopenharmony_ci	pm_runtime_put_sync(&device->dev);
153562306a36Sopenharmony_ci	pm_runtime_disable(&device->dev);
153662306a36Sopenharmony_ci
153762306a36Sopenharmony_ci	return ret;
153862306a36Sopenharmony_ci}
153962306a36Sopenharmony_ci
154062306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
154162306a36Sopenharmony_cistatic struct lcdc_context {
154262306a36Sopenharmony_ci	u32 clk_enable;
154362306a36Sopenharmony_ci	u32 ctrl;
154462306a36Sopenharmony_ci	u32 dma_ctrl;
154562306a36Sopenharmony_ci	u32 raster_timing_0;
154662306a36Sopenharmony_ci	u32 raster_timing_1;
154762306a36Sopenharmony_ci	u32 raster_timing_2;
154862306a36Sopenharmony_ci	u32 int_enable_set;
154962306a36Sopenharmony_ci	u32 dma_frm_buf_base_addr_0;
155062306a36Sopenharmony_ci	u32 dma_frm_buf_ceiling_addr_0;
155162306a36Sopenharmony_ci	u32 dma_frm_buf_base_addr_1;
155262306a36Sopenharmony_ci	u32 dma_frm_buf_ceiling_addr_1;
155362306a36Sopenharmony_ci	u32 raster_ctrl;
155462306a36Sopenharmony_ci} reg_context;
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_cistatic void lcd_context_save(void)
155762306a36Sopenharmony_ci{
155862306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2) {
155962306a36Sopenharmony_ci		reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
156062306a36Sopenharmony_ci		reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
156162306a36Sopenharmony_ci	}
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
156462306a36Sopenharmony_ci	reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
156562306a36Sopenharmony_ci	reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
156662306a36Sopenharmony_ci	reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
156762306a36Sopenharmony_ci	reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
156862306a36Sopenharmony_ci	reg_context.dma_frm_buf_base_addr_0 =
156962306a36Sopenharmony_ci		lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
157062306a36Sopenharmony_ci	reg_context.dma_frm_buf_ceiling_addr_0 =
157162306a36Sopenharmony_ci		lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
157262306a36Sopenharmony_ci	reg_context.dma_frm_buf_base_addr_1 =
157362306a36Sopenharmony_ci		lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
157462306a36Sopenharmony_ci	reg_context.dma_frm_buf_ceiling_addr_1 =
157562306a36Sopenharmony_ci		lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
157662306a36Sopenharmony_ci	reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
157762306a36Sopenharmony_ci	return;
157862306a36Sopenharmony_ci}
157962306a36Sopenharmony_ci
158062306a36Sopenharmony_cistatic void lcd_context_restore(void)
158162306a36Sopenharmony_ci{
158262306a36Sopenharmony_ci	if (lcd_revision == LCD_VERSION_2) {
158362306a36Sopenharmony_ci		lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
158462306a36Sopenharmony_ci		lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
158562306a36Sopenharmony_ci	}
158662306a36Sopenharmony_ci
158762306a36Sopenharmony_ci	lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
158862306a36Sopenharmony_ci	lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
158962306a36Sopenharmony_ci	lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
159062306a36Sopenharmony_ci	lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
159162306a36Sopenharmony_ci	lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
159262306a36Sopenharmony_ci	lcdc_write(reg_context.dma_frm_buf_base_addr_0,
159362306a36Sopenharmony_ci			LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
159462306a36Sopenharmony_ci	lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
159562306a36Sopenharmony_ci			LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
159662306a36Sopenharmony_ci	lcdc_write(reg_context.dma_frm_buf_base_addr_1,
159762306a36Sopenharmony_ci			LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
159862306a36Sopenharmony_ci	lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
159962306a36Sopenharmony_ci			LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
160062306a36Sopenharmony_ci	lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
160162306a36Sopenharmony_ci	return;
160262306a36Sopenharmony_ci}
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_cistatic int fb_suspend(struct device *dev)
160562306a36Sopenharmony_ci{
160662306a36Sopenharmony_ci	struct fb_info *info = dev_get_drvdata(dev);
160762306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
160862306a36Sopenharmony_ci	int ret;
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_ci	console_lock();
161162306a36Sopenharmony_ci	if (par->lcd_supply) {
161262306a36Sopenharmony_ci		ret = regulator_disable(par->lcd_supply);
161362306a36Sopenharmony_ci		if (ret)
161462306a36Sopenharmony_ci			return ret;
161562306a36Sopenharmony_ci	}
161662306a36Sopenharmony_ci
161762306a36Sopenharmony_ci	fb_set_suspend(info, 1);
161862306a36Sopenharmony_ci	lcd_disable_raster(DA8XX_FRAME_WAIT);
161962306a36Sopenharmony_ci	lcd_context_save();
162062306a36Sopenharmony_ci	pm_runtime_put_sync(dev);
162162306a36Sopenharmony_ci	console_unlock();
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_ci	return 0;
162462306a36Sopenharmony_ci}
162562306a36Sopenharmony_cistatic int fb_resume(struct device *dev)
162662306a36Sopenharmony_ci{
162762306a36Sopenharmony_ci	struct fb_info *info = dev_get_drvdata(dev);
162862306a36Sopenharmony_ci	struct da8xx_fb_par *par = info->par;
162962306a36Sopenharmony_ci	int ret;
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_ci	console_lock();
163262306a36Sopenharmony_ci	pm_runtime_get_sync(dev);
163362306a36Sopenharmony_ci	lcd_context_restore();
163462306a36Sopenharmony_ci	if (par->blank == FB_BLANK_UNBLANK) {
163562306a36Sopenharmony_ci		lcd_enable_raster();
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_ci		if (par->lcd_supply) {
163862306a36Sopenharmony_ci			ret = regulator_enable(par->lcd_supply);
163962306a36Sopenharmony_ci			if (ret)
164062306a36Sopenharmony_ci				return ret;
164162306a36Sopenharmony_ci		}
164262306a36Sopenharmony_ci	}
164362306a36Sopenharmony_ci
164462306a36Sopenharmony_ci	fb_set_suspend(info, 0);
164562306a36Sopenharmony_ci	console_unlock();
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_ci	return 0;
164862306a36Sopenharmony_ci}
164962306a36Sopenharmony_ci#endif
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(fb_pm_ops, fb_suspend, fb_resume);
165262306a36Sopenharmony_ci
165362306a36Sopenharmony_cistatic struct platform_driver da8xx_fb_driver = {
165462306a36Sopenharmony_ci	.probe = fb_probe,
165562306a36Sopenharmony_ci	.remove_new = fb_remove,
165662306a36Sopenharmony_ci	.driver = {
165762306a36Sopenharmony_ci		   .name = DRIVER_NAME,
165862306a36Sopenharmony_ci		   .pm	= &fb_pm_ops,
165962306a36Sopenharmony_ci		   },
166062306a36Sopenharmony_ci};
166162306a36Sopenharmony_cimodule_platform_driver(da8xx_fb_driver);
166262306a36Sopenharmony_ci
166362306a36Sopenharmony_ciMODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
166462306a36Sopenharmony_ciMODULE_AUTHOR("Texas Instruments");
166562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1666