162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Renesas USB driver R-Car Gen. 3 initialization and power control 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2016-2019 Renesas Electronics Corporation 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include "common.h" 1162306a36Sopenharmony_ci#include "rcar3.h" 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define LPSTS 0x102 1462306a36Sopenharmony_ci#define UGCTRL 0x180 /* 32-bit register */ 1562306a36Sopenharmony_ci#define UGCTRL2 0x184 /* 32-bit register */ 1662306a36Sopenharmony_ci#define UGSTS 0x188 /* 32-bit register */ 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* Low Power Status register (LPSTS) */ 1962306a36Sopenharmony_ci#define LPSTS_SUSPM 0x4000 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* R-Car D3 only: USB General control register (UGCTRL) */ 2262306a36Sopenharmony_ci#define UGCTRL_PLLRESET 0x00000001 2362306a36Sopenharmony_ci#define UGCTRL_CONNECT 0x00000004 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* 2662306a36Sopenharmony_ci * USB General control register 2 (UGCTRL2) 2762306a36Sopenharmony_ci * Remarks: bit[31:11] and bit[9:6] should be 0 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci#define UGCTRL2_RESERVED_3 0x00000001 /* bit[3:0] should be B'0001 */ 3062306a36Sopenharmony_ci#define UGCTRL2_USB0SEL_HSUSB 0x00000020 3162306a36Sopenharmony_ci#define UGCTRL2_USB0SEL_OTG 0x00000030 3262306a36Sopenharmony_ci#define UGCTRL2_VBUSSEL 0x00000400 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci/* R-Car D3 only: USB General status register (UGSTS) */ 3562306a36Sopenharmony_ci#define UGSTS_LOCK 0x00000100 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic void usbhs_write32(struct usbhs_priv *priv, u32 reg, u32 data) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci iowrite32(data, priv->base + reg); 4062306a36Sopenharmony_ci} 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic u32 usbhs_read32(struct usbhs_priv *priv, u32 reg) 4362306a36Sopenharmony_ci{ 4462306a36Sopenharmony_ci return ioread32(priv->base + reg); 4562306a36Sopenharmony_ci} 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistatic void usbhs_rcar3_set_ugctrl2(struct usbhs_priv *priv, u32 val) 4862306a36Sopenharmony_ci{ 4962306a36Sopenharmony_ci usbhs_write32(priv, UGCTRL2, val | UGCTRL2_RESERVED_3); 5062306a36Sopenharmony_ci} 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic int usbhs_rcar3_power_ctrl(struct platform_device *pdev, 5362306a36Sopenharmony_ci void __iomem *base, int enable) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci usbhs_rcar3_set_ugctrl2(priv, UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci if (enable) { 6062306a36Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM); 6162306a36Sopenharmony_ci /* The controller on R-Car Gen3 needs to wait up to 45 usec */ 6262306a36Sopenharmony_ci usleep_range(45, 90); 6362306a36Sopenharmony_ci } else { 6462306a36Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0); 6562306a36Sopenharmony_ci } 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci return 0; 6862306a36Sopenharmony_ci} 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci/* R-Car D3 needs to release UGCTRL.PLLRESET */ 7162306a36Sopenharmony_cistatic int usbhs_rcar3_power_and_pll_ctrl(struct platform_device *pdev, 7262306a36Sopenharmony_ci void __iomem *base, int enable) 7362306a36Sopenharmony_ci{ 7462306a36Sopenharmony_ci struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev); 7562306a36Sopenharmony_ci u32 val; 7662306a36Sopenharmony_ci int timeout = 1000; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci if (enable) { 7962306a36Sopenharmony_ci usbhs_write32(priv, UGCTRL, 0); /* release PLLRESET */ 8062306a36Sopenharmony_ci usbhs_rcar3_set_ugctrl2(priv, 8162306a36Sopenharmony_ci UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL); 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM); 8462306a36Sopenharmony_ci do { 8562306a36Sopenharmony_ci val = usbhs_read32(priv, UGSTS); 8662306a36Sopenharmony_ci udelay(1); 8762306a36Sopenharmony_ci } while (!(val & UGSTS_LOCK) && timeout--); 8862306a36Sopenharmony_ci usbhs_write32(priv, UGCTRL, UGCTRL_CONNECT); 8962306a36Sopenharmony_ci } else { 9062306a36Sopenharmony_ci usbhs_write32(priv, UGCTRL, 0); 9162306a36Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0); 9262306a36Sopenharmony_ci usbhs_write32(priv, UGCTRL, UGCTRL_PLLRESET); 9362306a36Sopenharmony_ci } 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci return 0; 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ciconst struct renesas_usbhs_platform_info usbhs_rcar_gen3_plat_info = { 9962306a36Sopenharmony_ci .platform_callback = { 10062306a36Sopenharmony_ci .power_ctrl = usbhs_rcar3_power_ctrl, 10162306a36Sopenharmony_ci .get_id = usbhs_get_id_as_gadget, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci .driver_param = { 10462306a36Sopenharmony_ci .has_usb_dmac = 1, 10562306a36Sopenharmony_ci .multi_clks = 1, 10662306a36Sopenharmony_ci .has_new_pipe_configs = 1, 10762306a36Sopenharmony_ci }, 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ciconst struct renesas_usbhs_platform_info usbhs_rcar_gen3_with_pll_plat_info = { 11162306a36Sopenharmony_ci .platform_callback = { 11262306a36Sopenharmony_ci .power_ctrl = usbhs_rcar3_power_and_pll_ctrl, 11362306a36Sopenharmony_ci .get_id = usbhs_get_id_as_gadget, 11462306a36Sopenharmony_ci }, 11562306a36Sopenharmony_ci .driver_param = { 11662306a36Sopenharmony_ci .has_usb_dmac = 1, 11762306a36Sopenharmony_ci .multi_clks = 1, 11862306a36Sopenharmony_ci .has_new_pipe_configs = 1, 11962306a36Sopenharmony_ci }, 12062306a36Sopenharmony_ci}; 121