162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-1.0+ */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Renesas USB driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2011 Renesas Solutions Corp.
662306a36Sopenharmony_ci * Copyright (C) 2019 Renesas Electronics Corporation
762306a36Sopenharmony_ci * Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#ifndef RENESAS_USB_DRIVER_H
1062306a36Sopenharmony_ci#define RENESAS_USB_DRIVER_H
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/extcon.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/reset.h>
1662306a36Sopenharmony_ci#include <linux/usb/renesas_usbhs.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistruct usbhs_priv;
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "mod.h"
2162306a36Sopenharmony_ci#include "pipe.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/*
2462306a36Sopenharmony_ci *
2562306a36Sopenharmony_ci *		register define
2662306a36Sopenharmony_ci *
2762306a36Sopenharmony_ci */
2862306a36Sopenharmony_ci#define SYSCFG		0x0000
2962306a36Sopenharmony_ci#define BUSWAIT		0x0002
3062306a36Sopenharmony_ci#define DVSTCTR		0x0008
3162306a36Sopenharmony_ci#define TESTMODE	0x000C
3262306a36Sopenharmony_ci#define CFIFO		0x0014
3362306a36Sopenharmony_ci#define CFIFOSEL	0x0020
3462306a36Sopenharmony_ci#define CFIFOCTR	0x0022
3562306a36Sopenharmony_ci#define D0FIFO		0x0100
3662306a36Sopenharmony_ci#define D0FIFOSEL	0x0028
3762306a36Sopenharmony_ci#define D0FIFOCTR	0x002A
3862306a36Sopenharmony_ci#define D1FIFO		0x0120
3962306a36Sopenharmony_ci#define D1FIFOSEL	0x002C
4062306a36Sopenharmony_ci#define D1FIFOCTR	0x002E
4162306a36Sopenharmony_ci#define INTENB0		0x0030
4262306a36Sopenharmony_ci#define INTENB1		0x0032
4362306a36Sopenharmony_ci#define BRDYENB		0x0036
4462306a36Sopenharmony_ci#define NRDYENB		0x0038
4562306a36Sopenharmony_ci#define BEMPENB		0x003A
4662306a36Sopenharmony_ci#define INTSTS0		0x0040
4762306a36Sopenharmony_ci#define INTSTS1		0x0042
4862306a36Sopenharmony_ci#define BRDYSTS		0x0046
4962306a36Sopenharmony_ci#define NRDYSTS		0x0048
5062306a36Sopenharmony_ci#define BEMPSTS		0x004A
5162306a36Sopenharmony_ci#define FRMNUM		0x004C
5262306a36Sopenharmony_ci#define USBREQ		0x0054	/* USB request type register */
5362306a36Sopenharmony_ci#define USBVAL		0x0056	/* USB request value register */
5462306a36Sopenharmony_ci#define USBINDX		0x0058	/* USB request index register */
5562306a36Sopenharmony_ci#define USBLENG		0x005A	/* USB request length register */
5662306a36Sopenharmony_ci#define DCPCFG		0x005C
5762306a36Sopenharmony_ci#define DCPMAXP		0x005E
5862306a36Sopenharmony_ci#define DCPCTR		0x0060
5962306a36Sopenharmony_ci#define PIPESEL		0x0064
6062306a36Sopenharmony_ci#define PIPECFG		0x0068
6162306a36Sopenharmony_ci#define PIPEBUF		0x006A
6262306a36Sopenharmony_ci#define PIPEMAXP	0x006C
6362306a36Sopenharmony_ci#define PIPEPERI	0x006E
6462306a36Sopenharmony_ci#define PIPEnCTR	0x0070
6562306a36Sopenharmony_ci#define PIPE1TRE	0x0090
6662306a36Sopenharmony_ci#define PIPE1TRN	0x0092
6762306a36Sopenharmony_ci#define PIPE2TRE	0x0094
6862306a36Sopenharmony_ci#define PIPE2TRN	0x0096
6962306a36Sopenharmony_ci#define PIPE3TRE	0x0098
7062306a36Sopenharmony_ci#define PIPE3TRN	0x009A
7162306a36Sopenharmony_ci#define PIPE4TRE	0x009C
7262306a36Sopenharmony_ci#define PIPE4TRN	0x009E
7362306a36Sopenharmony_ci#define PIPE5TRE	0x00A0
7462306a36Sopenharmony_ci#define PIPE5TRN	0x00A2
7562306a36Sopenharmony_ci#define PIPEBTRE	0x00A4
7662306a36Sopenharmony_ci#define PIPEBTRN	0x00A6
7762306a36Sopenharmony_ci#define PIPECTRE	0x00A8
7862306a36Sopenharmony_ci#define PIPECTRN	0x00AA
7962306a36Sopenharmony_ci#define PIPEDTRE	0x00AC
8062306a36Sopenharmony_ci#define PIPEDTRN	0x00AE
8162306a36Sopenharmony_ci#define PIPEETRE	0x00B0
8262306a36Sopenharmony_ci#define PIPEETRN	0x00B2
8362306a36Sopenharmony_ci#define PIPEFTRE	0x00B4
8462306a36Sopenharmony_ci#define PIPEFTRN	0x00B6
8562306a36Sopenharmony_ci#define PIPE9TRE	0x00B8
8662306a36Sopenharmony_ci#define PIPE9TRN	0x00BA
8762306a36Sopenharmony_ci#define PIPEATRE	0x00BC
8862306a36Sopenharmony_ci#define PIPEATRN	0x00BE
8962306a36Sopenharmony_ci#define DEVADD0		0x00D0 /* Device address n configuration */
9062306a36Sopenharmony_ci#define DEVADD1		0x00D2
9162306a36Sopenharmony_ci#define DEVADD2		0x00D4
9262306a36Sopenharmony_ci#define DEVADD3		0x00D6
9362306a36Sopenharmony_ci#define DEVADD4		0x00D8
9462306a36Sopenharmony_ci#define DEVADD5		0x00DA
9562306a36Sopenharmony_ci#define DEVADD6		0x00DC
9662306a36Sopenharmony_ci#define DEVADD7		0x00DE
9762306a36Sopenharmony_ci#define DEVADD8		0x00E0
9862306a36Sopenharmony_ci#define DEVADD9		0x00E2
9962306a36Sopenharmony_ci#define DEVADDA		0x00E4
10062306a36Sopenharmony_ci#define D2FIFOSEL	0x00F0	/* for R-Car Gen2 */
10162306a36Sopenharmony_ci#define D2FIFOCTR	0x00F2	/* for R-Car Gen2 */
10262306a36Sopenharmony_ci#define D3FIFOSEL	0x00F4	/* for R-Car Gen2 */
10362306a36Sopenharmony_ci#define D3FIFOCTR	0x00F6	/* for R-Car Gen2 */
10462306a36Sopenharmony_ci#define SUSPMODE	0x0102	/* for RZ/A */
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci/* SYSCFG */
10762306a36Sopenharmony_ci#define SCKE	(1 << 10)	/* USB Module Clock Enable */
10862306a36Sopenharmony_ci#define CNEN	(1 << 8)	/* Single-ended receiver operation Enable */
10962306a36Sopenharmony_ci#define HSE	(1 << 7)	/* High-Speed Operation Enable */
11062306a36Sopenharmony_ci#define DCFM	(1 << 6)	/* Controller Function Select */
11162306a36Sopenharmony_ci#define DRPD	(1 << 5)	/* D+ Line/D- Line Resistance Control */
11262306a36Sopenharmony_ci#define DPRPU	(1 << 4)	/* D+ Line Resistance Control */
11362306a36Sopenharmony_ci#define USBE	(1 << 0)	/* USB Module Operation Enable */
11462306a36Sopenharmony_ci#define UCKSEL	(1 << 2)	/* Clock Select for RZ/A1 */
11562306a36Sopenharmony_ci#define UPLLE	(1 << 1)	/* USB PLL Enable for RZ/A1 */
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/* DVSTCTR */
11862306a36Sopenharmony_ci#define EXTLP	(1 << 10)	/* Controls the EXTLP pin output state */
11962306a36Sopenharmony_ci#define PWEN	(1 << 9)	/* Controls the PWEN pin output state */
12062306a36Sopenharmony_ci#define USBRST	(1 << 6)	/* Bus Reset Output */
12162306a36Sopenharmony_ci#define UACT	(1 << 4)	/* USB Bus Enable */
12262306a36Sopenharmony_ci#define RHST	(0x7)		/* Reset Handshake */
12362306a36Sopenharmony_ci#define  RHST_LOW_SPEED  1	/* Low-speed connection */
12462306a36Sopenharmony_ci#define  RHST_FULL_SPEED 2	/* Full-speed connection */
12562306a36Sopenharmony_ci#define  RHST_HIGH_SPEED 3	/* High-speed connection */
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* CFIFOSEL */
12862306a36Sopenharmony_ci#define DREQE	(1 << 12)	/* DMA Transfer Request Enable */
12962306a36Sopenharmony_ci#define MBW_32	(0x2 << 10)	/* CFIFO Port Access Bit Width */
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/* CFIFOCTR */
13262306a36Sopenharmony_ci#define BVAL	(1 << 15)	/* Buffer Memory Enable Flag */
13362306a36Sopenharmony_ci#define BCLR	(1 << 14)	/* CPU buffer clear */
13462306a36Sopenharmony_ci#define FRDY	(1 << 13)	/* FIFO Port Ready */
13562306a36Sopenharmony_ci#define DTLN_MASK (0x0FFF)	/* Receive Data Length */
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci/* INTENB0 */
13862306a36Sopenharmony_ci#define VBSE	(1 << 15)	/* Enable IRQ VBUS_0 and VBUSIN_0 */
13962306a36Sopenharmony_ci#define RSME	(1 << 14)	/* Enable IRQ Resume */
14062306a36Sopenharmony_ci#define SOFE	(1 << 13)	/* Enable IRQ Frame Number Update */
14162306a36Sopenharmony_ci#define DVSE	(1 << 12)	/* Enable IRQ Device State Transition */
14262306a36Sopenharmony_ci#define CTRE	(1 << 11)	/* Enable IRQ Control Stage Transition */
14362306a36Sopenharmony_ci#define BEMPE	(1 << 10)	/* Enable IRQ Buffer Empty */
14462306a36Sopenharmony_ci#define NRDYE	(1 << 9)	/* Enable IRQ Buffer Not Ready Response */
14562306a36Sopenharmony_ci#define BRDYE	(1 << 8)	/* Enable IRQ Buffer Ready */
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci/* INTENB1 */
14862306a36Sopenharmony_ci#define BCHGE	(1 << 14)	/* USB Bus Change Interrupt Enable */
14962306a36Sopenharmony_ci#define DTCHE	(1 << 12)	/* Disconnection Detect Interrupt Enable */
15062306a36Sopenharmony_ci#define ATTCHE	(1 << 11)	/* Connection Detect Interrupt Enable */
15162306a36Sopenharmony_ci#define EOFERRE	(1 << 6)	/* EOF Error Detect Interrupt Enable */
15262306a36Sopenharmony_ci#define SIGNE	(1 << 5)	/* Setup Transaction Error Interrupt Enable */
15362306a36Sopenharmony_ci#define SACKE	(1 << 4)	/* Setup Transaction ACK Interrupt Enable */
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci/* INTSTS0 */
15662306a36Sopenharmony_ci#define VBINT	(1 << 15)	/* VBUS0_0 and VBUS1_0 Interrupt Status */
15762306a36Sopenharmony_ci#define DVST	(1 << 12)	/* Device State Transition Interrupt Status */
15862306a36Sopenharmony_ci#define CTRT	(1 << 11)	/* Control Stage Interrupt Status */
15962306a36Sopenharmony_ci#define BEMP	(1 << 10)	/* Buffer Empty Interrupt Status */
16062306a36Sopenharmony_ci#define BRDY	(1 << 8)	/* Buffer Ready Interrupt Status */
16162306a36Sopenharmony_ci#define VBSTS	(1 << 7)	/* VBUS_0 and VBUSIN_0 Input Status */
16262306a36Sopenharmony_ci#define VALID	(1 << 3)	/* USB Request Receive */
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci#define DVSQ_MASK		(0x7 << 4)	/* Device State */
16562306a36Sopenharmony_ci#define  POWER_STATE		(0 << 4)
16662306a36Sopenharmony_ci#define  DEFAULT_STATE		(1 << 4)
16762306a36Sopenharmony_ci#define  ADDRESS_STATE		(2 << 4)
16862306a36Sopenharmony_ci#define  CONFIGURATION_STATE	(3 << 4)
16962306a36Sopenharmony_ci#define  SUSPENDED_STATE	(4 << 4)
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci#define CTSQ_MASK		(0x7)	/* Control Transfer Stage */
17262306a36Sopenharmony_ci#define  IDLE_SETUP_STAGE	0	/* Idle stage or setup stage */
17362306a36Sopenharmony_ci#define  READ_DATA_STAGE	1	/* Control read data stage */
17462306a36Sopenharmony_ci#define  READ_STATUS_STAGE	2	/* Control read status stage */
17562306a36Sopenharmony_ci#define  WRITE_DATA_STAGE	3	/* Control write data stage */
17662306a36Sopenharmony_ci#define  WRITE_STATUS_STAGE	4	/* Control write status stage */
17762306a36Sopenharmony_ci#define  NODATA_STATUS_STAGE	5	/* Control write NoData status stage */
17862306a36Sopenharmony_ci#define  SEQUENCE_ERROR		6	/* Control transfer sequence error */
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci/* INTSTS1 */
18162306a36Sopenharmony_ci#define OVRCR	(1 << 15) /* OVRCR Interrupt Status */
18262306a36Sopenharmony_ci#define BCHG	(1 << 14) /* USB Bus Change Interrupt Status */
18362306a36Sopenharmony_ci#define DTCH	(1 << 12) /* USB Disconnection Detect Interrupt Status */
18462306a36Sopenharmony_ci#define ATTCH	(1 << 11) /* ATTCH Interrupt Status */
18562306a36Sopenharmony_ci#define EOFERR	(1 << 6)  /* EOF Error Detect Interrupt Status */
18662306a36Sopenharmony_ci#define SIGN	(1 << 5)  /* Setup Transaction Error Interrupt Status */
18762306a36Sopenharmony_ci#define SACK	(1 << 4)  /* Setup Transaction ACK Response Interrupt Status */
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci/* PIPECFG */
19062306a36Sopenharmony_ci/* DCPCFG */
19162306a36Sopenharmony_ci#define TYPE_NONE	(0 << 14)	/* Transfer Type */
19262306a36Sopenharmony_ci#define TYPE_BULK	(1 << 14)
19362306a36Sopenharmony_ci#define TYPE_INT	(2 << 14)
19462306a36Sopenharmony_ci#define TYPE_ISO	(3 << 14)
19562306a36Sopenharmony_ci#define BFRE		(1 << 10)	/* BRDY Interrupt Operation Spec. */
19662306a36Sopenharmony_ci#define DBLB		(1 << 9)	/* Double Buffer Mode */
19762306a36Sopenharmony_ci#define SHTNAK		(1 << 7)	/* Pipe Disable in Transfer End */
19862306a36Sopenharmony_ci#define DIR_OUT		(1 << 4)	/* Transfer Direction */
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci/* PIPEMAXP */
20162306a36Sopenharmony_ci/* DCPMAXP */
20262306a36Sopenharmony_ci#define DEVSEL_MASK	(0xF << 12)	/* Device Select */
20362306a36Sopenharmony_ci#define DCP_MAXP_MASK	(0x7F)
20462306a36Sopenharmony_ci#define PIPE_MAXP_MASK	(0x7FF)
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci/* PIPEBUF */
20762306a36Sopenharmony_ci#define BUFSIZE_SHIFT	10
20862306a36Sopenharmony_ci#define BUFSIZE_MASK	(0x1F << BUFSIZE_SHIFT)
20962306a36Sopenharmony_ci#define BUFNMB_MASK	(0xFF)
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci/* PIPEnCTR */
21262306a36Sopenharmony_ci/* DCPCTR */
21362306a36Sopenharmony_ci#define BSTS		(1 << 15)	/* Buffer Status */
21462306a36Sopenharmony_ci#define SUREQ		(1 << 14)	/* Sending SETUP Token */
21562306a36Sopenharmony_ci#define INBUFM		(1 << 14)	/* (PIPEnCTR) Transfer Buffer Monitor */
21662306a36Sopenharmony_ci#define CSSTS		(1 << 12)	/* CSSTS Status */
21762306a36Sopenharmony_ci#define	ACLRM		(1 << 9)	/* Buffer Auto-Clear Mode */
21862306a36Sopenharmony_ci#define SQCLR		(1 << 8)	/* Toggle Bit Clear */
21962306a36Sopenharmony_ci#define SQSET		(1 << 7)	/* Toggle Bit Set */
22062306a36Sopenharmony_ci#define SQMON		(1 << 6)	/* Toggle Bit Check */
22162306a36Sopenharmony_ci#define PBUSY		(1 << 5)	/* Pipe Busy */
22262306a36Sopenharmony_ci#define PID_MASK	(0x3)		/* Response PID */
22362306a36Sopenharmony_ci#define  PID_NAK	0
22462306a36Sopenharmony_ci#define  PID_BUF	1
22562306a36Sopenharmony_ci#define  PID_STALL10	2
22662306a36Sopenharmony_ci#define  PID_STALL11	3
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci#define CCPL		(1 << 2)	/* Control Transfer End Enable */
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci/* PIPEnTRE */
23162306a36Sopenharmony_ci#define TRENB		(1 << 9)	/* Transaction Counter Enable */
23262306a36Sopenharmony_ci#define TRCLR		(1 << 8)	/* Transaction Counter Clear */
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci/* FRMNUM */
23562306a36Sopenharmony_ci#define FRNM_MASK	(0x7FF)
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci/* DEVADDn */
23862306a36Sopenharmony_ci#define UPPHUB(x)	(((x) & 0xF) << 11)	/* HUB Register */
23962306a36Sopenharmony_ci#define HUBPORT(x)	(((x) & 0x7) << 8)	/* HUB Port for Target Device */
24062306a36Sopenharmony_ci#define USBSPD(x)	(((x) & 0x3) << 6)	/* Device Transfer Rate */
24162306a36Sopenharmony_ci#define USBSPD_SPEED_LOW	0x1
24262306a36Sopenharmony_ci#define USBSPD_SPEED_FULL	0x2
24362306a36Sopenharmony_ci#define USBSPD_SPEED_HIGH	0x3
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci/* SUSPMODE */
24662306a36Sopenharmony_ci#define SUSPM		(1 << 14)	/* SuspendM Control */
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci/*
24962306a36Sopenharmony_ci *		struct
25062306a36Sopenharmony_ci */
25162306a36Sopenharmony_cistruct usbhs_priv {
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	void __iomem *base;
25462306a36Sopenharmony_ci	unsigned int irq;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	const struct renesas_usbhs_platform_callback *pfunc;
25762306a36Sopenharmony_ci	struct renesas_usbhs_driver_param	dparam;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	struct delayed_work notify_hotplug_work;
26062306a36Sopenharmony_ci	struct platform_device *pdev;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	struct extcon_dev *edev;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	spinlock_t		lock;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	/*
26762306a36Sopenharmony_ci	 * module control
26862306a36Sopenharmony_ci	 */
26962306a36Sopenharmony_ci	struct usbhs_mod_info mod_info;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	/*
27262306a36Sopenharmony_ci	 * pipe control
27362306a36Sopenharmony_ci	 */
27462306a36Sopenharmony_ci	struct usbhs_pipe_info pipe_info;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	/*
27762306a36Sopenharmony_ci	 * fifo control
27862306a36Sopenharmony_ci	 */
27962306a36Sopenharmony_ci	struct usbhs_fifo_info fifo_info;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	struct phy *phy;
28262306a36Sopenharmony_ci	struct reset_control *rsts;
28362306a36Sopenharmony_ci	struct clk *clks[2];
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci/*
28762306a36Sopenharmony_ci * common
28862306a36Sopenharmony_ci */
28962306a36Sopenharmony_ciu16 usbhs_read(struct usbhs_priv *priv, u32 reg);
29062306a36Sopenharmony_civoid usbhs_write(struct usbhs_priv *priv, u32 reg, u16 data);
29162306a36Sopenharmony_civoid usbhs_bset(struct usbhs_priv *priv, u32 reg, u16 mask, u16 data);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci#define usbhs_lock(p, f) spin_lock_irqsave(usbhs_priv_to_lock(p), f)
29462306a36Sopenharmony_ci#define usbhs_unlock(p, f) spin_unlock_irqrestore(usbhs_priv_to_lock(p), f)
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ciint usbhs_get_id_as_gadget(struct platform_device *pdev);
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci/*
29962306a36Sopenharmony_ci * sysconfig
30062306a36Sopenharmony_ci */
30162306a36Sopenharmony_civoid usbhs_sys_host_ctrl(struct usbhs_priv *priv, int enable);
30262306a36Sopenharmony_civoid usbhs_sys_function_ctrl(struct usbhs_priv *priv, int enable);
30362306a36Sopenharmony_civoid usbhs_sys_function_pullup(struct usbhs_priv *priv, int enable);
30462306a36Sopenharmony_civoid usbhs_sys_set_test_mode(struct usbhs_priv *priv, u16 mode);
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci/*
30762306a36Sopenharmony_ci * usb request
30862306a36Sopenharmony_ci */
30962306a36Sopenharmony_civoid usbhs_usbreq_get_val(struct usbhs_priv *priv, struct usb_ctrlrequest *req);
31062306a36Sopenharmony_civoid usbhs_usbreq_set_val(struct usbhs_priv *priv, struct usb_ctrlrequest *req);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci/*
31362306a36Sopenharmony_ci * bus
31462306a36Sopenharmony_ci */
31562306a36Sopenharmony_civoid usbhs_bus_send_sof_enable(struct usbhs_priv *priv);
31662306a36Sopenharmony_civoid usbhs_bus_send_reset(struct usbhs_priv *priv);
31762306a36Sopenharmony_ciint usbhs_bus_get_speed(struct usbhs_priv *priv);
31862306a36Sopenharmony_ciint usbhs_vbus_ctrl(struct usbhs_priv *priv, int enable);
31962306a36Sopenharmony_ciint usbhsc_schedule_notify_hotplug(struct platform_device *pdev);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci/*
32262306a36Sopenharmony_ci * frame
32362306a36Sopenharmony_ci */
32462306a36Sopenharmony_ciint usbhs_frame_get_num(struct usbhs_priv *priv);
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci/*
32762306a36Sopenharmony_ci * device config
32862306a36Sopenharmony_ci */
32962306a36Sopenharmony_ciint usbhs_set_device_config(struct usbhs_priv *priv, int devnum, u16 upphub,
33062306a36Sopenharmony_ci			   u16 hubport, u16 speed);
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci/*
33362306a36Sopenharmony_ci * interrupt functions
33462306a36Sopenharmony_ci */
33562306a36Sopenharmony_civoid usbhs_xxxsts_clear(struct usbhs_priv *priv, u16 sts_reg, u16 bit);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci/*
33862306a36Sopenharmony_ci * data
33962306a36Sopenharmony_ci */
34062306a36Sopenharmony_cistruct usbhs_priv *usbhs_pdev_to_priv(struct platform_device *pdev);
34162306a36Sopenharmony_ci#define usbhs_get_dparam(priv, param)	(priv->dparam.param)
34262306a36Sopenharmony_ci#define usbhs_priv_to_pdev(priv)	(priv->pdev)
34362306a36Sopenharmony_ci#define usbhs_priv_to_dev(priv)		(&priv->pdev->dev)
34462306a36Sopenharmony_ci#define usbhs_priv_to_lock(priv)	(&priv->lock)
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci#endif /* RENESAS_USB_DRIVER_H */
347