162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Allwinner sun4i MUSB Glue Layer
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2015 Hans de Goede <hdegoede@redhat.com>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Based on code from
862306a36Sopenharmony_ci * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/err.h>
1362306a36Sopenharmony_ci#include <linux/extcon.h>
1462306a36Sopenharmony_ci#include <linux/io.h>
1562306a36Sopenharmony_ci#include <linux/kernel.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/of.h>
1862306a36Sopenharmony_ci#include <linux/phy/phy-sun4i-usb.h>
1962306a36Sopenharmony_ci#include <linux/platform_device.h>
2062306a36Sopenharmony_ci#include <linux/reset.h>
2162306a36Sopenharmony_ci#include <linux/soc/sunxi/sunxi_sram.h>
2262306a36Sopenharmony_ci#include <linux/usb/musb.h>
2362306a36Sopenharmony_ci#include <linux/usb/of.h>
2462306a36Sopenharmony_ci#include <linux/usb/usb_phy_generic.h>
2562306a36Sopenharmony_ci#include <linux/workqueue.h>
2662306a36Sopenharmony_ci#include "musb_core.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci * Register offsets, note sunxi musb has a different layout then most
3062306a36Sopenharmony_ci * musb implementations, we translate the layout in musb_readb & friends.
3162306a36Sopenharmony_ci */
3262306a36Sopenharmony_ci#define SUNXI_MUSB_POWER			0x0040
3362306a36Sopenharmony_ci#define SUNXI_MUSB_DEVCTL			0x0041
3462306a36Sopenharmony_ci#define SUNXI_MUSB_INDEX			0x0042
3562306a36Sopenharmony_ci#define SUNXI_MUSB_VEND0			0x0043
3662306a36Sopenharmony_ci#define SUNXI_MUSB_INTRTX			0x0044
3762306a36Sopenharmony_ci#define SUNXI_MUSB_INTRRX			0x0046
3862306a36Sopenharmony_ci#define SUNXI_MUSB_INTRTXE			0x0048
3962306a36Sopenharmony_ci#define SUNXI_MUSB_INTRRXE			0x004a
4062306a36Sopenharmony_ci#define SUNXI_MUSB_INTRUSB			0x004c
4162306a36Sopenharmony_ci#define SUNXI_MUSB_INTRUSBE			0x0050
4262306a36Sopenharmony_ci#define SUNXI_MUSB_FRAME			0x0054
4362306a36Sopenharmony_ci#define SUNXI_MUSB_TXFIFOSZ			0x0090
4462306a36Sopenharmony_ci#define SUNXI_MUSB_TXFIFOADD			0x0092
4562306a36Sopenharmony_ci#define SUNXI_MUSB_RXFIFOSZ			0x0094
4662306a36Sopenharmony_ci#define SUNXI_MUSB_RXFIFOADD			0x0096
4762306a36Sopenharmony_ci#define SUNXI_MUSB_FADDR			0x0098
4862306a36Sopenharmony_ci#define SUNXI_MUSB_TXFUNCADDR			0x0098
4962306a36Sopenharmony_ci#define SUNXI_MUSB_TXHUBADDR			0x009a
5062306a36Sopenharmony_ci#define SUNXI_MUSB_TXHUBPORT			0x009b
5162306a36Sopenharmony_ci#define SUNXI_MUSB_RXFUNCADDR			0x009c
5262306a36Sopenharmony_ci#define SUNXI_MUSB_RXHUBADDR			0x009e
5362306a36Sopenharmony_ci#define SUNXI_MUSB_RXHUBPORT			0x009f
5462306a36Sopenharmony_ci#define SUNXI_MUSB_CONFIGDATA			0x00c0
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/* VEND0 bits */
5762306a36Sopenharmony_ci#define SUNXI_MUSB_VEND0_PIO_MODE		0
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci/* flags */
6062306a36Sopenharmony_ci#define SUNXI_MUSB_FL_ENABLED			0
6162306a36Sopenharmony_ci#define SUNXI_MUSB_FL_HOSTMODE			1
6262306a36Sopenharmony_ci#define SUNXI_MUSB_FL_HOSTMODE_PEND		2
6362306a36Sopenharmony_ci#define SUNXI_MUSB_FL_VBUS_ON			3
6462306a36Sopenharmony_ci#define SUNXI_MUSB_FL_PHY_ON			4
6562306a36Sopenharmony_ci#define SUNXI_MUSB_FL_HAS_SRAM			5
6662306a36Sopenharmony_ci#define SUNXI_MUSB_FL_HAS_RESET			6
6762306a36Sopenharmony_ci#define SUNXI_MUSB_FL_NO_CONFIGDATA		7
6862306a36Sopenharmony_ci#define SUNXI_MUSB_FL_PHY_MODE_PEND		8
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistruct sunxi_musb_cfg {
7162306a36Sopenharmony_ci	const struct musb_hdrc_config *hdrc_config;
7262306a36Sopenharmony_ci	bool has_sram;
7362306a36Sopenharmony_ci	bool has_reset;
7462306a36Sopenharmony_ci	bool no_configdata;
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* Our read/write methods need access and do not get passed in a musb ref :| */
7862306a36Sopenharmony_cistatic struct musb *sunxi_musb;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistruct sunxi_glue {
8162306a36Sopenharmony_ci	struct device		*dev;
8262306a36Sopenharmony_ci	struct musb		*musb;
8362306a36Sopenharmony_ci	struct platform_device	*musb_pdev;
8462306a36Sopenharmony_ci	struct clk		*clk;
8562306a36Sopenharmony_ci	struct reset_control	*rst;
8662306a36Sopenharmony_ci	struct phy		*phy;
8762306a36Sopenharmony_ci	struct platform_device	*usb_phy;
8862306a36Sopenharmony_ci	struct usb_phy		*xceiv;
8962306a36Sopenharmony_ci	enum phy_mode		phy_mode;
9062306a36Sopenharmony_ci	unsigned long		flags;
9162306a36Sopenharmony_ci	struct work_struct	work;
9262306a36Sopenharmony_ci	struct extcon_dev	*extcon;
9362306a36Sopenharmony_ci	struct notifier_block	host_nb;
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* phy_power_on / off may sleep, so we use a workqueue  */
9762306a36Sopenharmony_cistatic void sunxi_musb_work(struct work_struct *work)
9862306a36Sopenharmony_ci{
9962306a36Sopenharmony_ci	struct sunxi_glue *glue = container_of(work, struct sunxi_glue, work);
10062306a36Sopenharmony_ci	bool vbus_on, phy_on;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	if (!test_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
10362306a36Sopenharmony_ci		return;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	if (test_and_clear_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags)) {
10662306a36Sopenharmony_ci		struct musb *musb = glue->musb;
10762306a36Sopenharmony_ci		unsigned long flags;
10862306a36Sopenharmony_ci		u8 devctl;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci		spin_lock_irqsave(&musb->lock, flags);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci		devctl = readb(musb->mregs + SUNXI_MUSB_DEVCTL);
11362306a36Sopenharmony_ci		if (test_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags)) {
11462306a36Sopenharmony_ci			set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
11562306a36Sopenharmony_ci			musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
11662306a36Sopenharmony_ci			MUSB_HST_MODE(musb);
11762306a36Sopenharmony_ci			devctl |= MUSB_DEVCTL_SESSION;
11862306a36Sopenharmony_ci		} else {
11962306a36Sopenharmony_ci			clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
12062306a36Sopenharmony_ci			musb->xceiv->otg->state = OTG_STATE_B_IDLE;
12162306a36Sopenharmony_ci			MUSB_DEV_MODE(musb);
12262306a36Sopenharmony_ci			devctl &= ~MUSB_DEVCTL_SESSION;
12362306a36Sopenharmony_ci		}
12462306a36Sopenharmony_ci		writeb(devctl, musb->mregs + SUNXI_MUSB_DEVCTL);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci		spin_unlock_irqrestore(&musb->lock, flags);
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	vbus_on = test_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
13062306a36Sopenharmony_ci	phy_on = test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (phy_on != vbus_on) {
13362306a36Sopenharmony_ci		if (vbus_on) {
13462306a36Sopenharmony_ci			phy_power_on(glue->phy);
13562306a36Sopenharmony_ci			set_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
13662306a36Sopenharmony_ci		} else {
13762306a36Sopenharmony_ci			phy_power_off(glue->phy);
13862306a36Sopenharmony_ci			clear_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
13962306a36Sopenharmony_ci		}
14062306a36Sopenharmony_ci	}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	if (test_and_clear_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags))
14362306a36Sopenharmony_ci		phy_set_mode(glue->phy, glue->phy_mode);
14462306a36Sopenharmony_ci}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic void sunxi_musb_set_vbus(struct musb *musb, int is_on)
14762306a36Sopenharmony_ci{
14862306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	if (is_on) {
15162306a36Sopenharmony_ci		set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
15262306a36Sopenharmony_ci		musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
15362306a36Sopenharmony_ci	} else {
15462306a36Sopenharmony_ci		clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
15562306a36Sopenharmony_ci	}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	schedule_work(&glue->work);
15862306a36Sopenharmony_ci}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic void sunxi_musb_pre_root_reset_end(struct musb *musb)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	sun4i_usb_phy_set_squelch_detect(glue->phy, false);
16562306a36Sopenharmony_ci}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic void sunxi_musb_post_root_reset_end(struct musb *musb)
16862306a36Sopenharmony_ci{
16962306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	sun4i_usb_phy_set_squelch_detect(glue->phy, true);
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	struct musb *musb = __hci;
17762306a36Sopenharmony_ci	unsigned long flags;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	spin_lock_irqsave(&musb->lock, flags);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	musb->int_usb = readb(musb->mregs + SUNXI_MUSB_INTRUSB);
18262306a36Sopenharmony_ci	if (musb->int_usb)
18362306a36Sopenharmony_ci		writeb(musb->int_usb, musb->mregs + SUNXI_MUSB_INTRUSB);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	if ((musb->int_usb & MUSB_INTR_RESET) && !is_host_active(musb)) {
18662306a36Sopenharmony_ci		/* ep0 FADDR must be 0 when (re)entering peripheral mode */
18762306a36Sopenharmony_ci		musb_ep_select(musb->mregs, 0);
18862306a36Sopenharmony_ci		musb_writeb(musb->mregs, MUSB_FADDR, 0);
18962306a36Sopenharmony_ci	}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	musb->int_tx = readw(musb->mregs + SUNXI_MUSB_INTRTX);
19262306a36Sopenharmony_ci	if (musb->int_tx)
19362306a36Sopenharmony_ci		writew(musb->int_tx, musb->mregs + SUNXI_MUSB_INTRTX);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	musb->int_rx = readw(musb->mregs + SUNXI_MUSB_INTRRX);
19662306a36Sopenharmony_ci	if (musb->int_rx)
19762306a36Sopenharmony_ci		writew(musb->int_rx, musb->mregs + SUNXI_MUSB_INTRRX);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	musb_interrupt(musb);
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	spin_unlock_irqrestore(&musb->lock, flags);
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	return IRQ_HANDLED;
20462306a36Sopenharmony_ci}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic int sunxi_musb_host_notifier(struct notifier_block *nb,
20762306a36Sopenharmony_ci				    unsigned long event, void *ptr)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	struct sunxi_glue *glue = container_of(nb, struct sunxi_glue, host_nb);
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	if (event)
21262306a36Sopenharmony_ci		set_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
21362306a36Sopenharmony_ci	else
21462306a36Sopenharmony_ci		clear_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	set_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags);
21762306a36Sopenharmony_ci	schedule_work(&glue->work);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	return NOTIFY_DONE;
22062306a36Sopenharmony_ci}
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic int sunxi_musb_init(struct musb *musb)
22362306a36Sopenharmony_ci{
22462306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
22562306a36Sopenharmony_ci	int ret;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	sunxi_musb = musb;
22862306a36Sopenharmony_ci	musb->phy = glue->phy;
22962306a36Sopenharmony_ci	musb->xceiv = glue->xceiv;
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags)) {
23262306a36Sopenharmony_ci		ret = sunxi_sram_claim(musb->controller->parent);
23362306a36Sopenharmony_ci		if (ret)
23462306a36Sopenharmony_ci			return ret;
23562306a36Sopenharmony_ci	}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	ret = clk_prepare_enable(glue->clk);
23862306a36Sopenharmony_ci	if (ret)
23962306a36Sopenharmony_ci		goto error_sram_release;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
24262306a36Sopenharmony_ci		ret = reset_control_deassert(glue->rst);
24362306a36Sopenharmony_ci		if (ret)
24462306a36Sopenharmony_ci			goto error_clk_disable;
24562306a36Sopenharmony_ci	}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	writeb(SUNXI_MUSB_VEND0_PIO_MODE, musb->mregs + SUNXI_MUSB_VEND0);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	/* Register notifier before calling phy_init() */
25062306a36Sopenharmony_ci	ret = devm_extcon_register_notifier(glue->dev, glue->extcon,
25162306a36Sopenharmony_ci					EXTCON_USB_HOST, &glue->host_nb);
25262306a36Sopenharmony_ci	if (ret)
25362306a36Sopenharmony_ci		goto error_reset_assert;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	ret = phy_init(glue->phy);
25662306a36Sopenharmony_ci	if (ret)
25762306a36Sopenharmony_ci		goto error_reset_assert;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	musb->isr = sunxi_musb_interrupt;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	/* Stop the musb-core from doing runtime pm (not supported on sunxi) */
26262306a36Sopenharmony_ci	pm_runtime_get(musb->controller);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	return 0;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cierror_reset_assert:
26762306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
26862306a36Sopenharmony_ci		reset_control_assert(glue->rst);
26962306a36Sopenharmony_cierror_clk_disable:
27062306a36Sopenharmony_ci	clk_disable_unprepare(glue->clk);
27162306a36Sopenharmony_cierror_sram_release:
27262306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
27362306a36Sopenharmony_ci		sunxi_sram_release(musb->controller->parent);
27462306a36Sopenharmony_ci	return ret;
27562306a36Sopenharmony_ci}
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic int sunxi_musb_exit(struct musb *musb)
27862306a36Sopenharmony_ci{
27962306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	pm_runtime_put(musb->controller);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	cancel_work_sync(&glue->work);
28462306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags))
28562306a36Sopenharmony_ci		phy_power_off(glue->phy);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	phy_exit(glue->phy);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
29062306a36Sopenharmony_ci		reset_control_assert(glue->rst);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	clk_disable_unprepare(glue->clk);
29362306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
29462306a36Sopenharmony_ci		sunxi_sram_release(musb->controller->parent);
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	devm_usb_put_phy(glue->dev, glue->xceiv);
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	return 0;
29962306a36Sopenharmony_ci}
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic void sunxi_musb_enable(struct musb *musb)
30262306a36Sopenharmony_ci{
30362306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	glue->musb = musb;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	/* musb_core does not call us in a balanced manner */
30862306a36Sopenharmony_ci	if (test_and_set_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
30962306a36Sopenharmony_ci		return;
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	schedule_work(&glue->work);
31262306a36Sopenharmony_ci}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic void sunxi_musb_disable(struct musb *musb)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	clear_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags);
31962306a36Sopenharmony_ci}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic struct dma_controller *
32262306a36Sopenharmony_cisunxi_musb_dma_controller_create(struct musb *musb, void __iomem *base)
32362306a36Sopenharmony_ci{
32462306a36Sopenharmony_ci	return NULL;
32562306a36Sopenharmony_ci}
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic void sunxi_musb_dma_controller_destroy(struct dma_controller *c)
32862306a36Sopenharmony_ci{
32962306a36Sopenharmony_ci}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic int sunxi_musb_set_mode(struct musb *musb, u8 mode)
33262306a36Sopenharmony_ci{
33362306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
33462306a36Sopenharmony_ci	enum phy_mode new_mode;
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	switch (mode) {
33762306a36Sopenharmony_ci	case MUSB_HOST:
33862306a36Sopenharmony_ci		new_mode = PHY_MODE_USB_HOST;
33962306a36Sopenharmony_ci		break;
34062306a36Sopenharmony_ci	case MUSB_PERIPHERAL:
34162306a36Sopenharmony_ci		new_mode = PHY_MODE_USB_DEVICE;
34262306a36Sopenharmony_ci		break;
34362306a36Sopenharmony_ci	case MUSB_OTG:
34462306a36Sopenharmony_ci		new_mode = PHY_MODE_USB_OTG;
34562306a36Sopenharmony_ci		break;
34662306a36Sopenharmony_ci	default:
34762306a36Sopenharmony_ci		dev_err(musb->controller->parent,
34862306a36Sopenharmony_ci			"Error requested mode not supported by this kernel\n");
34962306a36Sopenharmony_ci		return -EINVAL;
35062306a36Sopenharmony_ci	}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	if (glue->phy_mode == new_mode)
35362306a36Sopenharmony_ci		return 0;
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	if (musb->port_mode != MUSB_OTG) {
35662306a36Sopenharmony_ci		dev_err(musb->controller->parent,
35762306a36Sopenharmony_ci			"Error changing modes is only supported in dual role mode\n");
35862306a36Sopenharmony_ci		return -EINVAL;
35962306a36Sopenharmony_ci	}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	if (musb->port1_status & USB_PORT_STAT_ENABLE)
36262306a36Sopenharmony_ci		musb_root_disconnect(musb);
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	/*
36562306a36Sopenharmony_ci	 * phy_set_mode may sleep, and we're called with a spinlock held,
36662306a36Sopenharmony_ci	 * so let sunxi_musb_work deal with it.
36762306a36Sopenharmony_ci	 */
36862306a36Sopenharmony_ci	glue->phy_mode = new_mode;
36962306a36Sopenharmony_ci	set_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags);
37062306a36Sopenharmony_ci	schedule_work(&glue->work);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	return 0;
37362306a36Sopenharmony_ci}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_cistatic int sunxi_musb_recover(struct musb *musb)
37662306a36Sopenharmony_ci{
37762306a36Sopenharmony_ci	struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	/*
38062306a36Sopenharmony_ci	 * Schedule a phy_set_mode with the current glue->phy_mode value,
38162306a36Sopenharmony_ci	 * this will force end the current session.
38262306a36Sopenharmony_ci	 */
38362306a36Sopenharmony_ci	set_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags);
38462306a36Sopenharmony_ci	schedule_work(&glue->work);
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return 0;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci/*
39062306a36Sopenharmony_ci * sunxi musb register layout
39162306a36Sopenharmony_ci * 0x00 - 0x17	fifo regs, 1 long per fifo
39262306a36Sopenharmony_ci * 0x40 - 0x57	generic control regs (power - frame)
39362306a36Sopenharmony_ci * 0x80 - 0x8f	ep control regs (addressed through hw_ep->regs, indexed)
39462306a36Sopenharmony_ci * 0x90 - 0x97	fifo control regs (indexed)
39562306a36Sopenharmony_ci * 0x98 - 0x9f	multipoint / busctl regs (indexed)
39662306a36Sopenharmony_ci * 0xc0		configdata reg
39762306a36Sopenharmony_ci */
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic u32 sunxi_musb_fifo_offset(u8 epnum)
40062306a36Sopenharmony_ci{
40162306a36Sopenharmony_ci	return (epnum * 4);
40262306a36Sopenharmony_ci}
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic u32 sunxi_musb_ep_offset(u8 epnum, u16 offset)
40562306a36Sopenharmony_ci{
40662306a36Sopenharmony_ci	WARN_ONCE(offset != 0,
40762306a36Sopenharmony_ci		  "sunxi_musb_ep_offset called with non 0 offset\n");
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	return 0x80; /* indexed, so ignore epnum */
41062306a36Sopenharmony_ci}
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic u32 sunxi_musb_busctl_offset(u8 epnum, u16 offset)
41362306a36Sopenharmony_ci{
41462306a36Sopenharmony_ci	return SUNXI_MUSB_TXFUNCADDR + offset;
41562306a36Sopenharmony_ci}
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_cistatic u8 sunxi_musb_readb(void __iomem *addr, u32 offset)
41862306a36Sopenharmony_ci{
41962306a36Sopenharmony_ci	struct sunxi_glue *glue;
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	if (addr == sunxi_musb->mregs) {
42262306a36Sopenharmony_ci		/* generic control or fifo control reg access */
42362306a36Sopenharmony_ci		switch (offset) {
42462306a36Sopenharmony_ci		case MUSB_FADDR:
42562306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_FADDR);
42662306a36Sopenharmony_ci		case MUSB_POWER:
42762306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_POWER);
42862306a36Sopenharmony_ci		case MUSB_INTRUSB:
42962306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_INTRUSB);
43062306a36Sopenharmony_ci		case MUSB_INTRUSBE:
43162306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_INTRUSBE);
43262306a36Sopenharmony_ci		case MUSB_INDEX:
43362306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_INDEX);
43462306a36Sopenharmony_ci		case MUSB_TESTMODE:
43562306a36Sopenharmony_ci			return 0; /* No testmode on sunxi */
43662306a36Sopenharmony_ci		case MUSB_DEVCTL:
43762306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_DEVCTL);
43862306a36Sopenharmony_ci		case MUSB_TXFIFOSZ:
43962306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_TXFIFOSZ);
44062306a36Sopenharmony_ci		case MUSB_RXFIFOSZ:
44162306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_RXFIFOSZ);
44262306a36Sopenharmony_ci		case MUSB_CONFIGDATA + 0x10: /* See musb_read_configdata() */
44362306a36Sopenharmony_ci			glue = dev_get_drvdata(sunxi_musb->controller->parent);
44462306a36Sopenharmony_ci			/* A33 saves a reg, and we get to hardcode this */
44562306a36Sopenharmony_ci			if (test_bit(SUNXI_MUSB_FL_NO_CONFIGDATA,
44662306a36Sopenharmony_ci				     &glue->flags))
44762306a36Sopenharmony_ci				return 0xde;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci			return readb(addr + SUNXI_MUSB_CONFIGDATA);
45062306a36Sopenharmony_ci		case MUSB_ULPI_BUSCONTROL:
45162306a36Sopenharmony_ci			dev_warn(sunxi_musb->controller->parent,
45262306a36Sopenharmony_ci				"sunxi-musb does not have ULPI bus control register\n");
45362306a36Sopenharmony_ci			return 0;
45462306a36Sopenharmony_ci		/* Offset for these is fixed by sunxi_musb_busctl_offset() */
45562306a36Sopenharmony_ci		case SUNXI_MUSB_TXFUNCADDR:
45662306a36Sopenharmony_ci		case SUNXI_MUSB_TXHUBADDR:
45762306a36Sopenharmony_ci		case SUNXI_MUSB_TXHUBPORT:
45862306a36Sopenharmony_ci		case SUNXI_MUSB_RXFUNCADDR:
45962306a36Sopenharmony_ci		case SUNXI_MUSB_RXHUBADDR:
46062306a36Sopenharmony_ci		case SUNXI_MUSB_RXHUBPORT:
46162306a36Sopenharmony_ci			/* multipoint / busctl reg access */
46262306a36Sopenharmony_ci			return readb(addr + offset);
46362306a36Sopenharmony_ci		default:
46462306a36Sopenharmony_ci			dev_err(sunxi_musb->controller->parent,
46562306a36Sopenharmony_ci				"Error unknown readb offset %u\n", offset);
46662306a36Sopenharmony_ci			return 0;
46762306a36Sopenharmony_ci		}
46862306a36Sopenharmony_ci	} else if (addr == (sunxi_musb->mregs + 0x80)) {
46962306a36Sopenharmony_ci		/* ep control reg access */
47062306a36Sopenharmony_ci		/* sunxi has a 2 byte hole before the txtype register */
47162306a36Sopenharmony_ci		if (offset >= MUSB_TXTYPE)
47262306a36Sopenharmony_ci			offset += 2;
47362306a36Sopenharmony_ci		return readb(addr + offset);
47462306a36Sopenharmony_ci	}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	dev_err(sunxi_musb->controller->parent,
47762306a36Sopenharmony_ci		"Error unknown readb at 0x%x bytes offset\n",
47862306a36Sopenharmony_ci		(int)(addr - sunxi_musb->mregs));
47962306a36Sopenharmony_ci	return 0;
48062306a36Sopenharmony_ci}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_cistatic void sunxi_musb_writeb(void __iomem *addr, unsigned offset, u8 data)
48362306a36Sopenharmony_ci{
48462306a36Sopenharmony_ci	if (addr == sunxi_musb->mregs) {
48562306a36Sopenharmony_ci		/* generic control or fifo control reg access */
48662306a36Sopenharmony_ci		switch (offset) {
48762306a36Sopenharmony_ci		case MUSB_FADDR:
48862306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_FADDR);
48962306a36Sopenharmony_ci		case MUSB_POWER:
49062306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_POWER);
49162306a36Sopenharmony_ci		case MUSB_INTRUSB:
49262306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_INTRUSB);
49362306a36Sopenharmony_ci		case MUSB_INTRUSBE:
49462306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_INTRUSBE);
49562306a36Sopenharmony_ci		case MUSB_INDEX:
49662306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_INDEX);
49762306a36Sopenharmony_ci		case MUSB_TESTMODE:
49862306a36Sopenharmony_ci			if (data)
49962306a36Sopenharmony_ci				dev_warn(sunxi_musb->controller->parent,
50062306a36Sopenharmony_ci					"sunxi-musb does not have testmode\n");
50162306a36Sopenharmony_ci			return;
50262306a36Sopenharmony_ci		case MUSB_DEVCTL:
50362306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_DEVCTL);
50462306a36Sopenharmony_ci		case MUSB_TXFIFOSZ:
50562306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_TXFIFOSZ);
50662306a36Sopenharmony_ci		case MUSB_RXFIFOSZ:
50762306a36Sopenharmony_ci			return writeb(data, addr + SUNXI_MUSB_RXFIFOSZ);
50862306a36Sopenharmony_ci		case MUSB_ULPI_BUSCONTROL:
50962306a36Sopenharmony_ci			dev_warn(sunxi_musb->controller->parent,
51062306a36Sopenharmony_ci				"sunxi-musb does not have ULPI bus control register\n");
51162306a36Sopenharmony_ci			return;
51262306a36Sopenharmony_ci		/* Offset for these is fixed by sunxi_musb_busctl_offset() */
51362306a36Sopenharmony_ci		case SUNXI_MUSB_TXFUNCADDR:
51462306a36Sopenharmony_ci		case SUNXI_MUSB_TXHUBADDR:
51562306a36Sopenharmony_ci		case SUNXI_MUSB_TXHUBPORT:
51662306a36Sopenharmony_ci		case SUNXI_MUSB_RXFUNCADDR:
51762306a36Sopenharmony_ci		case SUNXI_MUSB_RXHUBADDR:
51862306a36Sopenharmony_ci		case SUNXI_MUSB_RXHUBPORT:
51962306a36Sopenharmony_ci			/* multipoint / busctl reg access */
52062306a36Sopenharmony_ci			return writeb(data, addr + offset);
52162306a36Sopenharmony_ci		default:
52262306a36Sopenharmony_ci			dev_err(sunxi_musb->controller->parent,
52362306a36Sopenharmony_ci				"Error unknown writeb offset %u\n", offset);
52462306a36Sopenharmony_ci			return;
52562306a36Sopenharmony_ci		}
52662306a36Sopenharmony_ci	} else if (addr == (sunxi_musb->mregs + 0x80)) {
52762306a36Sopenharmony_ci		/* ep control reg access */
52862306a36Sopenharmony_ci		if (offset >= MUSB_TXTYPE)
52962306a36Sopenharmony_ci			offset += 2;
53062306a36Sopenharmony_ci		return writeb(data, addr + offset);
53162306a36Sopenharmony_ci	}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	dev_err(sunxi_musb->controller->parent,
53462306a36Sopenharmony_ci		"Error unknown writeb at 0x%x bytes offset\n",
53562306a36Sopenharmony_ci		(int)(addr - sunxi_musb->mregs));
53662306a36Sopenharmony_ci}
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_cistatic u16 sunxi_musb_readw(void __iomem *addr, u32 offset)
53962306a36Sopenharmony_ci{
54062306a36Sopenharmony_ci	if (addr == sunxi_musb->mregs) {
54162306a36Sopenharmony_ci		/* generic control or fifo control reg access */
54262306a36Sopenharmony_ci		switch (offset) {
54362306a36Sopenharmony_ci		case MUSB_INTRTX:
54462306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_INTRTX);
54562306a36Sopenharmony_ci		case MUSB_INTRRX:
54662306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_INTRRX);
54762306a36Sopenharmony_ci		case MUSB_INTRTXE:
54862306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_INTRTXE);
54962306a36Sopenharmony_ci		case MUSB_INTRRXE:
55062306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_INTRRXE);
55162306a36Sopenharmony_ci		case MUSB_FRAME:
55262306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_FRAME);
55362306a36Sopenharmony_ci		case MUSB_TXFIFOADD:
55462306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_TXFIFOADD);
55562306a36Sopenharmony_ci		case MUSB_RXFIFOADD:
55662306a36Sopenharmony_ci			return readw(addr + SUNXI_MUSB_RXFIFOADD);
55762306a36Sopenharmony_ci		case MUSB_HWVERS:
55862306a36Sopenharmony_ci			return 0; /* sunxi musb version is not known */
55962306a36Sopenharmony_ci		default:
56062306a36Sopenharmony_ci			dev_err(sunxi_musb->controller->parent,
56162306a36Sopenharmony_ci				"Error unknown readw offset %u\n", offset);
56262306a36Sopenharmony_ci			return 0;
56362306a36Sopenharmony_ci		}
56462306a36Sopenharmony_ci	} else if (addr == (sunxi_musb->mregs + 0x80)) {
56562306a36Sopenharmony_ci		/* ep control reg access */
56662306a36Sopenharmony_ci		return readw(addr + offset);
56762306a36Sopenharmony_ci	}
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	dev_err(sunxi_musb->controller->parent,
57062306a36Sopenharmony_ci		"Error unknown readw at 0x%x bytes offset\n",
57162306a36Sopenharmony_ci		(int)(addr - sunxi_musb->mregs));
57262306a36Sopenharmony_ci	return 0;
57362306a36Sopenharmony_ci}
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_cistatic void sunxi_musb_writew(void __iomem *addr, unsigned offset, u16 data)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	if (addr == sunxi_musb->mregs) {
57862306a36Sopenharmony_ci		/* generic control or fifo control reg access */
57962306a36Sopenharmony_ci		switch (offset) {
58062306a36Sopenharmony_ci		case MUSB_INTRTX:
58162306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_INTRTX);
58262306a36Sopenharmony_ci		case MUSB_INTRRX:
58362306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_INTRRX);
58462306a36Sopenharmony_ci		case MUSB_INTRTXE:
58562306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_INTRTXE);
58662306a36Sopenharmony_ci		case MUSB_INTRRXE:
58762306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_INTRRXE);
58862306a36Sopenharmony_ci		case MUSB_FRAME:
58962306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_FRAME);
59062306a36Sopenharmony_ci		case MUSB_TXFIFOADD:
59162306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_TXFIFOADD);
59262306a36Sopenharmony_ci		case MUSB_RXFIFOADD:
59362306a36Sopenharmony_ci			return writew(data, addr + SUNXI_MUSB_RXFIFOADD);
59462306a36Sopenharmony_ci		default:
59562306a36Sopenharmony_ci			dev_err(sunxi_musb->controller->parent,
59662306a36Sopenharmony_ci				"Error unknown writew offset %u\n", offset);
59762306a36Sopenharmony_ci			return;
59862306a36Sopenharmony_ci		}
59962306a36Sopenharmony_ci	} else if (addr == (sunxi_musb->mregs + 0x80)) {
60062306a36Sopenharmony_ci		/* ep control reg access */
60162306a36Sopenharmony_ci		return writew(data, addr + offset);
60262306a36Sopenharmony_ci	}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	dev_err(sunxi_musb->controller->parent,
60562306a36Sopenharmony_ci		"Error unknown writew at 0x%x bytes offset\n",
60662306a36Sopenharmony_ci		(int)(addr - sunxi_musb->mregs));
60762306a36Sopenharmony_ci}
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic const struct musb_platform_ops sunxi_musb_ops = {
61062306a36Sopenharmony_ci	.quirks		= MUSB_INDEXED_EP,
61162306a36Sopenharmony_ci	.init		= sunxi_musb_init,
61262306a36Sopenharmony_ci	.exit		= sunxi_musb_exit,
61362306a36Sopenharmony_ci	.enable		= sunxi_musb_enable,
61462306a36Sopenharmony_ci	.disable	= sunxi_musb_disable,
61562306a36Sopenharmony_ci	.fifo_offset	= sunxi_musb_fifo_offset,
61662306a36Sopenharmony_ci	.ep_offset	= sunxi_musb_ep_offset,
61762306a36Sopenharmony_ci	.busctl_offset	= sunxi_musb_busctl_offset,
61862306a36Sopenharmony_ci	.readb		= sunxi_musb_readb,
61962306a36Sopenharmony_ci	.writeb		= sunxi_musb_writeb,
62062306a36Sopenharmony_ci	.readw		= sunxi_musb_readw,
62162306a36Sopenharmony_ci	.writew		= sunxi_musb_writew,
62262306a36Sopenharmony_ci	.dma_init	= sunxi_musb_dma_controller_create,
62362306a36Sopenharmony_ci	.dma_exit	= sunxi_musb_dma_controller_destroy,
62462306a36Sopenharmony_ci	.set_mode	= sunxi_musb_set_mode,
62562306a36Sopenharmony_ci	.recover	= sunxi_musb_recover,
62662306a36Sopenharmony_ci	.set_vbus	= sunxi_musb_set_vbus,
62762306a36Sopenharmony_ci	.pre_root_reset_end = sunxi_musb_pre_root_reset_end,
62862306a36Sopenharmony_ci	.post_root_reset_end = sunxi_musb_post_root_reset_end,
62962306a36Sopenharmony_ci};
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci#define SUNXI_MUSB_RAM_BITS	11
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ci/* Allwinner OTG supports up to 5 endpoints */
63462306a36Sopenharmony_cistatic struct musb_fifo_cfg sunxi_musb_mode_cfg_5eps[] = {
63562306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
63662306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
63762306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
63862306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
63962306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
64062306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
64162306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
64262306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
64362306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
64462306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
64562306a36Sopenharmony_ci};
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci/* H3/V3s OTG supports only 4 endpoints */
64862306a36Sopenharmony_cistatic struct musb_fifo_cfg sunxi_musb_mode_cfg_4eps[] = {
64962306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
65062306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
65162306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
65262306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
65362306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
65462306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
65562306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
65662306a36Sopenharmony_ci	MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
65762306a36Sopenharmony_ci};
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_cistatic const struct musb_hdrc_config sunxi_musb_hdrc_config_5eps = {
66062306a36Sopenharmony_ci	.fifo_cfg       = sunxi_musb_mode_cfg_5eps,
66162306a36Sopenharmony_ci	.fifo_cfg_size  = ARRAY_SIZE(sunxi_musb_mode_cfg_5eps),
66262306a36Sopenharmony_ci	.multipoint	= true,
66362306a36Sopenharmony_ci	.dyn_fifo	= true,
66462306a36Sopenharmony_ci	/* Two FIFOs per endpoint, plus ep_0. */
66562306a36Sopenharmony_ci	.num_eps	= (ARRAY_SIZE(sunxi_musb_mode_cfg_5eps) / 2) + 1,
66662306a36Sopenharmony_ci	.ram_bits	= SUNXI_MUSB_RAM_BITS,
66762306a36Sopenharmony_ci};
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cistatic const struct musb_hdrc_config sunxi_musb_hdrc_config_4eps = {
67062306a36Sopenharmony_ci	.fifo_cfg       = sunxi_musb_mode_cfg_4eps,
67162306a36Sopenharmony_ci	.fifo_cfg_size  = ARRAY_SIZE(sunxi_musb_mode_cfg_4eps),
67262306a36Sopenharmony_ci	.multipoint	= true,
67362306a36Sopenharmony_ci	.dyn_fifo	= true,
67462306a36Sopenharmony_ci	/* Two FIFOs per endpoint, plus ep_0. */
67562306a36Sopenharmony_ci	.num_eps	= (ARRAY_SIZE(sunxi_musb_mode_cfg_4eps) / 2) + 1,
67662306a36Sopenharmony_ci	.ram_bits	= SUNXI_MUSB_RAM_BITS,
67762306a36Sopenharmony_ci};
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic int sunxi_musb_probe(struct platform_device *pdev)
68062306a36Sopenharmony_ci{
68162306a36Sopenharmony_ci	struct musb_hdrc_platform_data	pdata;
68262306a36Sopenharmony_ci	struct platform_device_info	pinfo;
68362306a36Sopenharmony_ci	struct sunxi_glue		*glue;
68462306a36Sopenharmony_ci	struct device_node		*np = pdev->dev.of_node;
68562306a36Sopenharmony_ci	const struct sunxi_musb_cfg	*cfg;
68662306a36Sopenharmony_ci	int ret;
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	if (!np) {
68962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error no device tree node found\n");
69062306a36Sopenharmony_ci		return -EINVAL;
69162306a36Sopenharmony_ci	}
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
69462306a36Sopenharmony_ci	if (!glue)
69562306a36Sopenharmony_ci		return -ENOMEM;
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	memset(&pdata, 0, sizeof(pdata));
69862306a36Sopenharmony_ci	switch (usb_get_dr_mode(&pdev->dev)) {
69962306a36Sopenharmony_ci#if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_HOST
70062306a36Sopenharmony_ci	case USB_DR_MODE_HOST:
70162306a36Sopenharmony_ci		pdata.mode = MUSB_HOST;
70262306a36Sopenharmony_ci		glue->phy_mode = PHY_MODE_USB_HOST;
70362306a36Sopenharmony_ci		break;
70462306a36Sopenharmony_ci#endif
70562306a36Sopenharmony_ci#if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_GADGET
70662306a36Sopenharmony_ci	case USB_DR_MODE_PERIPHERAL:
70762306a36Sopenharmony_ci		pdata.mode = MUSB_PERIPHERAL;
70862306a36Sopenharmony_ci		glue->phy_mode = PHY_MODE_USB_DEVICE;
70962306a36Sopenharmony_ci		break;
71062306a36Sopenharmony_ci#endif
71162306a36Sopenharmony_ci#ifdef CONFIG_USB_MUSB_DUAL_ROLE
71262306a36Sopenharmony_ci	case USB_DR_MODE_OTG:
71362306a36Sopenharmony_ci		pdata.mode = MUSB_OTG;
71462306a36Sopenharmony_ci		glue->phy_mode = PHY_MODE_USB_OTG;
71562306a36Sopenharmony_ci		break;
71662306a36Sopenharmony_ci#endif
71762306a36Sopenharmony_ci	default:
71862306a36Sopenharmony_ci		dev_err(&pdev->dev, "Invalid or missing 'dr_mode' property\n");
71962306a36Sopenharmony_ci		return -EINVAL;
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci	pdata.platform_ops	= &sunxi_musb_ops;
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	cfg = of_device_get_match_data(&pdev->dev);
72462306a36Sopenharmony_ci	if (!cfg)
72562306a36Sopenharmony_ci		return -EINVAL;
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci	pdata.config = cfg->hdrc_config;
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci	glue->dev = &pdev->dev;
73062306a36Sopenharmony_ci	INIT_WORK(&glue->work, sunxi_musb_work);
73162306a36Sopenharmony_ci	glue->host_nb.notifier_call = sunxi_musb_host_notifier;
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_ci	if (cfg->has_sram)
73462306a36Sopenharmony_ci		set_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags);
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci	if (cfg->has_reset)
73762306a36Sopenharmony_ci		set_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags);
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	if (cfg->no_configdata)
74062306a36Sopenharmony_ci		set_bit(SUNXI_MUSB_FL_NO_CONFIGDATA, &glue->flags);
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci	glue->clk = devm_clk_get(&pdev->dev, NULL);
74362306a36Sopenharmony_ci	if (IS_ERR(glue->clk)) {
74462306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error getting clock: %ld\n",
74562306a36Sopenharmony_ci			PTR_ERR(glue->clk));
74662306a36Sopenharmony_ci		return PTR_ERR(glue->clk);
74762306a36Sopenharmony_ci	}
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
75062306a36Sopenharmony_ci		glue->rst = devm_reset_control_get(&pdev->dev, NULL);
75162306a36Sopenharmony_ci		if (IS_ERR(glue->rst))
75262306a36Sopenharmony_ci			return dev_err_probe(&pdev->dev, PTR_ERR(glue->rst),
75362306a36Sopenharmony_ci					     "Error getting reset\n");
75462306a36Sopenharmony_ci	}
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_ci	glue->extcon = extcon_get_edev_by_phandle(&pdev->dev, 0);
75762306a36Sopenharmony_ci	if (IS_ERR(glue->extcon))
75862306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(glue->extcon),
75962306a36Sopenharmony_ci				     "Invalid or missing extcon\n");
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci	glue->phy = devm_phy_get(&pdev->dev, "usb");
76262306a36Sopenharmony_ci	if (IS_ERR(glue->phy))
76362306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(glue->phy),
76462306a36Sopenharmony_ci				     "Error getting phy\n");
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ci	glue->usb_phy = usb_phy_generic_register();
76762306a36Sopenharmony_ci	if (IS_ERR(glue->usb_phy)) {
76862306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error registering usb-phy %ld\n",
76962306a36Sopenharmony_ci			PTR_ERR(glue->usb_phy));
77062306a36Sopenharmony_ci		return PTR_ERR(glue->usb_phy);
77162306a36Sopenharmony_ci	}
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	glue->xceiv = devm_usb_get_phy(&pdev->dev, USB_PHY_TYPE_USB2);
77462306a36Sopenharmony_ci	if (IS_ERR(glue->xceiv)) {
77562306a36Sopenharmony_ci		ret = PTR_ERR(glue->xceiv);
77662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error getting usb-phy %d\n", ret);
77762306a36Sopenharmony_ci		goto err_unregister_usb_phy;
77862306a36Sopenharmony_ci	}
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	platform_set_drvdata(pdev, glue);
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci	memset(&pinfo, 0, sizeof(pinfo));
78362306a36Sopenharmony_ci	pinfo.name	 = "musb-hdrc";
78462306a36Sopenharmony_ci	pinfo.id	= PLATFORM_DEVID_AUTO;
78562306a36Sopenharmony_ci	pinfo.parent	= &pdev->dev;
78662306a36Sopenharmony_ci	pinfo.fwnode	= of_fwnode_handle(pdev->dev.of_node);
78762306a36Sopenharmony_ci	pinfo.of_node_reused = true;
78862306a36Sopenharmony_ci	pinfo.res	= pdev->resource;
78962306a36Sopenharmony_ci	pinfo.num_res	= pdev->num_resources;
79062306a36Sopenharmony_ci	pinfo.data	= &pdata;
79162306a36Sopenharmony_ci	pinfo.size_data = sizeof(pdata);
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	glue->musb_pdev = platform_device_register_full(&pinfo);
79462306a36Sopenharmony_ci	if (IS_ERR(glue->musb_pdev)) {
79562306a36Sopenharmony_ci		ret = PTR_ERR(glue->musb_pdev);
79662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error registering musb dev: %d\n", ret);
79762306a36Sopenharmony_ci		goto err_unregister_usb_phy;
79862306a36Sopenharmony_ci	}
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_ci	return 0;
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cierr_unregister_usb_phy:
80362306a36Sopenharmony_ci	usb_phy_generic_unregister(glue->usb_phy);
80462306a36Sopenharmony_ci	return ret;
80562306a36Sopenharmony_ci}
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic void sunxi_musb_remove(struct platform_device *pdev)
80862306a36Sopenharmony_ci{
80962306a36Sopenharmony_ci	struct sunxi_glue *glue = platform_get_drvdata(pdev);
81062306a36Sopenharmony_ci	struct platform_device *usb_phy = glue->usb_phy;
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci	platform_device_unregister(glue->musb_pdev);
81362306a36Sopenharmony_ci	usb_phy_generic_unregister(usb_phy);
81462306a36Sopenharmony_ci}
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_cistatic const struct sunxi_musb_cfg sun4i_a10_musb_cfg = {
81762306a36Sopenharmony_ci	.hdrc_config = &sunxi_musb_hdrc_config_5eps,
81862306a36Sopenharmony_ci	.has_sram = true,
81962306a36Sopenharmony_ci};
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_cistatic const struct sunxi_musb_cfg sun6i_a31_musb_cfg = {
82262306a36Sopenharmony_ci	.hdrc_config = &sunxi_musb_hdrc_config_5eps,
82362306a36Sopenharmony_ci	.has_reset = true,
82462306a36Sopenharmony_ci};
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_cistatic const struct sunxi_musb_cfg sun8i_a33_musb_cfg = {
82762306a36Sopenharmony_ci	.hdrc_config = &sunxi_musb_hdrc_config_5eps,
82862306a36Sopenharmony_ci	.has_reset = true,
82962306a36Sopenharmony_ci	.no_configdata = true,
83062306a36Sopenharmony_ci};
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_cistatic const struct sunxi_musb_cfg sun8i_h3_musb_cfg = {
83362306a36Sopenharmony_ci	.hdrc_config = &sunxi_musb_hdrc_config_4eps,
83462306a36Sopenharmony_ci	.has_reset = true,
83562306a36Sopenharmony_ci	.no_configdata = true,
83662306a36Sopenharmony_ci};
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_cistatic const struct sunxi_musb_cfg suniv_f1c100s_musb_cfg = {
83962306a36Sopenharmony_ci	.hdrc_config = &sunxi_musb_hdrc_config_5eps,
84062306a36Sopenharmony_ci	.has_sram = true,
84162306a36Sopenharmony_ci	.has_reset = true,
84262306a36Sopenharmony_ci	.no_configdata = true,
84362306a36Sopenharmony_ci};
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_cistatic const struct of_device_id sunxi_musb_match[] = {
84662306a36Sopenharmony_ci	{ .compatible = "allwinner,sun4i-a10-musb",
84762306a36Sopenharmony_ci	  .data = &sun4i_a10_musb_cfg, },
84862306a36Sopenharmony_ci	{ .compatible = "allwinner,sun6i-a31-musb",
84962306a36Sopenharmony_ci	  .data = &sun6i_a31_musb_cfg, },
85062306a36Sopenharmony_ci	{ .compatible = "allwinner,sun8i-a33-musb",
85162306a36Sopenharmony_ci	  .data = &sun8i_a33_musb_cfg, },
85262306a36Sopenharmony_ci	{ .compatible = "allwinner,sun8i-h3-musb",
85362306a36Sopenharmony_ci	  .data = &sun8i_h3_musb_cfg, },
85462306a36Sopenharmony_ci	{ .compatible = "allwinner,suniv-f1c100s-musb",
85562306a36Sopenharmony_ci	  .data = &suniv_f1c100s_musb_cfg, },
85662306a36Sopenharmony_ci	{}
85762306a36Sopenharmony_ci};
85862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sunxi_musb_match);
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic struct platform_driver sunxi_musb_driver = {
86162306a36Sopenharmony_ci	.probe = sunxi_musb_probe,
86262306a36Sopenharmony_ci	.remove_new = sunxi_musb_remove,
86362306a36Sopenharmony_ci	.driver = {
86462306a36Sopenharmony_ci		.name = "musb-sunxi",
86562306a36Sopenharmony_ci		.of_match_table = sunxi_musb_match,
86662306a36Sopenharmony_ci	},
86762306a36Sopenharmony_ci};
86862306a36Sopenharmony_cimodule_platform_driver(sunxi_musb_driver);
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ciMODULE_DESCRIPTION("Allwinner sunxi MUSB Glue Layer");
87162306a36Sopenharmony_ciMODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
87262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
873