162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * mtu3_dr.c - dual role switch and host glue layer
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 MediaTek Inc.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/irq.h>
1262306a36Sopenharmony_ci#include <linux/kernel.h>
1362306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1462306a36Sopenharmony_ci#include <linux/of.h>
1562306a36Sopenharmony_ci#include <linux/of_platform.h>
1662306a36Sopenharmony_ci#include <linux/regmap.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "mtu3.h"
1962306a36Sopenharmony_ci#include "mtu3_dr.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* mt8173 etc */
2262306a36Sopenharmony_ci#define PERI_WK_CTRL1	0x4
2362306a36Sopenharmony_ci#define WC1_IS_C(x)	(((x) & 0xf) << 26)  /* cycle debounce */
2462306a36Sopenharmony_ci#define WC1_IS_EN	BIT(25)
2562306a36Sopenharmony_ci#define WC1_IS_P	BIT(6)  /* polarity for ip sleep */
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* mt8183 */
2862306a36Sopenharmony_ci#define PERI_WK_CTRL0	0x0
2962306a36Sopenharmony_ci#define WC0_IS_C(x)	((u32)(((x) & 0xf) << 28))  /* cycle debounce */
3062306a36Sopenharmony_ci#define WC0_IS_P	BIT(12)	/* polarity */
3162306a36Sopenharmony_ci#define WC0_IS_EN	BIT(6)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/* mt8192 */
3462306a36Sopenharmony_ci#define WC0_SSUSB0_CDEN		BIT(6)
3562306a36Sopenharmony_ci#define WC0_IS_SPM_EN		BIT(1)
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* mt2712 etc */
3862306a36Sopenharmony_ci#define PERI_SSUSB_SPM_CTRL	0x0
3962306a36Sopenharmony_ci#define SSC_IP_SLEEP_EN	BIT(4)
4062306a36Sopenharmony_ci#define SSC_SPM_INT_EN		BIT(1)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cienum ssusb_uwk_vers {
4362306a36Sopenharmony_ci	SSUSB_UWK_V1 = 1,
4462306a36Sopenharmony_ci	SSUSB_UWK_V2,
4562306a36Sopenharmony_ci	SSUSB_UWK_V1_1 = 101,	/* specific revision 1.01 */
4662306a36Sopenharmony_ci	SSUSB_UWK_V1_2,		/* specific revision 1.02 */
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/*
5062306a36Sopenharmony_ci * ip-sleep wakeup mode:
5162306a36Sopenharmony_ci * all clocks can be turn off, but power domain should be kept on
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_cistatic void ssusb_wakeup_ip_sleep_set(struct ssusb_mtk *ssusb, bool enable)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	u32 reg, msk, val;
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	switch (ssusb->uwk_vers) {
5862306a36Sopenharmony_ci	case SSUSB_UWK_V1:
5962306a36Sopenharmony_ci		reg = ssusb->uwk_reg_base + PERI_WK_CTRL1;
6062306a36Sopenharmony_ci		msk = WC1_IS_EN | WC1_IS_C(0xf) | WC1_IS_P;
6162306a36Sopenharmony_ci		val = enable ? (WC1_IS_EN | WC1_IS_C(0x8)) : 0;
6262306a36Sopenharmony_ci		break;
6362306a36Sopenharmony_ci	case SSUSB_UWK_V1_1:
6462306a36Sopenharmony_ci		reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
6562306a36Sopenharmony_ci		msk = WC0_IS_EN | WC0_IS_C(0xf) | WC0_IS_P;
6662306a36Sopenharmony_ci		val = enable ? (WC0_IS_EN | WC0_IS_C(0x1)) : 0;
6762306a36Sopenharmony_ci		break;
6862306a36Sopenharmony_ci	case SSUSB_UWK_V1_2:
6962306a36Sopenharmony_ci		reg = ssusb->uwk_reg_base + PERI_WK_CTRL0;
7062306a36Sopenharmony_ci		msk = WC0_SSUSB0_CDEN | WC0_IS_SPM_EN;
7162306a36Sopenharmony_ci		val = enable ? msk : 0;
7262306a36Sopenharmony_ci		break;
7362306a36Sopenharmony_ci	case SSUSB_UWK_V2:
7462306a36Sopenharmony_ci		reg = ssusb->uwk_reg_base + PERI_SSUSB_SPM_CTRL;
7562306a36Sopenharmony_ci		msk = SSC_IP_SLEEP_EN | SSC_SPM_INT_EN;
7662306a36Sopenharmony_ci		val = enable ? msk : 0;
7762306a36Sopenharmony_ci		break;
7862306a36Sopenharmony_ci	default:
7962306a36Sopenharmony_ci		return;
8062306a36Sopenharmony_ci	}
8162306a36Sopenharmony_ci	regmap_update_bits(ssusb->uwk, reg, msk, val);
8262306a36Sopenharmony_ci}
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ciint ssusb_wakeup_of_property_parse(struct ssusb_mtk *ssusb,
8562306a36Sopenharmony_ci				struct device_node *dn)
8662306a36Sopenharmony_ci{
8762306a36Sopenharmony_ci	struct of_phandle_args args;
8862306a36Sopenharmony_ci	int ret;
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	/* wakeup function is optional */
9162306a36Sopenharmony_ci	ssusb->uwk_en = of_property_read_bool(dn, "wakeup-source");
9262306a36Sopenharmony_ci	if (!ssusb->uwk_en)
9362306a36Sopenharmony_ci		return 0;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	ret = of_parse_phandle_with_fixed_args(dn,
9662306a36Sopenharmony_ci				"mediatek,syscon-wakeup", 2, 0, &args);
9762306a36Sopenharmony_ci	if (ret)
9862306a36Sopenharmony_ci		return ret;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	ssusb->uwk_reg_base = args.args[0];
10162306a36Sopenharmony_ci	ssusb->uwk_vers = args.args[1];
10262306a36Sopenharmony_ci	ssusb->uwk = syscon_node_to_regmap(args.np);
10362306a36Sopenharmony_ci	of_node_put(args.np);
10462306a36Sopenharmony_ci	dev_info(ssusb->dev, "uwk - reg:0x%x, version:%d\n",
10562306a36Sopenharmony_ci			ssusb->uwk_reg_base, ssusb->uwk_vers);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(ssusb->uwk);
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_civoid ssusb_wakeup_set(struct ssusb_mtk *ssusb, bool enable)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	if (ssusb->uwk_en)
11362306a36Sopenharmony_ci		ssusb_wakeup_ip_sleep_set(ssusb, enable);
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic void host_ports_num_get(struct ssusb_mtk *ssusb)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	u32 xhci_cap;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	xhci_cap = mtu3_readl(ssusb->ippc_base, U3D_SSUSB_IP_XHCI_CAP);
12162306a36Sopenharmony_ci	ssusb->u2_ports = SSUSB_IP_XHCI_U2_PORT_NUM(xhci_cap);
12262306a36Sopenharmony_ci	ssusb->u3_ports = SSUSB_IP_XHCI_U3_PORT_NUM(xhci_cap);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	dev_dbg(ssusb->dev, "host - u2_ports:%d, u3_ports:%d\n",
12562306a36Sopenharmony_ci		 ssusb->u2_ports, ssusb->u3_ports);
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci/* only configure ports will be used later */
12962306a36Sopenharmony_cistatic int ssusb_host_enable(struct ssusb_mtk *ssusb)
13062306a36Sopenharmony_ci{
13162306a36Sopenharmony_ci	void __iomem *ibase = ssusb->ippc_base;
13262306a36Sopenharmony_ci	int num_u3p = ssusb->u3_ports;
13362306a36Sopenharmony_ci	int num_u2p = ssusb->u2_ports;
13462306a36Sopenharmony_ci	int u3_ports_disabled;
13562306a36Sopenharmony_ci	u32 check_clk;
13662306a36Sopenharmony_ci	u32 value;
13762306a36Sopenharmony_ci	int i;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	/* power on host ip */
14062306a36Sopenharmony_ci	mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	/* power on and enable u3 ports except skipped ones */
14362306a36Sopenharmony_ci	u3_ports_disabled = 0;
14462306a36Sopenharmony_ci	for (i = 0; i < num_u3p; i++) {
14562306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u3p_dis_msk) {
14662306a36Sopenharmony_ci			u3_ports_disabled++;
14762306a36Sopenharmony_ci			continue;
14862306a36Sopenharmony_ci		}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
15162306a36Sopenharmony_ci		value &= ~(SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS);
15262306a36Sopenharmony_ci		value |= SSUSB_U3_PORT_HOST_SEL;
15362306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
15462306a36Sopenharmony_ci	}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* power on and enable all u2 ports */
15762306a36Sopenharmony_ci	for (i = 0; i < num_u2p; i++) {
15862306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u2p_dis_msk)
15962306a36Sopenharmony_ci			continue;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
16262306a36Sopenharmony_ci		value &= ~(SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS);
16362306a36Sopenharmony_ci		value |= SSUSB_U2_PORT_HOST_SEL;
16462306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
16562306a36Sopenharmony_ci	}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	check_clk = SSUSB_XHCI_RST_B_STS;
16862306a36Sopenharmony_ci	if (num_u3p > u3_ports_disabled)
16962306a36Sopenharmony_ci		check_clk = SSUSB_U3_MAC_RST_B_STS;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	return ssusb_check_clocks(ssusb, check_clk);
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic int ssusb_host_disable(struct ssusb_mtk *ssusb)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	void __iomem *ibase = ssusb->ippc_base;
17762306a36Sopenharmony_ci	int num_u3p = ssusb->u3_ports;
17862306a36Sopenharmony_ci	int num_u2p = ssusb->u2_ports;
17962306a36Sopenharmony_ci	u32 value;
18062306a36Sopenharmony_ci	int i;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	/* power down and disable u3 ports except skipped ones */
18362306a36Sopenharmony_ci	for (i = 0; i < num_u3p; i++) {
18462306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u3p_dis_msk)
18562306a36Sopenharmony_ci			continue;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
18862306a36Sopenharmony_ci		value |= SSUSB_U3_PORT_PDN | SSUSB_U3_PORT_DIS;
18962306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
19062306a36Sopenharmony_ci	}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	/* power down and disable u2 ports except skipped ones */
19362306a36Sopenharmony_ci	for (i = 0; i < num_u2p; i++) {
19462306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u2p_dis_msk)
19562306a36Sopenharmony_ci			continue;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
19862306a36Sopenharmony_ci		value |= SSUSB_U2_PORT_PDN | SSUSB_U2_PORT_DIS;
19962306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
20062306a36Sopenharmony_ci	}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	/* power down host ip */
20362306a36Sopenharmony_ci	mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	return 0;
20662306a36Sopenharmony_ci}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ciint ssusb_host_resume(struct ssusb_mtk *ssusb, bool p0_skipped)
20962306a36Sopenharmony_ci{
21062306a36Sopenharmony_ci	void __iomem *ibase = ssusb->ippc_base;
21162306a36Sopenharmony_ci	int u3p_skip_msk = ssusb->u3p_dis_msk;
21262306a36Sopenharmony_ci	int u2p_skip_msk = ssusb->u2p_dis_msk;
21362306a36Sopenharmony_ci	int num_u3p = ssusb->u3_ports;
21462306a36Sopenharmony_ci	int num_u2p = ssusb->u2_ports;
21562306a36Sopenharmony_ci	u32 value;
21662306a36Sopenharmony_ci	int i;
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	if (p0_skipped) {
21962306a36Sopenharmony_ci		u2p_skip_msk |= 0x1;
22062306a36Sopenharmony_ci		if (ssusb->otg_switch.is_u3_drd)
22162306a36Sopenharmony_ci			u3p_skip_msk |= 0x1;
22262306a36Sopenharmony_ci	}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	/* power on host ip */
22562306a36Sopenharmony_ci	mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	/* power on u3 ports except skipped ones */
22862306a36Sopenharmony_ci	for (i = 0; i < num_u3p; i++) {
22962306a36Sopenharmony_ci		if ((0x1 << i) & u3p_skip_msk)
23062306a36Sopenharmony_ci			continue;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
23362306a36Sopenharmony_ci		value &= ~SSUSB_U3_PORT_PDN;
23462306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
23562306a36Sopenharmony_ci	}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	/* power on all u2 ports except skipped ones */
23862306a36Sopenharmony_ci	for (i = 0; i < num_u2p; i++) {
23962306a36Sopenharmony_ci		if ((0x1 << i) & u2p_skip_msk)
24062306a36Sopenharmony_ci			continue;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
24362306a36Sopenharmony_ci		value &= ~SSUSB_U2_PORT_PDN;
24462306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
24562306a36Sopenharmony_ci	}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	return 0;
24862306a36Sopenharmony_ci}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci/* here not skip port0 due to PDN can be set repeatedly */
25162306a36Sopenharmony_ciint ssusb_host_suspend(struct ssusb_mtk *ssusb)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	void __iomem *ibase = ssusb->ippc_base;
25462306a36Sopenharmony_ci	int num_u3p = ssusb->u3_ports;
25562306a36Sopenharmony_ci	int num_u2p = ssusb->u2_ports;
25662306a36Sopenharmony_ci	u32 value;
25762306a36Sopenharmony_ci	int i;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	/* power down u3 ports except skipped ones */
26062306a36Sopenharmony_ci	for (i = 0; i < num_u3p; i++) {
26162306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u3p_dis_msk)
26262306a36Sopenharmony_ci			continue;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U3_CTRL(i));
26562306a36Sopenharmony_ci		value |= SSUSB_U3_PORT_PDN;
26662306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U3_CTRL(i), value);
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	/* power down u2 ports except skipped ones */
27062306a36Sopenharmony_ci	for (i = 0; i < num_u2p; i++) {
27162306a36Sopenharmony_ci		if ((0x1 << i) & ssusb->u2p_dis_msk)
27262306a36Sopenharmony_ci			continue;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci		value = mtu3_readl(ibase, SSUSB_U2_CTRL(i));
27562306a36Sopenharmony_ci		value |= SSUSB_U2_PORT_PDN;
27662306a36Sopenharmony_ci		mtu3_writel(ibase, SSUSB_U2_CTRL(i), value);
27762306a36Sopenharmony_ci	}
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	/* power down host ip */
28062306a36Sopenharmony_ci	mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL1, SSUSB_IP_HOST_PDN);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	return 0;
28362306a36Sopenharmony_ci}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_cistatic void ssusb_host_setup(struct ssusb_mtk *ssusb)
28662306a36Sopenharmony_ci{
28762306a36Sopenharmony_ci	host_ports_num_get(ssusb);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	/*
29062306a36Sopenharmony_ci	 * power on host and power on/enable all ports
29162306a36Sopenharmony_ci	 * if support OTG, gadget driver will switch port0 to device mode
29262306a36Sopenharmony_ci	 */
29362306a36Sopenharmony_ci	ssusb_host_enable(ssusb);
29462306a36Sopenharmony_ci	ssusb_set_force_mode(ssusb, MTU3_DR_FORCE_HOST);
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	/* if port0 supports dual-role, works as host mode by default */
29762306a36Sopenharmony_ci	ssusb_set_vbus(&ssusb->otg_switch, 1);
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic void ssusb_host_cleanup(struct ssusb_mtk *ssusb)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	if (ssusb->is_host)
30362306a36Sopenharmony_ci		ssusb_set_vbus(&ssusb->otg_switch, 0);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	ssusb_host_disable(ssusb);
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci/*
30962306a36Sopenharmony_ci * If host supports multiple ports, the VBUSes(5V) of ports except port0
31062306a36Sopenharmony_ci * which supports OTG are better to be enabled by default in DTS.
31162306a36Sopenharmony_ci * Because the host driver will keep link with devices attached when system
31262306a36Sopenharmony_ci * enters suspend mode, so no need to control VBUSes after initialization.
31362306a36Sopenharmony_ci */
31462306a36Sopenharmony_ciint ssusb_host_init(struct ssusb_mtk *ssusb, struct device_node *parent_dn)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	struct device *parent_dev = ssusb->dev;
31762306a36Sopenharmony_ci	int ret;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	ssusb_host_setup(ssusb);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	ret = of_platform_populate(parent_dn, NULL, NULL, parent_dev);
32262306a36Sopenharmony_ci	if (ret) {
32362306a36Sopenharmony_ci		dev_dbg(parent_dev, "failed to create child devices at %pOF\n",
32462306a36Sopenharmony_ci				parent_dn);
32562306a36Sopenharmony_ci		return ret;
32662306a36Sopenharmony_ci	}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	dev_info(parent_dev, "xHCI platform device register success...\n");
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	return 0;
33162306a36Sopenharmony_ci}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_civoid ssusb_host_exit(struct ssusb_mtk *ssusb)
33462306a36Sopenharmony_ci{
33562306a36Sopenharmony_ci	of_platform_depopulate(ssusb->dev);
33662306a36Sopenharmony_ci	ssusb_host_cleanup(ssusb);
33762306a36Sopenharmony_ci}
338