162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * hcd_intr.c - DesignWare HS OTG Controller host-mode interrupt handling
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2004-2013 Synopsys, Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/*
962306a36Sopenharmony_ci * This file contains the interrupt handlers for Host mode
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/spinlock.h>
1462306a36Sopenharmony_ci#include <linux/interrupt.h>
1562306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci#include <linux/usb.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include <linux/usb/hcd.h>
2162306a36Sopenharmony_ci#include <linux/usb/ch11.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include "core.h"
2462306a36Sopenharmony_ci#include "hcd.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/*
2762306a36Sopenharmony_ci * If we get this many NAKs on a split transaction we'll slow down
2862306a36Sopenharmony_ci * retransmission.  A 1 here means delay after the first NAK.
2962306a36Sopenharmony_ci */
3062306a36Sopenharmony_ci#define DWC2_NAKS_BEFORE_DELAY		3
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/* This function is for debug only */
3362306a36Sopenharmony_cistatic void dwc2_track_missed_sofs(struct dwc2_hsotg *hsotg)
3462306a36Sopenharmony_ci{
3562306a36Sopenharmony_ci	u16 curr_frame_number = hsotg->frame_number;
3662306a36Sopenharmony_ci	u16 expected = dwc2_frame_num_inc(hsotg->last_frame_num, 1);
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	if (expected != curr_frame_number)
3962306a36Sopenharmony_ci		dwc2_sch_vdbg(hsotg, "MISSED SOF %04x != %04x\n",
4062306a36Sopenharmony_ci			      expected, curr_frame_number);
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS
4362306a36Sopenharmony_ci	if (hsotg->frame_num_idx < FRAME_NUM_ARRAY_SIZE) {
4462306a36Sopenharmony_ci		if (expected != curr_frame_number) {
4562306a36Sopenharmony_ci			hsotg->frame_num_array[hsotg->frame_num_idx] =
4662306a36Sopenharmony_ci					curr_frame_number;
4762306a36Sopenharmony_ci			hsotg->last_frame_num_array[hsotg->frame_num_idx] =
4862306a36Sopenharmony_ci					hsotg->last_frame_num;
4962306a36Sopenharmony_ci			hsotg->frame_num_idx++;
5062306a36Sopenharmony_ci		}
5162306a36Sopenharmony_ci	} else if (!hsotg->dumped_frame_num_array) {
5262306a36Sopenharmony_ci		int i;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci		dev_info(hsotg->dev, "Frame     Last Frame\n");
5562306a36Sopenharmony_ci		dev_info(hsotg->dev, "-----     ----------\n");
5662306a36Sopenharmony_ci		for (i = 0; i < FRAME_NUM_ARRAY_SIZE; i++) {
5762306a36Sopenharmony_ci			dev_info(hsotg->dev, "0x%04x    0x%04x\n",
5862306a36Sopenharmony_ci				 hsotg->frame_num_array[i],
5962306a36Sopenharmony_ci				 hsotg->last_frame_num_array[i]);
6062306a36Sopenharmony_ci		}
6162306a36Sopenharmony_ci		hsotg->dumped_frame_num_array = 1;
6262306a36Sopenharmony_ci	}
6362306a36Sopenharmony_ci#endif
6462306a36Sopenharmony_ci	hsotg->last_frame_num = curr_frame_number;
6562306a36Sopenharmony_ci}
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic void dwc2_hc_handle_tt_clear(struct dwc2_hsotg *hsotg,
6862306a36Sopenharmony_ci				    struct dwc2_host_chan *chan,
6962306a36Sopenharmony_ci				    struct dwc2_qtd *qtd)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	struct usb_device *root_hub = dwc2_hsotg_to_hcd(hsotg)->self.root_hub;
7262306a36Sopenharmony_ci	struct urb *usb_urb;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	if (!chan->qh)
7562306a36Sopenharmony_ci		return;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	if (chan->qh->dev_speed == USB_SPEED_HIGH)
7862306a36Sopenharmony_ci		return;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	if (!qtd->urb)
8162306a36Sopenharmony_ci		return;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	usb_urb = qtd->urb->priv;
8462306a36Sopenharmony_ci	if (!usb_urb || !usb_urb->dev || !usb_urb->dev->tt)
8562306a36Sopenharmony_ci		return;
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	/*
8862306a36Sopenharmony_ci	 * The root hub doesn't really have a TT, but Linux thinks it
8962306a36Sopenharmony_ci	 * does because how could you have a "high speed hub" that
9062306a36Sopenharmony_ci	 * directly talks directly to low speed devices without a TT?
9162306a36Sopenharmony_ci	 * It's all lies.  Lies, I tell you.
9262306a36Sopenharmony_ci	 */
9362306a36Sopenharmony_ci	if (usb_urb->dev->tt->hub == root_hub)
9462306a36Sopenharmony_ci		return;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	if (qtd->urb->status != -EPIPE && qtd->urb->status != -EREMOTEIO) {
9762306a36Sopenharmony_ci		chan->qh->tt_buffer_dirty = 1;
9862306a36Sopenharmony_ci		if (usb_hub_clear_tt_buffer(usb_urb))
9962306a36Sopenharmony_ci			/* Clear failed; let's hope things work anyway */
10062306a36Sopenharmony_ci			chan->qh->tt_buffer_dirty = 0;
10162306a36Sopenharmony_ci	}
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/*
10562306a36Sopenharmony_ci * Handles the start-of-frame interrupt in host mode. Non-periodic
10662306a36Sopenharmony_ci * transactions may be queued to the DWC_otg controller for the current
10762306a36Sopenharmony_ci * (micro)frame. Periodic transactions may be queued to the controller
10862306a36Sopenharmony_ci * for the next (micro)frame.
10962306a36Sopenharmony_ci */
11062306a36Sopenharmony_cistatic void dwc2_sof_intr(struct dwc2_hsotg *hsotg)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	struct list_head *qh_entry;
11362306a36Sopenharmony_ci	struct dwc2_qh *qh;
11462306a36Sopenharmony_ci	enum dwc2_transaction_type tr_type;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	/* Clear interrupt */
11762306a36Sopenharmony_ci	dwc2_writel(hsotg, GINTSTS_SOF, GINTSTS);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci#ifdef DEBUG_SOF
12062306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "--Start of Frame Interrupt--\n");
12162306a36Sopenharmony_ci#endif
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	dwc2_track_missed_sofs(hsotg);
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	/* Determine whether any periodic QHs should be executed */
12862306a36Sopenharmony_ci	qh_entry = hsotg->periodic_sched_inactive.next;
12962306a36Sopenharmony_ci	while (qh_entry != &hsotg->periodic_sched_inactive) {
13062306a36Sopenharmony_ci		qh = list_entry(qh_entry, struct dwc2_qh, qh_list_entry);
13162306a36Sopenharmony_ci		qh_entry = qh_entry->next;
13262306a36Sopenharmony_ci		if (dwc2_frame_num_le(qh->next_active_frame,
13362306a36Sopenharmony_ci				      hsotg->frame_number)) {
13462306a36Sopenharmony_ci			dwc2_sch_vdbg(hsotg, "QH=%p ready fn=%04x, nxt=%04x\n",
13562306a36Sopenharmony_ci				      qh, hsotg->frame_number,
13662306a36Sopenharmony_ci				      qh->next_active_frame);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci			/*
13962306a36Sopenharmony_ci			 * Move QH to the ready list to be executed next
14062306a36Sopenharmony_ci			 * (micro)frame
14162306a36Sopenharmony_ci			 */
14262306a36Sopenharmony_ci			list_move_tail(&qh->qh_list_entry,
14362306a36Sopenharmony_ci				       &hsotg->periodic_sched_ready);
14462306a36Sopenharmony_ci		}
14562306a36Sopenharmony_ci	}
14662306a36Sopenharmony_ci	tr_type = dwc2_hcd_select_transactions(hsotg);
14762306a36Sopenharmony_ci	if (tr_type != DWC2_TRANSACTION_NONE)
14862306a36Sopenharmony_ci		dwc2_hcd_queue_transactions(hsotg, tr_type);
14962306a36Sopenharmony_ci}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci/*
15262306a36Sopenharmony_ci * Handles the Rx FIFO Level Interrupt, which indicates that there is
15362306a36Sopenharmony_ci * at least one packet in the Rx FIFO. The packets are moved from the FIFO to
15462306a36Sopenharmony_ci * memory if the DWC_otg controller is operating in Slave mode.
15562306a36Sopenharmony_ci */
15662306a36Sopenharmony_cistatic void dwc2_rx_fifo_level_intr(struct dwc2_hsotg *hsotg)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	u32 grxsts, chnum, bcnt, dpid, pktsts;
15962306a36Sopenharmony_ci	struct dwc2_host_chan *chan;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	if (dbg_perio())
16262306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--RxFIFO Level Interrupt--\n");
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	grxsts = dwc2_readl(hsotg, GRXSTSP);
16562306a36Sopenharmony_ci	chnum = (grxsts & GRXSTS_HCHNUM_MASK) >> GRXSTS_HCHNUM_SHIFT;
16662306a36Sopenharmony_ci	chan = hsotg->hc_ptr_array[chnum];
16762306a36Sopenharmony_ci	if (!chan) {
16862306a36Sopenharmony_ci		dev_err(hsotg->dev, "Unable to get corresponding channel\n");
16962306a36Sopenharmony_ci		return;
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	bcnt = (grxsts & GRXSTS_BYTECNT_MASK) >> GRXSTS_BYTECNT_SHIFT;
17362306a36Sopenharmony_ci	dpid = (grxsts & GRXSTS_DPID_MASK) >> GRXSTS_DPID_SHIFT;
17462306a36Sopenharmony_ci	pktsts = (grxsts & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	/* Packet Status */
17762306a36Sopenharmony_ci	if (dbg_perio()) {
17862306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "    Ch num = %d\n", chnum);
17962306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "    Count = %d\n", bcnt);
18062306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "    DPID = %d, chan.dpid = %d\n", dpid,
18162306a36Sopenharmony_ci			 chan->data_pid_start);
18262306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "    PStatus = %d\n", pktsts);
18362306a36Sopenharmony_ci	}
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	switch (pktsts) {
18662306a36Sopenharmony_ci	case GRXSTS_PKTSTS_HCHIN:
18762306a36Sopenharmony_ci		/* Read the data into the host buffer */
18862306a36Sopenharmony_ci		if (bcnt > 0) {
18962306a36Sopenharmony_ci			dwc2_read_packet(hsotg, chan->xfer_buf, bcnt);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci			/* Update the HC fields for the next packet received */
19262306a36Sopenharmony_ci			chan->xfer_count += bcnt;
19362306a36Sopenharmony_ci			chan->xfer_buf += bcnt;
19462306a36Sopenharmony_ci		}
19562306a36Sopenharmony_ci		break;
19662306a36Sopenharmony_ci	case GRXSTS_PKTSTS_HCHIN_XFER_COMP:
19762306a36Sopenharmony_ci	case GRXSTS_PKTSTS_DATATOGGLEERR:
19862306a36Sopenharmony_ci	case GRXSTS_PKTSTS_HCHHALTED:
19962306a36Sopenharmony_ci		/* Handled in interrupt, just ignore data */
20062306a36Sopenharmony_ci		break;
20162306a36Sopenharmony_ci	default:
20262306a36Sopenharmony_ci		dev_err(hsotg->dev,
20362306a36Sopenharmony_ci			"RxFIFO Level Interrupt: Unknown status %d\n", pktsts);
20462306a36Sopenharmony_ci		break;
20562306a36Sopenharmony_ci	}
20662306a36Sopenharmony_ci}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci/*
20962306a36Sopenharmony_ci * This interrupt occurs when the non-periodic Tx FIFO is half-empty. More
21062306a36Sopenharmony_ci * data packets may be written to the FIFO for OUT transfers. More requests
21162306a36Sopenharmony_ci * may be written to the non-periodic request queue for IN transfers. This
21262306a36Sopenharmony_ci * interrupt is enabled only in Slave mode.
21362306a36Sopenharmony_ci */
21462306a36Sopenharmony_cistatic void dwc2_np_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "--Non-Periodic TxFIFO Empty Interrupt--\n");
21762306a36Sopenharmony_ci	dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_NON_PERIODIC);
21862306a36Sopenharmony_ci}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci/*
22162306a36Sopenharmony_ci * This interrupt occurs when the periodic Tx FIFO is half-empty. More data
22262306a36Sopenharmony_ci * packets may be written to the FIFO for OUT transfers. More requests may be
22362306a36Sopenharmony_ci * written to the periodic request queue for IN transfers. This interrupt is
22462306a36Sopenharmony_ci * enabled only in Slave mode.
22562306a36Sopenharmony_ci */
22662306a36Sopenharmony_cistatic void dwc2_perio_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	if (dbg_perio())
22962306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Periodic TxFIFO Empty Interrupt--\n");
23062306a36Sopenharmony_ci	dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_PERIODIC);
23162306a36Sopenharmony_ci}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic void dwc2_hprt0_enable(struct dwc2_hsotg *hsotg, u32 hprt0,
23462306a36Sopenharmony_ci			      u32 *hprt0_modify)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	struct dwc2_core_params *params = &hsotg->params;
23762306a36Sopenharmony_ci	int do_reset = 0;
23862306a36Sopenharmony_ci	u32 usbcfg;
23962306a36Sopenharmony_ci	u32 prtspd;
24062306a36Sopenharmony_ci	u32 hcfg;
24162306a36Sopenharmony_ci	u32 fslspclksel;
24262306a36Sopenharmony_ci	u32 hfir;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "%s(%p)\n", __func__, hsotg);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	/* Every time when port enables calculate HFIR.FrInterval */
24762306a36Sopenharmony_ci	hfir = dwc2_readl(hsotg, HFIR);
24862306a36Sopenharmony_ci	hfir &= ~HFIR_FRINT_MASK;
24962306a36Sopenharmony_ci	hfir |= dwc2_calc_frame_interval(hsotg) << HFIR_FRINT_SHIFT &
25062306a36Sopenharmony_ci		HFIR_FRINT_MASK;
25162306a36Sopenharmony_ci	dwc2_writel(hsotg, hfir, HFIR);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	/* Check if we need to adjust the PHY clock speed for low power */
25462306a36Sopenharmony_ci	if (!params->host_support_fs_ls_low_power) {
25562306a36Sopenharmony_ci		/* Port has been enabled, set the reset change flag */
25662306a36Sopenharmony_ci		hsotg->flags.b.port_reset_change = 1;
25762306a36Sopenharmony_ci		return;
25862306a36Sopenharmony_ci	}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	usbcfg = dwc2_readl(hsotg, GUSBCFG);
26162306a36Sopenharmony_ci	prtspd = (hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	if (prtspd == HPRT0_SPD_LOW_SPEED || prtspd == HPRT0_SPD_FULL_SPEED) {
26462306a36Sopenharmony_ci		/* Low power */
26562306a36Sopenharmony_ci		if (!(usbcfg & GUSBCFG_PHY_LP_CLK_SEL)) {
26662306a36Sopenharmony_ci			/* Set PHY low power clock select for FS/LS devices */
26762306a36Sopenharmony_ci			usbcfg |= GUSBCFG_PHY_LP_CLK_SEL;
26862306a36Sopenharmony_ci			dwc2_writel(hsotg, usbcfg, GUSBCFG);
26962306a36Sopenharmony_ci			do_reset = 1;
27062306a36Sopenharmony_ci		}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci		hcfg = dwc2_readl(hsotg, HCFG);
27362306a36Sopenharmony_ci		fslspclksel = (hcfg & HCFG_FSLSPCLKSEL_MASK) >>
27462306a36Sopenharmony_ci			      HCFG_FSLSPCLKSEL_SHIFT;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci		if (prtspd == HPRT0_SPD_LOW_SPEED &&
27762306a36Sopenharmony_ci		    params->host_ls_low_power_phy_clk) {
27862306a36Sopenharmony_ci			/* 6 MHZ */
27962306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
28062306a36Sopenharmony_ci				 "FS_PHY programming HCFG to 6 MHz\n");
28162306a36Sopenharmony_ci			if (fslspclksel != HCFG_FSLSPCLKSEL_6_MHZ) {
28262306a36Sopenharmony_ci				fslspclksel = HCFG_FSLSPCLKSEL_6_MHZ;
28362306a36Sopenharmony_ci				hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
28462306a36Sopenharmony_ci				hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
28562306a36Sopenharmony_ci				dwc2_writel(hsotg, hcfg, HCFG);
28662306a36Sopenharmony_ci				do_reset = 1;
28762306a36Sopenharmony_ci			}
28862306a36Sopenharmony_ci		} else {
28962306a36Sopenharmony_ci			/* 48 MHZ */
29062306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
29162306a36Sopenharmony_ci				 "FS_PHY programming HCFG to 48 MHz\n");
29262306a36Sopenharmony_ci			if (fslspclksel != HCFG_FSLSPCLKSEL_48_MHZ) {
29362306a36Sopenharmony_ci				fslspclksel = HCFG_FSLSPCLKSEL_48_MHZ;
29462306a36Sopenharmony_ci				hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
29562306a36Sopenharmony_ci				hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
29662306a36Sopenharmony_ci				dwc2_writel(hsotg, hcfg, HCFG);
29762306a36Sopenharmony_ci				do_reset = 1;
29862306a36Sopenharmony_ci			}
29962306a36Sopenharmony_ci		}
30062306a36Sopenharmony_ci	} else {
30162306a36Sopenharmony_ci		/* Not low power */
30262306a36Sopenharmony_ci		if (usbcfg & GUSBCFG_PHY_LP_CLK_SEL) {
30362306a36Sopenharmony_ci			usbcfg &= ~GUSBCFG_PHY_LP_CLK_SEL;
30462306a36Sopenharmony_ci			dwc2_writel(hsotg, usbcfg, GUSBCFG);
30562306a36Sopenharmony_ci			do_reset = 1;
30662306a36Sopenharmony_ci		}
30762306a36Sopenharmony_ci	}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	if (do_reset) {
31062306a36Sopenharmony_ci		*hprt0_modify |= HPRT0_RST;
31162306a36Sopenharmony_ci		dwc2_writel(hsotg, *hprt0_modify, HPRT0);
31262306a36Sopenharmony_ci		queue_delayed_work(hsotg->wq_otg, &hsotg->reset_work,
31362306a36Sopenharmony_ci				   msecs_to_jiffies(60));
31462306a36Sopenharmony_ci	} else {
31562306a36Sopenharmony_ci		/* Port has been enabled, set the reset change flag */
31662306a36Sopenharmony_ci		hsotg->flags.b.port_reset_change = 1;
31762306a36Sopenharmony_ci	}
31862306a36Sopenharmony_ci}
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci/*
32162306a36Sopenharmony_ci * There are multiple conditions that can cause a port interrupt. This function
32262306a36Sopenharmony_ci * determines which interrupt conditions have occurred and handles them
32362306a36Sopenharmony_ci * appropriately.
32462306a36Sopenharmony_ci */
32562306a36Sopenharmony_cistatic void dwc2_port_intr(struct dwc2_hsotg *hsotg)
32662306a36Sopenharmony_ci{
32762306a36Sopenharmony_ci	u32 hprt0;
32862306a36Sopenharmony_ci	u32 hprt0_modify;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "--Port Interrupt--\n");
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	hprt0 = dwc2_readl(hsotg, HPRT0);
33362306a36Sopenharmony_ci	hprt0_modify = hprt0;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	/*
33662306a36Sopenharmony_ci	 * Clear appropriate bits in HPRT0 to clear the interrupt bit in
33762306a36Sopenharmony_ci	 * GINTSTS
33862306a36Sopenharmony_ci	 */
33962306a36Sopenharmony_ci	hprt0_modify &= ~(HPRT0_ENA | HPRT0_CONNDET | HPRT0_ENACHG |
34062306a36Sopenharmony_ci			  HPRT0_OVRCURRCHG);
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	/*
34362306a36Sopenharmony_ci	 * Port Connect Detected
34462306a36Sopenharmony_ci	 * Set flag and clear if detected
34562306a36Sopenharmony_ci	 */
34662306a36Sopenharmony_ci	if (hprt0 & HPRT0_CONNDET) {
34762306a36Sopenharmony_ci		dwc2_writel(hsotg, hprt0_modify | HPRT0_CONNDET, HPRT0);
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
35062306a36Sopenharmony_ci			 "--Port Interrupt HPRT0=0x%08x Port Connect Detected--\n",
35162306a36Sopenharmony_ci			 hprt0);
35262306a36Sopenharmony_ci		dwc2_hcd_connect(hsotg);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci		/*
35562306a36Sopenharmony_ci		 * The Hub driver asserts a reset when it sees port connect
35662306a36Sopenharmony_ci		 * status change flag
35762306a36Sopenharmony_ci		 */
35862306a36Sopenharmony_ci	}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	/*
36162306a36Sopenharmony_ci	 * Port Enable Changed
36262306a36Sopenharmony_ci	 * Clear if detected - Set internal flag if disabled
36362306a36Sopenharmony_ci	 */
36462306a36Sopenharmony_ci	if (hprt0 & HPRT0_ENACHG) {
36562306a36Sopenharmony_ci		dwc2_writel(hsotg, hprt0_modify | HPRT0_ENACHG, HPRT0);
36662306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
36762306a36Sopenharmony_ci			 "  --Port Interrupt HPRT0=0x%08x Port Enable Changed (now %d)--\n",
36862306a36Sopenharmony_ci			 hprt0, !!(hprt0 & HPRT0_ENA));
36962306a36Sopenharmony_ci		if (hprt0 & HPRT0_ENA) {
37062306a36Sopenharmony_ci			hsotg->new_connection = true;
37162306a36Sopenharmony_ci			dwc2_hprt0_enable(hsotg, hprt0, &hprt0_modify);
37262306a36Sopenharmony_ci		} else {
37362306a36Sopenharmony_ci			hsotg->flags.b.port_enable_change = 1;
37462306a36Sopenharmony_ci			if (hsotg->params.dma_desc_fs_enable) {
37562306a36Sopenharmony_ci				u32 hcfg;
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci				hsotg->params.dma_desc_enable = false;
37862306a36Sopenharmony_ci				hsotg->new_connection = false;
37962306a36Sopenharmony_ci				hcfg = dwc2_readl(hsotg, HCFG);
38062306a36Sopenharmony_ci				hcfg &= ~HCFG_DESCDMA;
38162306a36Sopenharmony_ci				dwc2_writel(hsotg, hcfg, HCFG);
38262306a36Sopenharmony_ci			}
38362306a36Sopenharmony_ci		}
38462306a36Sopenharmony_ci	}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	/* Overcurrent Change Interrupt */
38762306a36Sopenharmony_ci	if (hprt0 & HPRT0_OVRCURRCHG) {
38862306a36Sopenharmony_ci		dwc2_writel(hsotg, hprt0_modify | HPRT0_OVRCURRCHG,
38962306a36Sopenharmony_ci			    HPRT0);
39062306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
39162306a36Sopenharmony_ci			 "  --Port Interrupt HPRT0=0x%08x Port Overcurrent Changed--\n",
39262306a36Sopenharmony_ci			 hprt0);
39362306a36Sopenharmony_ci		hsotg->flags.b.port_over_current_change = 1;
39462306a36Sopenharmony_ci	}
39562306a36Sopenharmony_ci}
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci/*
39862306a36Sopenharmony_ci * Gets the actual length of a transfer after the transfer halts. halt_status
39962306a36Sopenharmony_ci * holds the reason for the halt.
40062306a36Sopenharmony_ci *
40162306a36Sopenharmony_ci * For IN transfers where halt_status is DWC2_HC_XFER_COMPLETE, *short_read
40262306a36Sopenharmony_ci * is set to 1 upon return if less than the requested number of bytes were
40362306a36Sopenharmony_ci * transferred. short_read may also be NULL on entry, in which case it remains
40462306a36Sopenharmony_ci * unchanged.
40562306a36Sopenharmony_ci */
40662306a36Sopenharmony_cistatic u32 dwc2_get_actual_xfer_length(struct dwc2_hsotg *hsotg,
40762306a36Sopenharmony_ci				       struct dwc2_host_chan *chan, int chnum,
40862306a36Sopenharmony_ci				       struct dwc2_qtd *qtd,
40962306a36Sopenharmony_ci				       enum dwc2_halt_status halt_status,
41062306a36Sopenharmony_ci				       int *short_read)
41162306a36Sopenharmony_ci{
41262306a36Sopenharmony_ci	u32 hctsiz, count, length;
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	if (halt_status == DWC2_HC_XFER_COMPLETE) {
41762306a36Sopenharmony_ci		if (chan->ep_is_in) {
41862306a36Sopenharmony_ci			count = (hctsiz & TSIZ_XFERSIZE_MASK) >>
41962306a36Sopenharmony_ci				TSIZ_XFERSIZE_SHIFT;
42062306a36Sopenharmony_ci			length = chan->xfer_len - count;
42162306a36Sopenharmony_ci			if (short_read)
42262306a36Sopenharmony_ci				*short_read = (count != 0);
42362306a36Sopenharmony_ci		} else if (chan->qh->do_split) {
42462306a36Sopenharmony_ci			length = qtd->ssplit_out_xfer_count;
42562306a36Sopenharmony_ci		} else {
42662306a36Sopenharmony_ci			length = chan->xfer_len;
42762306a36Sopenharmony_ci		}
42862306a36Sopenharmony_ci	} else {
42962306a36Sopenharmony_ci		/*
43062306a36Sopenharmony_ci		 * Must use the hctsiz.pktcnt field to determine how much data
43162306a36Sopenharmony_ci		 * has been transferred. This field reflects the number of
43262306a36Sopenharmony_ci		 * packets that have been transferred via the USB. This is
43362306a36Sopenharmony_ci		 * always an integral number of packets if the transfer was
43462306a36Sopenharmony_ci		 * halted before its normal completion. (Can't use the
43562306a36Sopenharmony_ci		 * hctsiz.xfersize field because that reflects the number of
43662306a36Sopenharmony_ci		 * bytes transferred via the AHB, not the USB).
43762306a36Sopenharmony_ci		 */
43862306a36Sopenharmony_ci		count = (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT;
43962306a36Sopenharmony_ci		length = (chan->start_pkt_count - count) * chan->max_packet;
44062306a36Sopenharmony_ci	}
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	return length;
44362306a36Sopenharmony_ci}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci/**
44662306a36Sopenharmony_ci * dwc2_update_urb_state() - Updates the state of the URB after a Transfer
44762306a36Sopenharmony_ci * Complete interrupt on the host channel. Updates the actual_length field
44862306a36Sopenharmony_ci * of the URB based on the number of bytes transferred via the host channel.
44962306a36Sopenharmony_ci * Sets the URB status if the data transfer is finished.
45062306a36Sopenharmony_ci *
45162306a36Sopenharmony_ci * @hsotg: Programming view of the DWC_otg controller
45262306a36Sopenharmony_ci * @chan: Programming view of host channel
45362306a36Sopenharmony_ci * @chnum: Channel number
45462306a36Sopenharmony_ci * @urb: Processing URB
45562306a36Sopenharmony_ci * @qtd: Queue transfer descriptor
45662306a36Sopenharmony_ci *
45762306a36Sopenharmony_ci * Return: 1 if the data transfer specified by the URB is completely finished,
45862306a36Sopenharmony_ci * 0 otherwise
45962306a36Sopenharmony_ci */
46062306a36Sopenharmony_cistatic int dwc2_update_urb_state(struct dwc2_hsotg *hsotg,
46162306a36Sopenharmony_ci				 struct dwc2_host_chan *chan, int chnum,
46262306a36Sopenharmony_ci				 struct dwc2_hcd_urb *urb,
46362306a36Sopenharmony_ci				 struct dwc2_qtd *qtd)
46462306a36Sopenharmony_ci{
46562306a36Sopenharmony_ci	u32 hctsiz;
46662306a36Sopenharmony_ci	int xfer_done = 0;
46762306a36Sopenharmony_ci	int short_read = 0;
46862306a36Sopenharmony_ci	int xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
46962306a36Sopenharmony_ci						      DWC2_HC_XFER_COMPLETE,
47062306a36Sopenharmony_ci						      &short_read);
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	if (urb->actual_length + xfer_length > urb->length) {
47362306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "%s(): trimming xfer length\n", __func__);
47462306a36Sopenharmony_ci		xfer_length = urb->length - urb->actual_length;
47562306a36Sopenharmony_ci	}
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "urb->actual_length=%d xfer_length=%d\n",
47862306a36Sopenharmony_ci		 urb->actual_length, xfer_length);
47962306a36Sopenharmony_ci	urb->actual_length += xfer_length;
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	if (xfer_length && chan->ep_type == USB_ENDPOINT_XFER_BULK &&
48262306a36Sopenharmony_ci	    (urb->flags & URB_SEND_ZERO_PACKET) &&
48362306a36Sopenharmony_ci	    urb->actual_length >= urb->length &&
48462306a36Sopenharmony_ci	    !(urb->length % chan->max_packet)) {
48562306a36Sopenharmony_ci		xfer_done = 0;
48662306a36Sopenharmony_ci	} else if (short_read || urb->actual_length >= urb->length) {
48762306a36Sopenharmony_ci		xfer_done = 1;
48862306a36Sopenharmony_ci		urb->status = 0;
48962306a36Sopenharmony_ci	}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
49262306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
49362306a36Sopenharmony_ci		 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
49462306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  chan->xfer_len %d\n", chan->xfer_len);
49562306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  hctsiz.xfersize %d\n",
49662306a36Sopenharmony_ci		 (hctsiz & TSIZ_XFERSIZE_MASK) >> TSIZ_XFERSIZE_SHIFT);
49762306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  urb->transfer_buffer_length %d\n", urb->length);
49862306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  urb->actual_length %d\n", urb->actual_length);
49962306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  short_read %d, xfer_done %d\n", short_read,
50062306a36Sopenharmony_ci		 xfer_done);
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	return xfer_done;
50362306a36Sopenharmony_ci}
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci/*
50662306a36Sopenharmony_ci * Save the starting data toggle for the next transfer. The data toggle is
50762306a36Sopenharmony_ci * saved in the QH for non-control transfers and it's saved in the QTD for
50862306a36Sopenharmony_ci * control transfers.
50962306a36Sopenharmony_ci */
51062306a36Sopenharmony_civoid dwc2_hcd_save_data_toggle(struct dwc2_hsotg *hsotg,
51162306a36Sopenharmony_ci			       struct dwc2_host_chan *chan, int chnum,
51262306a36Sopenharmony_ci			       struct dwc2_qtd *qtd)
51362306a36Sopenharmony_ci{
51462306a36Sopenharmony_ci	u32 hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
51562306a36Sopenharmony_ci	u32 pid = (hctsiz & TSIZ_SC_MC_PID_MASK) >> TSIZ_SC_MC_PID_SHIFT;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	if (chan->ep_type != USB_ENDPOINT_XFER_CONTROL) {
51862306a36Sopenharmony_ci		if (WARN(!chan || !chan->qh,
51962306a36Sopenharmony_ci			 "chan->qh must be specified for non-control eps\n"))
52062306a36Sopenharmony_ci			return;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci		if (pid == TSIZ_SC_MC_PID_DATA0)
52362306a36Sopenharmony_ci			chan->qh->data_toggle = DWC2_HC_PID_DATA0;
52462306a36Sopenharmony_ci		else
52562306a36Sopenharmony_ci			chan->qh->data_toggle = DWC2_HC_PID_DATA1;
52662306a36Sopenharmony_ci	} else {
52762306a36Sopenharmony_ci		if (WARN(!qtd,
52862306a36Sopenharmony_ci			 "qtd must be specified for control eps\n"))
52962306a36Sopenharmony_ci			return;
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci		if (pid == TSIZ_SC_MC_PID_DATA0)
53262306a36Sopenharmony_ci			qtd->data_toggle = DWC2_HC_PID_DATA0;
53362306a36Sopenharmony_ci		else
53462306a36Sopenharmony_ci			qtd->data_toggle = DWC2_HC_PID_DATA1;
53562306a36Sopenharmony_ci	}
53662306a36Sopenharmony_ci}
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci/**
53962306a36Sopenharmony_ci * dwc2_update_isoc_urb_state() - Updates the state of an Isochronous URB when
54062306a36Sopenharmony_ci * the transfer is stopped for any reason. The fields of the current entry in
54162306a36Sopenharmony_ci * the frame descriptor array are set based on the transfer state and the input
54262306a36Sopenharmony_ci * halt_status. Completes the Isochronous URB if all the URB frames have been
54362306a36Sopenharmony_ci * completed.
54462306a36Sopenharmony_ci *
54562306a36Sopenharmony_ci * @hsotg: Programming view of the DWC_otg controller
54662306a36Sopenharmony_ci * @chan: Programming view of host channel
54762306a36Sopenharmony_ci * @chnum: Channel number
54862306a36Sopenharmony_ci * @halt_status: Reason for halting a host channel
54962306a36Sopenharmony_ci * @qtd: Queue transfer descriptor
55062306a36Sopenharmony_ci *
55162306a36Sopenharmony_ci * Return: DWC2_HC_XFER_COMPLETE if there are more frames remaining to be
55262306a36Sopenharmony_ci * transferred in the URB. Otherwise return DWC2_HC_XFER_URB_COMPLETE.
55362306a36Sopenharmony_ci */
55462306a36Sopenharmony_cistatic enum dwc2_halt_status dwc2_update_isoc_urb_state(
55562306a36Sopenharmony_ci		struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan,
55662306a36Sopenharmony_ci		int chnum, struct dwc2_qtd *qtd,
55762306a36Sopenharmony_ci		enum dwc2_halt_status halt_status)
55862306a36Sopenharmony_ci{
55962306a36Sopenharmony_ci	struct dwc2_hcd_iso_packet_desc *frame_desc;
56062306a36Sopenharmony_ci	struct dwc2_hcd_urb *urb = qtd->urb;
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	if (!urb)
56362306a36Sopenharmony_ci		return DWC2_HC_XFER_NO_HALT_STATUS;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	frame_desc = &urb->iso_descs[qtd->isoc_frame_index];
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	switch (halt_status) {
56862306a36Sopenharmony_ci	case DWC2_HC_XFER_COMPLETE:
56962306a36Sopenharmony_ci		frame_desc->status = 0;
57062306a36Sopenharmony_ci		frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
57162306a36Sopenharmony_ci					chan, chnum, qtd, halt_status, NULL);
57262306a36Sopenharmony_ci		break;
57362306a36Sopenharmony_ci	case DWC2_HC_XFER_FRAME_OVERRUN:
57462306a36Sopenharmony_ci		urb->error_count++;
57562306a36Sopenharmony_ci		if (chan->ep_is_in)
57662306a36Sopenharmony_ci			frame_desc->status = -ENOSR;
57762306a36Sopenharmony_ci		else
57862306a36Sopenharmony_ci			frame_desc->status = -ECOMM;
57962306a36Sopenharmony_ci		frame_desc->actual_length = 0;
58062306a36Sopenharmony_ci		break;
58162306a36Sopenharmony_ci	case DWC2_HC_XFER_BABBLE_ERR:
58262306a36Sopenharmony_ci		urb->error_count++;
58362306a36Sopenharmony_ci		frame_desc->status = -EOVERFLOW;
58462306a36Sopenharmony_ci		/* Don't need to update actual_length in this case */
58562306a36Sopenharmony_ci		break;
58662306a36Sopenharmony_ci	case DWC2_HC_XFER_XACT_ERR:
58762306a36Sopenharmony_ci		urb->error_count++;
58862306a36Sopenharmony_ci		frame_desc->status = -EPROTO;
58962306a36Sopenharmony_ci		frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
59062306a36Sopenharmony_ci					chan, chnum, qtd, halt_status, NULL);
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci		/* Skip whole frame */
59362306a36Sopenharmony_ci		if (chan->qh->do_split &&
59462306a36Sopenharmony_ci		    chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
59562306a36Sopenharmony_ci		    hsotg->params.host_dma) {
59662306a36Sopenharmony_ci			qtd->complete_split = 0;
59762306a36Sopenharmony_ci			qtd->isoc_split_offset = 0;
59862306a36Sopenharmony_ci		}
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci		break;
60162306a36Sopenharmony_ci	default:
60262306a36Sopenharmony_ci		dev_err(hsotg->dev, "Unhandled halt_status (%d)\n",
60362306a36Sopenharmony_ci			halt_status);
60462306a36Sopenharmony_ci		break;
60562306a36Sopenharmony_ci	}
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	if (++qtd->isoc_frame_index == urb->packet_count) {
60862306a36Sopenharmony_ci		/*
60962306a36Sopenharmony_ci		 * urb->status is not used for isoc transfers. The individual
61062306a36Sopenharmony_ci		 * frame_desc statuses are used instead.
61162306a36Sopenharmony_ci		 */
61262306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, 0);
61362306a36Sopenharmony_ci		halt_status = DWC2_HC_XFER_URB_COMPLETE;
61462306a36Sopenharmony_ci	} else {
61562306a36Sopenharmony_ci		halt_status = DWC2_HC_XFER_COMPLETE;
61662306a36Sopenharmony_ci	}
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	return halt_status;
61962306a36Sopenharmony_ci}
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci/*
62262306a36Sopenharmony_ci * Frees the first QTD in the QH's list if free_qtd is 1. For non-periodic
62362306a36Sopenharmony_ci * QHs, removes the QH from the active non-periodic schedule. If any QTDs are
62462306a36Sopenharmony_ci * still linked to the QH, the QH is added to the end of the inactive
62562306a36Sopenharmony_ci * non-periodic schedule. For periodic QHs, removes the QH from the periodic
62662306a36Sopenharmony_ci * schedule if no more QTDs are linked to the QH.
62762306a36Sopenharmony_ci */
62862306a36Sopenharmony_cistatic void dwc2_deactivate_qh(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
62962306a36Sopenharmony_ci			       int free_qtd)
63062306a36Sopenharmony_ci{
63162306a36Sopenharmony_ci	int continue_split = 0;
63262306a36Sopenharmony_ci	struct dwc2_qtd *qtd;
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_ci	if (dbg_qh(qh))
63562306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "  %s(%p,%p,%d)\n", __func__,
63662306a36Sopenharmony_ci			 hsotg, qh, free_qtd);
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	if (list_empty(&qh->qtd_list)) {
63962306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "## QTD list empty ##\n");
64062306a36Sopenharmony_ci		goto no_qtd;
64162306a36Sopenharmony_ci	}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	qtd = list_first_entry(&qh->qtd_list, struct dwc2_qtd, qtd_list_entry);
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	if (qtd->complete_split)
64662306a36Sopenharmony_ci		continue_split = 1;
64762306a36Sopenharmony_ci	else if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_MID ||
64862306a36Sopenharmony_ci		 qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_END)
64962306a36Sopenharmony_ci		continue_split = 1;
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	if (free_qtd) {
65262306a36Sopenharmony_ci		dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
65362306a36Sopenharmony_ci		continue_split = 0;
65462306a36Sopenharmony_ci	}
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cino_qtd:
65762306a36Sopenharmony_ci	qh->channel = NULL;
65862306a36Sopenharmony_ci	dwc2_hcd_qh_deactivate(hsotg, qh, continue_split);
65962306a36Sopenharmony_ci}
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci/**
66262306a36Sopenharmony_ci * dwc2_release_channel() - Releases a host channel for use by other transfers
66362306a36Sopenharmony_ci *
66462306a36Sopenharmony_ci * @hsotg:       The HCD state structure
66562306a36Sopenharmony_ci * @chan:        The host channel to release
66662306a36Sopenharmony_ci * @qtd:         The QTD associated with the host channel. This QTD may be
66762306a36Sopenharmony_ci *               freed if the transfer is complete or an error has occurred.
66862306a36Sopenharmony_ci * @halt_status: Reason the channel is being released. This status
66962306a36Sopenharmony_ci *               determines the actions taken by this function.
67062306a36Sopenharmony_ci *
67162306a36Sopenharmony_ci * Also attempts to select and queue more transactions since at least one host
67262306a36Sopenharmony_ci * channel is available.
67362306a36Sopenharmony_ci */
67462306a36Sopenharmony_cistatic void dwc2_release_channel(struct dwc2_hsotg *hsotg,
67562306a36Sopenharmony_ci				 struct dwc2_host_chan *chan,
67662306a36Sopenharmony_ci				 struct dwc2_qtd *qtd,
67762306a36Sopenharmony_ci				 enum dwc2_halt_status halt_status)
67862306a36Sopenharmony_ci{
67962306a36Sopenharmony_ci	enum dwc2_transaction_type tr_type;
68062306a36Sopenharmony_ci	u32 haintmsk;
68162306a36Sopenharmony_ci	int free_qtd = 0;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	if (dbg_hc(chan))
68462306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "  %s: channel %d, halt_status %d\n",
68562306a36Sopenharmony_ci			 __func__, chan->hc_num, halt_status);
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	switch (halt_status) {
68862306a36Sopenharmony_ci	case DWC2_HC_XFER_URB_COMPLETE:
68962306a36Sopenharmony_ci		free_qtd = 1;
69062306a36Sopenharmony_ci		break;
69162306a36Sopenharmony_ci	case DWC2_HC_XFER_AHB_ERR:
69262306a36Sopenharmony_ci	case DWC2_HC_XFER_STALL:
69362306a36Sopenharmony_ci	case DWC2_HC_XFER_BABBLE_ERR:
69462306a36Sopenharmony_ci		free_qtd = 1;
69562306a36Sopenharmony_ci		break;
69662306a36Sopenharmony_ci	case DWC2_HC_XFER_XACT_ERR:
69762306a36Sopenharmony_ci		if (qtd && qtd->error_count >= 3) {
69862306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
69962306a36Sopenharmony_ci				 "  Complete URB with transaction error\n");
70062306a36Sopenharmony_ci			free_qtd = 1;
70162306a36Sopenharmony_ci			dwc2_host_complete(hsotg, qtd, -EPROTO);
70262306a36Sopenharmony_ci		}
70362306a36Sopenharmony_ci		break;
70462306a36Sopenharmony_ci	case DWC2_HC_XFER_URB_DEQUEUE:
70562306a36Sopenharmony_ci		/*
70662306a36Sopenharmony_ci		 * The QTD has already been removed and the QH has been
70762306a36Sopenharmony_ci		 * deactivated. Don't want to do anything except release the
70862306a36Sopenharmony_ci		 * host channel and try to queue more transfers.
70962306a36Sopenharmony_ci		 */
71062306a36Sopenharmony_ci		goto cleanup;
71162306a36Sopenharmony_ci	case DWC2_HC_XFER_PERIODIC_INCOMPLETE:
71262306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "  Complete URB with I/O error\n");
71362306a36Sopenharmony_ci		free_qtd = 1;
71462306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, -EIO);
71562306a36Sopenharmony_ci		break;
71662306a36Sopenharmony_ci	case DWC2_HC_XFER_NO_HALT_STATUS:
71762306a36Sopenharmony_ci	default:
71862306a36Sopenharmony_ci		break;
71962306a36Sopenharmony_ci	}
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	dwc2_deactivate_qh(hsotg, chan->qh, free_qtd);
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_cicleanup:
72462306a36Sopenharmony_ci	/*
72562306a36Sopenharmony_ci	 * Release the host channel for use by other transfers. The cleanup
72662306a36Sopenharmony_ci	 * function clears the channel interrupt enables and conditions, so
72762306a36Sopenharmony_ci	 * there's no need to clear the Channel Halted interrupt separately.
72862306a36Sopenharmony_ci	 */
72962306a36Sopenharmony_ci	if (!list_empty(&chan->hc_list_entry))
73062306a36Sopenharmony_ci		list_del(&chan->hc_list_entry);
73162306a36Sopenharmony_ci	dwc2_hc_cleanup(hsotg, chan);
73262306a36Sopenharmony_ci	list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list);
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	if (hsotg->params.uframe_sched) {
73562306a36Sopenharmony_ci		hsotg->available_host_channels++;
73662306a36Sopenharmony_ci	} else {
73762306a36Sopenharmony_ci		switch (chan->ep_type) {
73862306a36Sopenharmony_ci		case USB_ENDPOINT_XFER_CONTROL:
73962306a36Sopenharmony_ci		case USB_ENDPOINT_XFER_BULK:
74062306a36Sopenharmony_ci			hsotg->non_periodic_channels--;
74162306a36Sopenharmony_ci			break;
74262306a36Sopenharmony_ci		default:
74362306a36Sopenharmony_ci			/*
74462306a36Sopenharmony_ci			 * Don't release reservations for periodic channels
74562306a36Sopenharmony_ci			 * here. That's done when a periodic transfer is
74662306a36Sopenharmony_ci			 * descheduled (i.e. when the QH is removed from the
74762306a36Sopenharmony_ci			 * periodic schedule).
74862306a36Sopenharmony_ci			 */
74962306a36Sopenharmony_ci			break;
75062306a36Sopenharmony_ci		}
75162306a36Sopenharmony_ci	}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	haintmsk = dwc2_readl(hsotg, HAINTMSK);
75462306a36Sopenharmony_ci	haintmsk &= ~(1 << chan->hc_num);
75562306a36Sopenharmony_ci	dwc2_writel(hsotg, haintmsk, HAINTMSK);
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	/* Try to queue more transfers now that there's a free channel */
75862306a36Sopenharmony_ci	tr_type = dwc2_hcd_select_transactions(hsotg);
75962306a36Sopenharmony_ci	if (tr_type != DWC2_TRANSACTION_NONE)
76062306a36Sopenharmony_ci		dwc2_hcd_queue_transactions(hsotg, tr_type);
76162306a36Sopenharmony_ci}
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci/*
76462306a36Sopenharmony_ci * Halts a host channel. If the channel cannot be halted immediately because
76562306a36Sopenharmony_ci * the request queue is full, this function ensures that the FIFO empty
76662306a36Sopenharmony_ci * interrupt for the appropriate queue is enabled so that the halt request can
76762306a36Sopenharmony_ci * be queued when there is space in the request queue.
76862306a36Sopenharmony_ci *
76962306a36Sopenharmony_ci * This function may also be called in DMA mode. In that case, the channel is
77062306a36Sopenharmony_ci * simply released since the core always halts the channel automatically in
77162306a36Sopenharmony_ci * DMA mode.
77262306a36Sopenharmony_ci */
77362306a36Sopenharmony_cistatic void dwc2_halt_channel(struct dwc2_hsotg *hsotg,
77462306a36Sopenharmony_ci			      struct dwc2_host_chan *chan, struct dwc2_qtd *qtd,
77562306a36Sopenharmony_ci			      enum dwc2_halt_status halt_status)
77662306a36Sopenharmony_ci{
77762306a36Sopenharmony_ci	if (dbg_hc(chan))
77862306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "%s()\n", __func__);
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	if (hsotg->params.host_dma) {
78162306a36Sopenharmony_ci		if (dbg_hc(chan))
78262306a36Sopenharmony_ci			dev_vdbg(hsotg->dev, "DMA enabled\n");
78362306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd, halt_status);
78462306a36Sopenharmony_ci		return;
78562306a36Sopenharmony_ci	}
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	/* Slave mode processing */
78862306a36Sopenharmony_ci	dwc2_hc_halt(hsotg, chan, halt_status);
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	if (chan->halt_on_queue) {
79162306a36Sopenharmony_ci		u32 gintmsk;
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "Halt on queue\n");
79462306a36Sopenharmony_ci		if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
79562306a36Sopenharmony_ci		    chan->ep_type == USB_ENDPOINT_XFER_BULK) {
79662306a36Sopenharmony_ci			dev_vdbg(hsotg->dev, "control/bulk\n");
79762306a36Sopenharmony_ci			/*
79862306a36Sopenharmony_ci			 * Make sure the Non-periodic Tx FIFO empty interrupt
79962306a36Sopenharmony_ci			 * is enabled so that the non-periodic schedule will
80062306a36Sopenharmony_ci			 * be processed
80162306a36Sopenharmony_ci			 */
80262306a36Sopenharmony_ci			gintmsk = dwc2_readl(hsotg, GINTMSK);
80362306a36Sopenharmony_ci			gintmsk |= GINTSTS_NPTXFEMP;
80462306a36Sopenharmony_ci			dwc2_writel(hsotg, gintmsk, GINTMSK);
80562306a36Sopenharmony_ci		} else {
80662306a36Sopenharmony_ci			dev_vdbg(hsotg->dev, "isoc/intr\n");
80762306a36Sopenharmony_ci			/*
80862306a36Sopenharmony_ci			 * Move the QH from the periodic queued schedule to
80962306a36Sopenharmony_ci			 * the periodic assigned schedule. This allows the
81062306a36Sopenharmony_ci			 * halt to be queued when the periodic schedule is
81162306a36Sopenharmony_ci			 * processed.
81262306a36Sopenharmony_ci			 */
81362306a36Sopenharmony_ci			list_move_tail(&chan->qh->qh_list_entry,
81462306a36Sopenharmony_ci				       &hsotg->periodic_sched_assigned);
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci			/*
81762306a36Sopenharmony_ci			 * Make sure the Periodic Tx FIFO Empty interrupt is
81862306a36Sopenharmony_ci			 * enabled so that the periodic schedule will be
81962306a36Sopenharmony_ci			 * processed
82062306a36Sopenharmony_ci			 */
82162306a36Sopenharmony_ci			gintmsk = dwc2_readl(hsotg, GINTMSK);
82262306a36Sopenharmony_ci			gintmsk |= GINTSTS_PTXFEMP;
82362306a36Sopenharmony_ci			dwc2_writel(hsotg, gintmsk, GINTMSK);
82462306a36Sopenharmony_ci		}
82562306a36Sopenharmony_ci	}
82662306a36Sopenharmony_ci}
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci/*
82962306a36Sopenharmony_ci * Performs common cleanup for non-periodic transfers after a Transfer
83062306a36Sopenharmony_ci * Complete interrupt. This function should be called after any endpoint type
83162306a36Sopenharmony_ci * specific handling is finished to release the host channel.
83262306a36Sopenharmony_ci */
83362306a36Sopenharmony_cistatic void dwc2_complete_non_periodic_xfer(struct dwc2_hsotg *hsotg,
83462306a36Sopenharmony_ci					    struct dwc2_host_chan *chan,
83562306a36Sopenharmony_ci					    int chnum, struct dwc2_qtd *qtd,
83662306a36Sopenharmony_ci					    enum dwc2_halt_status halt_status)
83762306a36Sopenharmony_ci{
83862306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "%s()\n", __func__);
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	qtd->error_count = 0;
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci	if (chan->hcint & HCINTMSK_NYET) {
84362306a36Sopenharmony_ci		/*
84462306a36Sopenharmony_ci		 * Got a NYET on the last transaction of the transfer. This
84562306a36Sopenharmony_ci		 * means that the endpoint should be in the PING state at the
84662306a36Sopenharmony_ci		 * beginning of the next transfer.
84762306a36Sopenharmony_ci		 */
84862306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "got NYET\n");
84962306a36Sopenharmony_ci		chan->qh->ping_state = 1;
85062306a36Sopenharmony_ci	}
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci	/*
85362306a36Sopenharmony_ci	 * Always halt and release the host channel to make it available for
85462306a36Sopenharmony_ci	 * more transfers. There may still be more phases for a control
85562306a36Sopenharmony_ci	 * transfer or more data packets for a bulk transfer at this point,
85662306a36Sopenharmony_ci	 * but the host channel is still halted. A channel will be reassigned
85762306a36Sopenharmony_ci	 * to the transfer when the non-periodic schedule is processed after
85862306a36Sopenharmony_ci	 * the channel is released. This allows transactions to be queued
85962306a36Sopenharmony_ci	 * properly via dwc2_hcd_queue_transactions, which also enables the
86062306a36Sopenharmony_ci	 * Tx FIFO Empty interrupt if necessary.
86162306a36Sopenharmony_ci	 */
86262306a36Sopenharmony_ci	if (chan->ep_is_in) {
86362306a36Sopenharmony_ci		/*
86462306a36Sopenharmony_ci		 * IN transfers in Slave mode require an explicit disable to
86562306a36Sopenharmony_ci		 * halt the channel. (In DMA mode, this call simply releases
86662306a36Sopenharmony_ci		 * the channel.)
86762306a36Sopenharmony_ci		 */
86862306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
86962306a36Sopenharmony_ci	} else {
87062306a36Sopenharmony_ci		/*
87162306a36Sopenharmony_ci		 * The channel is automatically disabled by the core for OUT
87262306a36Sopenharmony_ci		 * transfers in Slave mode
87362306a36Sopenharmony_ci		 */
87462306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd, halt_status);
87562306a36Sopenharmony_ci	}
87662306a36Sopenharmony_ci}
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ci/*
87962306a36Sopenharmony_ci * Performs common cleanup for periodic transfers after a Transfer Complete
88062306a36Sopenharmony_ci * interrupt. This function should be called after any endpoint type specific
88162306a36Sopenharmony_ci * handling is finished to release the host channel.
88262306a36Sopenharmony_ci */
88362306a36Sopenharmony_cistatic void dwc2_complete_periodic_xfer(struct dwc2_hsotg *hsotg,
88462306a36Sopenharmony_ci					struct dwc2_host_chan *chan, int chnum,
88562306a36Sopenharmony_ci					struct dwc2_qtd *qtd,
88662306a36Sopenharmony_ci					enum dwc2_halt_status halt_status)
88762306a36Sopenharmony_ci{
88862306a36Sopenharmony_ci	u32 hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci	qtd->error_count = 0;
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	if (!chan->ep_is_in || (hctsiz & TSIZ_PKTCNT_MASK) == 0)
89362306a36Sopenharmony_ci		/* Core halts channel in these cases */
89462306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd, halt_status);
89562306a36Sopenharmony_ci	else
89662306a36Sopenharmony_ci		/* Flush any outstanding requests from the Tx queue */
89762306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
89862306a36Sopenharmony_ci}
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cistatic int dwc2_xfercomp_isoc_split_in(struct dwc2_hsotg *hsotg,
90162306a36Sopenharmony_ci				       struct dwc2_host_chan *chan, int chnum,
90262306a36Sopenharmony_ci				       struct dwc2_qtd *qtd)
90362306a36Sopenharmony_ci{
90462306a36Sopenharmony_ci	struct dwc2_hcd_iso_packet_desc *frame_desc;
90562306a36Sopenharmony_ci	u32 len;
90662306a36Sopenharmony_ci	u32 hctsiz;
90762306a36Sopenharmony_ci	u32 pid;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	if (!qtd->urb)
91062306a36Sopenharmony_ci		return 0;
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index];
91362306a36Sopenharmony_ci	len = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
91462306a36Sopenharmony_ci					  DWC2_HC_XFER_COMPLETE, NULL);
91562306a36Sopenharmony_ci	if (!len && !qtd->isoc_split_offset) {
91662306a36Sopenharmony_ci		qtd->complete_split = 0;
91762306a36Sopenharmony_ci		return 0;
91862306a36Sopenharmony_ci	}
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_ci	frame_desc->actual_length += len;
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	if (chan->align_buf) {
92362306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "non-aligned buffer\n");
92462306a36Sopenharmony_ci		dma_unmap_single(hsotg->dev, chan->qh->dw_align_buf_dma,
92562306a36Sopenharmony_ci				 DWC2_KMEM_UNALIGNED_BUF_SIZE, DMA_FROM_DEVICE);
92662306a36Sopenharmony_ci		memcpy(qtd->urb->buf + (chan->xfer_dma - qtd->urb->dma),
92762306a36Sopenharmony_ci		       chan->qh->dw_align_buf, len);
92862306a36Sopenharmony_ci	}
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_ci	qtd->isoc_split_offset += len;
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
93362306a36Sopenharmony_ci	pid = (hctsiz & TSIZ_SC_MC_PID_MASK) >> TSIZ_SC_MC_PID_SHIFT;
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	if (frame_desc->actual_length >= frame_desc->length || pid == 0) {
93662306a36Sopenharmony_ci		frame_desc->status = 0;
93762306a36Sopenharmony_ci		qtd->isoc_frame_index++;
93862306a36Sopenharmony_ci		qtd->complete_split = 0;
93962306a36Sopenharmony_ci		qtd->isoc_split_offset = 0;
94062306a36Sopenharmony_ci	}
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci	if (qtd->isoc_frame_index == qtd->urb->packet_count) {
94362306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, 0);
94462306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd,
94562306a36Sopenharmony_ci				     DWC2_HC_XFER_URB_COMPLETE);
94662306a36Sopenharmony_ci	} else {
94762306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd,
94862306a36Sopenharmony_ci				     DWC2_HC_XFER_NO_HALT_STATUS);
94962306a36Sopenharmony_ci	}
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_ci	return 1;	/* Indicates that channel released */
95262306a36Sopenharmony_ci}
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci/*
95562306a36Sopenharmony_ci * Handles a host channel Transfer Complete interrupt. This handler may be
95662306a36Sopenharmony_ci * called in either DMA mode or Slave mode.
95762306a36Sopenharmony_ci */
95862306a36Sopenharmony_cistatic void dwc2_hc_xfercomp_intr(struct dwc2_hsotg *hsotg,
95962306a36Sopenharmony_ci				  struct dwc2_host_chan *chan, int chnum,
96062306a36Sopenharmony_ci				  struct dwc2_qtd *qtd)
96162306a36Sopenharmony_ci{
96262306a36Sopenharmony_ci	struct dwc2_hcd_urb *urb = qtd->urb;
96362306a36Sopenharmony_ci	enum dwc2_halt_status halt_status = DWC2_HC_XFER_COMPLETE;
96462306a36Sopenharmony_ci	int pipe_type;
96562306a36Sopenharmony_ci	int urb_xfer_done;
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	if (dbg_hc(chan))
96862306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
96962306a36Sopenharmony_ci			 "--Host Channel %d Interrupt: Transfer Complete--\n",
97062306a36Sopenharmony_ci			 chnum);
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_ci	if (!urb)
97362306a36Sopenharmony_ci		goto handle_xfercomp_done;
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci	if (hsotg->params.dma_desc_enable) {
97862306a36Sopenharmony_ci		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum, halt_status);
97962306a36Sopenharmony_ci		if (pipe_type == USB_ENDPOINT_XFER_ISOC)
98062306a36Sopenharmony_ci			/* Do not disable the interrupt, just clear it */
98162306a36Sopenharmony_ci			return;
98262306a36Sopenharmony_ci		goto handle_xfercomp_done;
98362306a36Sopenharmony_ci	}
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_ci	/* Handle xfer complete on CSPLIT */
98662306a36Sopenharmony_ci	if (chan->qh->do_split) {
98762306a36Sopenharmony_ci		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
98862306a36Sopenharmony_ci		    hsotg->params.host_dma) {
98962306a36Sopenharmony_ci			if (qtd->complete_split &&
99062306a36Sopenharmony_ci			    dwc2_xfercomp_isoc_split_in(hsotg, chan, chnum,
99162306a36Sopenharmony_ci							qtd))
99262306a36Sopenharmony_ci				goto handle_xfercomp_done;
99362306a36Sopenharmony_ci		} else {
99462306a36Sopenharmony_ci			qtd->complete_split = 0;
99562306a36Sopenharmony_ci		}
99662306a36Sopenharmony_ci	}
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_ci	/* Update the QTD and URB states */
99962306a36Sopenharmony_ci	switch (pipe_type) {
100062306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_CONTROL:
100162306a36Sopenharmony_ci		switch (qtd->control_phase) {
100262306a36Sopenharmony_ci		case DWC2_CONTROL_SETUP:
100362306a36Sopenharmony_ci			if (urb->length > 0)
100462306a36Sopenharmony_ci				qtd->control_phase = DWC2_CONTROL_DATA;
100562306a36Sopenharmony_ci			else
100662306a36Sopenharmony_ci				qtd->control_phase = DWC2_CONTROL_STATUS;
100762306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
100862306a36Sopenharmony_ci				 "  Control setup transaction done\n");
100962306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_COMPLETE;
101062306a36Sopenharmony_ci			break;
101162306a36Sopenharmony_ci		case DWC2_CONTROL_DATA:
101262306a36Sopenharmony_ci			urb_xfer_done = dwc2_update_urb_state(hsotg, chan,
101362306a36Sopenharmony_ci							      chnum, urb, qtd);
101462306a36Sopenharmony_ci			if (urb_xfer_done) {
101562306a36Sopenharmony_ci				qtd->control_phase = DWC2_CONTROL_STATUS;
101662306a36Sopenharmony_ci				dev_vdbg(hsotg->dev,
101762306a36Sopenharmony_ci					 "  Control data transfer done\n");
101862306a36Sopenharmony_ci			} else {
101962306a36Sopenharmony_ci				dwc2_hcd_save_data_toggle(hsotg, chan, chnum,
102062306a36Sopenharmony_ci							  qtd);
102162306a36Sopenharmony_ci			}
102262306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_COMPLETE;
102362306a36Sopenharmony_ci			break;
102462306a36Sopenharmony_ci		case DWC2_CONTROL_STATUS:
102562306a36Sopenharmony_ci			dev_vdbg(hsotg->dev, "  Control transfer complete\n");
102662306a36Sopenharmony_ci			if (urb->status == -EINPROGRESS)
102762306a36Sopenharmony_ci				urb->status = 0;
102862306a36Sopenharmony_ci			dwc2_host_complete(hsotg, qtd, urb->status);
102962306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_URB_COMPLETE;
103062306a36Sopenharmony_ci			break;
103162306a36Sopenharmony_ci		}
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci		dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
103462306a36Sopenharmony_ci						halt_status);
103562306a36Sopenharmony_ci		break;
103662306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_BULK:
103762306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "  Bulk transfer complete\n");
103862306a36Sopenharmony_ci		urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
103962306a36Sopenharmony_ci						      qtd);
104062306a36Sopenharmony_ci		if (urb_xfer_done) {
104162306a36Sopenharmony_ci			dwc2_host_complete(hsotg, qtd, urb->status);
104262306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_URB_COMPLETE;
104362306a36Sopenharmony_ci		} else {
104462306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_COMPLETE;
104562306a36Sopenharmony_ci		}
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_ci		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
104862306a36Sopenharmony_ci		dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
104962306a36Sopenharmony_ci						halt_status);
105062306a36Sopenharmony_ci		break;
105162306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_INT:
105262306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "  Interrupt transfer complete\n");
105362306a36Sopenharmony_ci		urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
105462306a36Sopenharmony_ci						      qtd);
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci		/*
105762306a36Sopenharmony_ci		 * Interrupt URB is done on the first transfer complete
105862306a36Sopenharmony_ci		 * interrupt
105962306a36Sopenharmony_ci		 */
106062306a36Sopenharmony_ci		if (urb_xfer_done) {
106162306a36Sopenharmony_ci			dwc2_host_complete(hsotg, qtd, urb->status);
106262306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_URB_COMPLETE;
106362306a36Sopenharmony_ci		} else {
106462306a36Sopenharmony_ci			halt_status = DWC2_HC_XFER_COMPLETE;
106562306a36Sopenharmony_ci		}
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_ci		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
106862306a36Sopenharmony_ci		dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
106962306a36Sopenharmony_ci					    halt_status);
107062306a36Sopenharmony_ci		break;
107162306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_ISOC:
107262306a36Sopenharmony_ci		if (dbg_perio())
107362306a36Sopenharmony_ci			dev_vdbg(hsotg->dev, "  Isochronous transfer complete\n");
107462306a36Sopenharmony_ci		if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_ALL)
107562306a36Sopenharmony_ci			halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
107662306a36Sopenharmony_ci							chnum, qtd,
107762306a36Sopenharmony_ci							DWC2_HC_XFER_COMPLETE);
107862306a36Sopenharmony_ci		dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
107962306a36Sopenharmony_ci					    halt_status);
108062306a36Sopenharmony_ci		break;
108162306a36Sopenharmony_ci	}
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_cihandle_xfercomp_done:
108462306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_XFERCOMPL);
108562306a36Sopenharmony_ci}
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_ci/*
108862306a36Sopenharmony_ci * Handles a host channel STALL interrupt. This handler may be called in
108962306a36Sopenharmony_ci * either DMA mode or Slave mode.
109062306a36Sopenharmony_ci */
109162306a36Sopenharmony_cistatic void dwc2_hc_stall_intr(struct dwc2_hsotg *hsotg,
109262306a36Sopenharmony_ci			       struct dwc2_host_chan *chan, int chnum,
109362306a36Sopenharmony_ci			       struct dwc2_qtd *qtd)
109462306a36Sopenharmony_ci{
109562306a36Sopenharmony_ci	struct dwc2_hcd_urb *urb = qtd->urb;
109662306a36Sopenharmony_ci	int pipe_type;
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: STALL Received--\n",
109962306a36Sopenharmony_ci		chnum);
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_ci	if (hsotg->params.dma_desc_enable) {
110262306a36Sopenharmony_ci		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
110362306a36Sopenharmony_ci					    DWC2_HC_XFER_STALL);
110462306a36Sopenharmony_ci		goto handle_stall_done;
110562306a36Sopenharmony_ci	}
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ci	if (!urb)
110862306a36Sopenharmony_ci		goto handle_stall_halt;
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_ci	pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci	if (pipe_type == USB_ENDPOINT_XFER_CONTROL)
111362306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, -EPIPE);
111462306a36Sopenharmony_ci
111562306a36Sopenharmony_ci	if (pipe_type == USB_ENDPOINT_XFER_BULK ||
111662306a36Sopenharmony_ci	    pipe_type == USB_ENDPOINT_XFER_INT) {
111762306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, -EPIPE);
111862306a36Sopenharmony_ci		/*
111962306a36Sopenharmony_ci		 * USB protocol requires resetting the data toggle for bulk
112062306a36Sopenharmony_ci		 * and interrupt endpoints when a CLEAR_FEATURE(ENDPOINT_HALT)
112162306a36Sopenharmony_ci		 * setup command is issued to the endpoint. Anticipate the
112262306a36Sopenharmony_ci		 * CLEAR_FEATURE command since a STALL has occurred and reset
112362306a36Sopenharmony_ci		 * the data toggle now.
112462306a36Sopenharmony_ci		 */
112562306a36Sopenharmony_ci		chan->qh->data_toggle = 0;
112662306a36Sopenharmony_ci	}
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_cihandle_stall_halt:
112962306a36Sopenharmony_ci	dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_STALL);
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_cihandle_stall_done:
113262306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_STALL);
113362306a36Sopenharmony_ci}
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_ci/*
113662306a36Sopenharmony_ci * Updates the state of the URB when a transfer has been stopped due to an
113762306a36Sopenharmony_ci * abnormal condition before the transfer completes. Modifies the
113862306a36Sopenharmony_ci * actual_length field of the URB to reflect the number of bytes that have
113962306a36Sopenharmony_ci * actually been transferred via the host channel.
114062306a36Sopenharmony_ci */
114162306a36Sopenharmony_cistatic void dwc2_update_urb_state_abn(struct dwc2_hsotg *hsotg,
114262306a36Sopenharmony_ci				      struct dwc2_host_chan *chan, int chnum,
114362306a36Sopenharmony_ci				      struct dwc2_hcd_urb *urb,
114462306a36Sopenharmony_ci				      struct dwc2_qtd *qtd,
114562306a36Sopenharmony_ci				      enum dwc2_halt_status halt_status)
114662306a36Sopenharmony_ci{
114762306a36Sopenharmony_ci	u32 xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum,
114862306a36Sopenharmony_ci						      qtd, halt_status, NULL);
114962306a36Sopenharmony_ci	u32 hctsiz;
115062306a36Sopenharmony_ci
115162306a36Sopenharmony_ci	if (urb->actual_length + xfer_length > urb->length) {
115262306a36Sopenharmony_ci		dev_warn(hsotg->dev, "%s(): trimming xfer length\n", __func__);
115362306a36Sopenharmony_ci		xfer_length = urb->length - urb->actual_length;
115462306a36Sopenharmony_ci	}
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_ci	urb->actual_length += xfer_length;
115762306a36Sopenharmony_ci
115862306a36Sopenharmony_ci	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
115962306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
116062306a36Sopenharmony_ci		 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
116162306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  chan->start_pkt_count %d\n",
116262306a36Sopenharmony_ci		 chan->start_pkt_count);
116362306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  hctsiz.pktcnt %d\n",
116462306a36Sopenharmony_ci		 (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT);
116562306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  chan->max_packet %d\n", chan->max_packet);
116662306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  bytes_transferred %d\n",
116762306a36Sopenharmony_ci		 xfer_length);
116862306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  urb->actual_length %d\n",
116962306a36Sopenharmony_ci		 urb->actual_length);
117062306a36Sopenharmony_ci	dev_vdbg(hsotg->dev, "  urb->transfer_buffer_length %d\n",
117162306a36Sopenharmony_ci		 urb->length);
117262306a36Sopenharmony_ci}
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci/*
117562306a36Sopenharmony_ci * Handles a host channel NAK interrupt. This handler may be called in either
117662306a36Sopenharmony_ci * DMA mode or Slave mode.
117762306a36Sopenharmony_ci */
117862306a36Sopenharmony_cistatic void dwc2_hc_nak_intr(struct dwc2_hsotg *hsotg,
117962306a36Sopenharmony_ci			     struct dwc2_host_chan *chan, int chnum,
118062306a36Sopenharmony_ci			     struct dwc2_qtd *qtd)
118162306a36Sopenharmony_ci{
118262306a36Sopenharmony_ci	if (!qtd) {
118362306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "%s: qtd is NULL\n", __func__);
118462306a36Sopenharmony_ci		return;
118562306a36Sopenharmony_ci	}
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci	if (!qtd->urb) {
118862306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "%s: qtd->urb is NULL\n", __func__);
118962306a36Sopenharmony_ci		return;
119062306a36Sopenharmony_ci	}
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci	if (dbg_hc(chan))
119362306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NAK Received--\n",
119462306a36Sopenharmony_ci			 chnum);
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_ci	/*
119762306a36Sopenharmony_ci	 * Handle NAK for IN/OUT SSPLIT/CSPLIT transfers, bulk, control, and
119862306a36Sopenharmony_ci	 * interrupt. Re-start the SSPLIT transfer.
119962306a36Sopenharmony_ci	 *
120062306a36Sopenharmony_ci	 * Normally for non-periodic transfers we'll retry right away, but to
120162306a36Sopenharmony_ci	 * avoid interrupt storms we'll wait before retrying if we've got
120262306a36Sopenharmony_ci	 * several NAKs. If we didn't do this we'd retry directly from the
120362306a36Sopenharmony_ci	 * interrupt handler and could end up quickly getting another
120462306a36Sopenharmony_ci	 * interrupt (another NAK), which we'd retry. Note that we do not
120562306a36Sopenharmony_ci	 * delay retries for IN parts of control requests, as those are expected
120662306a36Sopenharmony_ci	 * to complete fairly quickly, and if we delay them we risk confusing
120762306a36Sopenharmony_ci	 * the device and cause it issue STALL.
120862306a36Sopenharmony_ci	 *
120962306a36Sopenharmony_ci	 * Note that in DMA mode software only gets involved to re-send NAKed
121062306a36Sopenharmony_ci	 * transfers for split transactions, so we only need to apply this
121162306a36Sopenharmony_ci	 * delaying logic when handling splits. In non-DMA mode presumably we
121262306a36Sopenharmony_ci	 * might want a similar delay if someone can demonstrate this problem
121362306a36Sopenharmony_ci	 * affects that code path too.
121462306a36Sopenharmony_ci	 */
121562306a36Sopenharmony_ci	if (chan->do_split) {
121662306a36Sopenharmony_ci		if (chan->complete_split)
121762306a36Sopenharmony_ci			qtd->error_count = 0;
121862306a36Sopenharmony_ci		qtd->complete_split = 0;
121962306a36Sopenharmony_ci		qtd->num_naks++;
122062306a36Sopenharmony_ci		qtd->qh->want_wait = qtd->num_naks >= DWC2_NAKS_BEFORE_DELAY &&
122162306a36Sopenharmony_ci				!(chan->ep_type == USB_ENDPOINT_XFER_CONTROL &&
122262306a36Sopenharmony_ci				  chan->ep_is_in);
122362306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
122462306a36Sopenharmony_ci		goto handle_nak_done;
122562306a36Sopenharmony_ci	}
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_ci	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
122862306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_CONTROL:
122962306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_BULK:
123062306a36Sopenharmony_ci		if (hsotg->params.host_dma && chan->ep_is_in) {
123162306a36Sopenharmony_ci			/*
123262306a36Sopenharmony_ci			 * NAK interrupts are enabled on bulk/control IN
123362306a36Sopenharmony_ci			 * transfers in DMA mode for the sole purpose of
123462306a36Sopenharmony_ci			 * resetting the error count after a transaction error
123562306a36Sopenharmony_ci			 * occurs. The core will continue transferring data.
123662306a36Sopenharmony_ci			 */
123762306a36Sopenharmony_ci			qtd->error_count = 0;
123862306a36Sopenharmony_ci			break;
123962306a36Sopenharmony_ci		}
124062306a36Sopenharmony_ci
124162306a36Sopenharmony_ci		/*
124262306a36Sopenharmony_ci		 * NAK interrupts normally occur during OUT transfers in DMA
124362306a36Sopenharmony_ci		 * or Slave mode. For IN transfers, more requests will be
124462306a36Sopenharmony_ci		 * queued as request queue space is available.
124562306a36Sopenharmony_ci		 */
124662306a36Sopenharmony_ci		qtd->error_count = 0;
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci		if (!chan->qh->ping_state) {
124962306a36Sopenharmony_ci			dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
125062306a36Sopenharmony_ci						  qtd, DWC2_HC_XFER_NAK);
125162306a36Sopenharmony_ci			dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci			if (chan->speed == USB_SPEED_HIGH)
125462306a36Sopenharmony_ci				chan->qh->ping_state = 1;
125562306a36Sopenharmony_ci		}
125662306a36Sopenharmony_ci
125762306a36Sopenharmony_ci		/*
125862306a36Sopenharmony_ci		 * Halt the channel so the transfer can be re-started from
125962306a36Sopenharmony_ci		 * the appropriate point or the PING protocol will
126062306a36Sopenharmony_ci		 * start/continue
126162306a36Sopenharmony_ci		 */
126262306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
126362306a36Sopenharmony_ci		break;
126462306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_INT:
126562306a36Sopenharmony_ci		qtd->error_count = 0;
126662306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
126762306a36Sopenharmony_ci		break;
126862306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_ISOC:
126962306a36Sopenharmony_ci		/* Should never get called for isochronous transfers */
127062306a36Sopenharmony_ci		dev_err(hsotg->dev, "NACK interrupt for ISOC transfer\n");
127162306a36Sopenharmony_ci		break;
127262306a36Sopenharmony_ci	}
127362306a36Sopenharmony_ci
127462306a36Sopenharmony_cihandle_nak_done:
127562306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_NAK);
127662306a36Sopenharmony_ci}
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_ci/*
127962306a36Sopenharmony_ci * Handles a host channel ACK interrupt. This interrupt is enabled when
128062306a36Sopenharmony_ci * performing the PING protocol in Slave mode, when errors occur during
128162306a36Sopenharmony_ci * either Slave mode or DMA mode, and during Start Split transactions.
128262306a36Sopenharmony_ci */
128362306a36Sopenharmony_cistatic void dwc2_hc_ack_intr(struct dwc2_hsotg *hsotg,
128462306a36Sopenharmony_ci			     struct dwc2_host_chan *chan, int chnum,
128562306a36Sopenharmony_ci			     struct dwc2_qtd *qtd)
128662306a36Sopenharmony_ci{
128762306a36Sopenharmony_ci	struct dwc2_hcd_iso_packet_desc *frame_desc;
128862306a36Sopenharmony_ci
128962306a36Sopenharmony_ci	if (dbg_hc(chan))
129062306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: ACK Received--\n",
129162306a36Sopenharmony_ci			 chnum);
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_ci	if (chan->do_split) {
129462306a36Sopenharmony_ci		/* Handle ACK on SSPLIT. ACK should not occur in CSPLIT. */
129562306a36Sopenharmony_ci		if (!chan->ep_is_in &&
129662306a36Sopenharmony_ci		    chan->data_pid_start != DWC2_HC_PID_SETUP)
129762306a36Sopenharmony_ci			qtd->ssplit_out_xfer_count = chan->xfer_len;
129862306a36Sopenharmony_ci
129962306a36Sopenharmony_ci		if (chan->ep_type != USB_ENDPOINT_XFER_ISOC || chan->ep_is_in) {
130062306a36Sopenharmony_ci			qtd->complete_split = 1;
130162306a36Sopenharmony_ci			dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
130262306a36Sopenharmony_ci		} else {
130362306a36Sopenharmony_ci			/* ISOC OUT */
130462306a36Sopenharmony_ci			switch (chan->xact_pos) {
130562306a36Sopenharmony_ci			case DWC2_HCSPLT_XACTPOS_ALL:
130662306a36Sopenharmony_ci				break;
130762306a36Sopenharmony_ci			case DWC2_HCSPLT_XACTPOS_END:
130862306a36Sopenharmony_ci				qtd->isoc_split_pos = DWC2_HCSPLT_XACTPOS_ALL;
130962306a36Sopenharmony_ci				qtd->isoc_split_offset = 0;
131062306a36Sopenharmony_ci				break;
131162306a36Sopenharmony_ci			case DWC2_HCSPLT_XACTPOS_BEGIN:
131262306a36Sopenharmony_ci			case DWC2_HCSPLT_XACTPOS_MID:
131362306a36Sopenharmony_ci				/*
131462306a36Sopenharmony_ci				 * For BEGIN or MID, calculate the length for
131562306a36Sopenharmony_ci				 * the next microframe to determine the correct
131662306a36Sopenharmony_ci				 * SSPLIT token, either MID or END
131762306a36Sopenharmony_ci				 */
131862306a36Sopenharmony_ci				frame_desc = &qtd->urb->iso_descs[
131962306a36Sopenharmony_ci						qtd->isoc_frame_index];
132062306a36Sopenharmony_ci				qtd->isoc_split_offset += 188;
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_ci				if (frame_desc->length - qtd->isoc_split_offset
132362306a36Sopenharmony_ci							<= 188)
132462306a36Sopenharmony_ci					qtd->isoc_split_pos =
132562306a36Sopenharmony_ci							DWC2_HCSPLT_XACTPOS_END;
132662306a36Sopenharmony_ci				else
132762306a36Sopenharmony_ci					qtd->isoc_split_pos =
132862306a36Sopenharmony_ci							DWC2_HCSPLT_XACTPOS_MID;
132962306a36Sopenharmony_ci				break;
133062306a36Sopenharmony_ci			}
133162306a36Sopenharmony_ci		}
133262306a36Sopenharmony_ci	} else {
133362306a36Sopenharmony_ci		qtd->error_count = 0;
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_ci		if (chan->qh->ping_state) {
133662306a36Sopenharmony_ci			chan->qh->ping_state = 0;
133762306a36Sopenharmony_ci			/*
133862306a36Sopenharmony_ci			 * Halt the channel so the transfer can be re-started
133962306a36Sopenharmony_ci			 * from the appropriate point. This only happens in
134062306a36Sopenharmony_ci			 * Slave mode. In DMA mode, the ping_state is cleared
134162306a36Sopenharmony_ci			 * when the transfer is started because the core
134262306a36Sopenharmony_ci			 * automatically executes the PING, then the transfer.
134362306a36Sopenharmony_ci			 */
134462306a36Sopenharmony_ci			dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
134562306a36Sopenharmony_ci		}
134662306a36Sopenharmony_ci	}
134762306a36Sopenharmony_ci
134862306a36Sopenharmony_ci	/*
134962306a36Sopenharmony_ci	 * If the ACK occurred when _not_ in the PING state, let the channel
135062306a36Sopenharmony_ci	 * continue transferring data after clearing the error count
135162306a36Sopenharmony_ci	 */
135262306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_ACK);
135362306a36Sopenharmony_ci}
135462306a36Sopenharmony_ci
135562306a36Sopenharmony_ci/*
135662306a36Sopenharmony_ci * Handles a host channel NYET interrupt. This interrupt should only occur on
135762306a36Sopenharmony_ci * Bulk and Control OUT endpoints and for complete split transactions. If a
135862306a36Sopenharmony_ci * NYET occurs at the same time as a Transfer Complete interrupt, it is
135962306a36Sopenharmony_ci * handled in the xfercomp interrupt handler, not here. This handler may be
136062306a36Sopenharmony_ci * called in either DMA mode or Slave mode.
136162306a36Sopenharmony_ci */
136262306a36Sopenharmony_cistatic void dwc2_hc_nyet_intr(struct dwc2_hsotg *hsotg,
136362306a36Sopenharmony_ci			      struct dwc2_host_chan *chan, int chnum,
136462306a36Sopenharmony_ci			      struct dwc2_qtd *qtd)
136562306a36Sopenharmony_ci{
136662306a36Sopenharmony_ci	if (dbg_hc(chan))
136762306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NYET Received--\n",
136862306a36Sopenharmony_ci			 chnum);
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_ci	/*
137162306a36Sopenharmony_ci	 * NYET on CSPLIT
137262306a36Sopenharmony_ci	 * re-do the CSPLIT immediately on non-periodic
137362306a36Sopenharmony_ci	 */
137462306a36Sopenharmony_ci	if (chan->do_split && chan->complete_split) {
137562306a36Sopenharmony_ci		if (chan->ep_is_in && chan->ep_type == USB_ENDPOINT_XFER_ISOC &&
137662306a36Sopenharmony_ci		    hsotg->params.host_dma) {
137762306a36Sopenharmony_ci			qtd->complete_split = 0;
137862306a36Sopenharmony_ci			qtd->isoc_split_offset = 0;
137962306a36Sopenharmony_ci			qtd->isoc_frame_index++;
138062306a36Sopenharmony_ci			if (qtd->urb &&
138162306a36Sopenharmony_ci			    qtd->isoc_frame_index == qtd->urb->packet_count) {
138262306a36Sopenharmony_ci				dwc2_host_complete(hsotg, qtd, 0);
138362306a36Sopenharmony_ci				dwc2_release_channel(hsotg, chan, qtd,
138462306a36Sopenharmony_ci						     DWC2_HC_XFER_URB_COMPLETE);
138562306a36Sopenharmony_ci			} else {
138662306a36Sopenharmony_ci				dwc2_release_channel(hsotg, chan, qtd,
138762306a36Sopenharmony_ci						DWC2_HC_XFER_NO_HALT_STATUS);
138862306a36Sopenharmony_ci			}
138962306a36Sopenharmony_ci			goto handle_nyet_done;
139062306a36Sopenharmony_ci		}
139162306a36Sopenharmony_ci
139262306a36Sopenharmony_ci		if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
139362306a36Sopenharmony_ci		    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
139462306a36Sopenharmony_ci			struct dwc2_qh *qh = chan->qh;
139562306a36Sopenharmony_ci			bool past_end;
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_ci			if (!hsotg->params.uframe_sched) {
139862306a36Sopenharmony_ci				int frnum = dwc2_hcd_get_frame_number(hsotg);
139962306a36Sopenharmony_ci
140062306a36Sopenharmony_ci				/* Don't have num_hs_transfers; simple logic */
140162306a36Sopenharmony_ci				past_end = dwc2_full_frame_num(frnum) !=
140262306a36Sopenharmony_ci				     dwc2_full_frame_num(qh->next_active_frame);
140362306a36Sopenharmony_ci			} else {
140462306a36Sopenharmony_ci				int end_frnum;
140562306a36Sopenharmony_ci
140662306a36Sopenharmony_ci				/*
140762306a36Sopenharmony_ci				 * Figure out the end frame based on
140862306a36Sopenharmony_ci				 * schedule.
140962306a36Sopenharmony_ci				 *
141062306a36Sopenharmony_ci				 * We don't want to go on trying again
141162306a36Sopenharmony_ci				 * and again forever. Let's stop when
141262306a36Sopenharmony_ci				 * we've done all the transfers that
141362306a36Sopenharmony_ci				 * were scheduled.
141462306a36Sopenharmony_ci				 *
141562306a36Sopenharmony_ci				 * We're going to be comparing
141662306a36Sopenharmony_ci				 * start_active_frame and
141762306a36Sopenharmony_ci				 * next_active_frame, both of which
141862306a36Sopenharmony_ci				 * are 1 before the time the packet
141962306a36Sopenharmony_ci				 * goes on the wire, so that cancels
142062306a36Sopenharmony_ci				 * out. Basically if had 1 transfer
142162306a36Sopenharmony_ci				 * and we saw 1 NYET then we're done.
142262306a36Sopenharmony_ci				 * We're getting a NYET here so if
142362306a36Sopenharmony_ci				 * next >= (start + num_transfers)
142462306a36Sopenharmony_ci				 * we're done. The complexity is that
142562306a36Sopenharmony_ci				 * for all but ISOC_OUT we skip one
142662306a36Sopenharmony_ci				 * slot.
142762306a36Sopenharmony_ci				 */
142862306a36Sopenharmony_ci				end_frnum = dwc2_frame_num_inc(
142962306a36Sopenharmony_ci					qh->start_active_frame,
143062306a36Sopenharmony_ci					qh->num_hs_transfers);
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_ci				if (qh->ep_type != USB_ENDPOINT_XFER_ISOC ||
143362306a36Sopenharmony_ci				    qh->ep_is_in)
143462306a36Sopenharmony_ci					end_frnum =
143562306a36Sopenharmony_ci					       dwc2_frame_num_inc(end_frnum, 1);
143662306a36Sopenharmony_ci
143762306a36Sopenharmony_ci				past_end = dwc2_frame_num_le(
143862306a36Sopenharmony_ci					end_frnum, qh->next_active_frame);
143962306a36Sopenharmony_ci			}
144062306a36Sopenharmony_ci
144162306a36Sopenharmony_ci			if (past_end) {
144262306a36Sopenharmony_ci				/* Treat this as a transaction error. */
144362306a36Sopenharmony_ci#if 0
144462306a36Sopenharmony_ci				/*
144562306a36Sopenharmony_ci				 * Todo: Fix system performance so this can
144662306a36Sopenharmony_ci				 * be treated as an error. Right now complete
144762306a36Sopenharmony_ci				 * splits cannot be scheduled precisely enough
144862306a36Sopenharmony_ci				 * due to other system activity, so this error
144962306a36Sopenharmony_ci				 * occurs regularly in Slave mode.
145062306a36Sopenharmony_ci				 */
145162306a36Sopenharmony_ci				qtd->error_count++;
145262306a36Sopenharmony_ci#endif
145362306a36Sopenharmony_ci				qtd->complete_split = 0;
145462306a36Sopenharmony_ci				dwc2_halt_channel(hsotg, chan, qtd,
145562306a36Sopenharmony_ci						  DWC2_HC_XFER_XACT_ERR);
145662306a36Sopenharmony_ci				/* Todo: add support for isoc release */
145762306a36Sopenharmony_ci				goto handle_nyet_done;
145862306a36Sopenharmony_ci			}
145962306a36Sopenharmony_ci		}
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
146262306a36Sopenharmony_ci		goto handle_nyet_done;
146362306a36Sopenharmony_ci	}
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_ci	chan->qh->ping_state = 1;
146662306a36Sopenharmony_ci	qtd->error_count = 0;
146762306a36Sopenharmony_ci
146862306a36Sopenharmony_ci	dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb, qtd,
146962306a36Sopenharmony_ci				  DWC2_HC_XFER_NYET);
147062306a36Sopenharmony_ci	dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
147162306a36Sopenharmony_ci
147262306a36Sopenharmony_ci	/*
147362306a36Sopenharmony_ci	 * Halt the channel and re-start the transfer so the PING protocol
147462306a36Sopenharmony_ci	 * will start
147562306a36Sopenharmony_ci	 */
147662306a36Sopenharmony_ci	dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
147762306a36Sopenharmony_ci
147862306a36Sopenharmony_cihandle_nyet_done:
147962306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_NYET);
148062306a36Sopenharmony_ci}
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_ci/*
148362306a36Sopenharmony_ci * Handles a host channel babble interrupt. This handler may be called in
148462306a36Sopenharmony_ci * either DMA mode or Slave mode.
148562306a36Sopenharmony_ci */
148662306a36Sopenharmony_cistatic void dwc2_hc_babble_intr(struct dwc2_hsotg *hsotg,
148762306a36Sopenharmony_ci				struct dwc2_host_chan *chan, int chnum,
148862306a36Sopenharmony_ci				struct dwc2_qtd *qtd)
148962306a36Sopenharmony_ci{
149062306a36Sopenharmony_ci	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Babble Error--\n",
149162306a36Sopenharmony_ci		chnum);
149262306a36Sopenharmony_ci
149362306a36Sopenharmony_ci	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
149462306a36Sopenharmony_ci
149562306a36Sopenharmony_ci	if (hsotg->params.dma_desc_enable) {
149662306a36Sopenharmony_ci		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
149762306a36Sopenharmony_ci					    DWC2_HC_XFER_BABBLE_ERR);
149862306a36Sopenharmony_ci		goto disable_int;
149962306a36Sopenharmony_ci	}
150062306a36Sopenharmony_ci
150162306a36Sopenharmony_ci	if (chan->ep_type != USB_ENDPOINT_XFER_ISOC) {
150262306a36Sopenharmony_ci		dwc2_host_complete(hsotg, qtd, -EOVERFLOW);
150362306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_BABBLE_ERR);
150462306a36Sopenharmony_ci	} else {
150562306a36Sopenharmony_ci		enum dwc2_halt_status halt_status;
150662306a36Sopenharmony_ci
150762306a36Sopenharmony_ci		halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
150862306a36Sopenharmony_ci						qtd, DWC2_HC_XFER_BABBLE_ERR);
150962306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
151062306a36Sopenharmony_ci	}
151162306a36Sopenharmony_ci
151262306a36Sopenharmony_cidisable_int:
151362306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_BBLERR);
151462306a36Sopenharmony_ci}
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_ci/*
151762306a36Sopenharmony_ci * Handles a host channel AHB error interrupt. This handler is only called in
151862306a36Sopenharmony_ci * DMA mode.
151962306a36Sopenharmony_ci */
152062306a36Sopenharmony_cistatic void dwc2_hc_ahberr_intr(struct dwc2_hsotg *hsotg,
152162306a36Sopenharmony_ci				struct dwc2_host_chan *chan, int chnum,
152262306a36Sopenharmony_ci				struct dwc2_qtd *qtd)
152362306a36Sopenharmony_ci{
152462306a36Sopenharmony_ci	struct dwc2_hcd_urb *urb = qtd->urb;
152562306a36Sopenharmony_ci	char *pipetype, *speed;
152662306a36Sopenharmony_ci	u32 hcchar;
152762306a36Sopenharmony_ci	u32 hcsplt;
152862306a36Sopenharmony_ci	u32 hctsiz;
152962306a36Sopenharmony_ci	u32 hc_dma;
153062306a36Sopenharmony_ci
153162306a36Sopenharmony_ci	dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: AHB Error--\n",
153262306a36Sopenharmony_ci		chnum);
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_ci	if (!urb)
153562306a36Sopenharmony_ci		goto handle_ahberr_halt;
153662306a36Sopenharmony_ci
153762306a36Sopenharmony_ci	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
153862306a36Sopenharmony_ci
153962306a36Sopenharmony_ci	hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
154062306a36Sopenharmony_ci	hcsplt = dwc2_readl(hsotg, HCSPLT(chnum));
154162306a36Sopenharmony_ci	hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
154262306a36Sopenharmony_ci	hc_dma = dwc2_readl(hsotg, HCDMA(chnum));
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_ci	dev_err(hsotg->dev, "AHB ERROR, Channel %d\n", chnum);
154562306a36Sopenharmony_ci	dev_err(hsotg->dev, "  hcchar 0x%08x, hcsplt 0x%08x\n", hcchar, hcsplt);
154662306a36Sopenharmony_ci	dev_err(hsotg->dev, "  hctsiz 0x%08x, hc_dma 0x%08x\n", hctsiz, hc_dma);
154762306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Device address: %d\n",
154862306a36Sopenharmony_ci		dwc2_hcd_get_dev_addr(&urb->pipe_info));
154962306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Endpoint: %d, %s\n",
155062306a36Sopenharmony_ci		dwc2_hcd_get_ep_num(&urb->pipe_info),
155162306a36Sopenharmony_ci		dwc2_hcd_is_pipe_in(&urb->pipe_info) ? "IN" : "OUT");
155262306a36Sopenharmony_ci
155362306a36Sopenharmony_ci	switch (dwc2_hcd_get_pipe_type(&urb->pipe_info)) {
155462306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_CONTROL:
155562306a36Sopenharmony_ci		pipetype = "CONTROL";
155662306a36Sopenharmony_ci		break;
155762306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_BULK:
155862306a36Sopenharmony_ci		pipetype = "BULK";
155962306a36Sopenharmony_ci		break;
156062306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_INT:
156162306a36Sopenharmony_ci		pipetype = "INTERRUPT";
156262306a36Sopenharmony_ci		break;
156362306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_ISOC:
156462306a36Sopenharmony_ci		pipetype = "ISOCHRONOUS";
156562306a36Sopenharmony_ci		break;
156662306a36Sopenharmony_ci	default:
156762306a36Sopenharmony_ci		pipetype = "UNKNOWN";
156862306a36Sopenharmony_ci		break;
156962306a36Sopenharmony_ci	}
157062306a36Sopenharmony_ci
157162306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Endpoint type: %s\n", pipetype);
157262306a36Sopenharmony_ci
157362306a36Sopenharmony_ci	switch (chan->speed) {
157462306a36Sopenharmony_ci	case USB_SPEED_HIGH:
157562306a36Sopenharmony_ci		speed = "HIGH";
157662306a36Sopenharmony_ci		break;
157762306a36Sopenharmony_ci	case USB_SPEED_FULL:
157862306a36Sopenharmony_ci		speed = "FULL";
157962306a36Sopenharmony_ci		break;
158062306a36Sopenharmony_ci	case USB_SPEED_LOW:
158162306a36Sopenharmony_ci		speed = "LOW";
158262306a36Sopenharmony_ci		break;
158362306a36Sopenharmony_ci	default:
158462306a36Sopenharmony_ci		speed = "UNKNOWN";
158562306a36Sopenharmony_ci		break;
158662306a36Sopenharmony_ci	}
158762306a36Sopenharmony_ci
158862306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Speed: %s\n", speed);
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Max packet size: %d (mult %d)\n",
159162306a36Sopenharmony_ci		dwc2_hcd_get_maxp(&urb->pipe_info),
159262306a36Sopenharmony_ci		dwc2_hcd_get_maxp_mult(&urb->pipe_info));
159362306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Data buffer length: %d\n", urb->length);
159462306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Transfer buffer: %p, Transfer DMA: %08lx\n",
159562306a36Sopenharmony_ci		urb->buf, (unsigned long)urb->dma);
159662306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Setup buffer: %p, Setup DMA: %08lx\n",
159762306a36Sopenharmony_ci		urb->setup_packet, (unsigned long)urb->setup_dma);
159862306a36Sopenharmony_ci	dev_err(hsotg->dev, "  Interval: %d\n", urb->interval);
159962306a36Sopenharmony_ci
160062306a36Sopenharmony_ci	/* Core halts the channel for Descriptor DMA mode */
160162306a36Sopenharmony_ci	if (hsotg->params.dma_desc_enable) {
160262306a36Sopenharmony_ci		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
160362306a36Sopenharmony_ci					    DWC2_HC_XFER_AHB_ERR);
160462306a36Sopenharmony_ci		goto handle_ahberr_done;
160562306a36Sopenharmony_ci	}
160662306a36Sopenharmony_ci
160762306a36Sopenharmony_ci	dwc2_host_complete(hsotg, qtd, -EIO);
160862306a36Sopenharmony_ci
160962306a36Sopenharmony_cihandle_ahberr_halt:
161062306a36Sopenharmony_ci	/*
161162306a36Sopenharmony_ci	 * Force a channel halt. Don't call dwc2_halt_channel because that won't
161262306a36Sopenharmony_ci	 * write to the HCCHARn register in DMA mode to force the halt.
161362306a36Sopenharmony_ci	 */
161462306a36Sopenharmony_ci	dwc2_hc_halt(hsotg, chan, DWC2_HC_XFER_AHB_ERR);
161562306a36Sopenharmony_ci
161662306a36Sopenharmony_cihandle_ahberr_done:
161762306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_AHBERR);
161862306a36Sopenharmony_ci}
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_ci/*
162162306a36Sopenharmony_ci * Handles a host channel transaction error interrupt. This handler may be
162262306a36Sopenharmony_ci * called in either DMA mode or Slave mode.
162362306a36Sopenharmony_ci */
162462306a36Sopenharmony_cistatic void dwc2_hc_xacterr_intr(struct dwc2_hsotg *hsotg,
162562306a36Sopenharmony_ci				 struct dwc2_host_chan *chan, int chnum,
162662306a36Sopenharmony_ci				 struct dwc2_qtd *qtd)
162762306a36Sopenharmony_ci{
162862306a36Sopenharmony_ci	dev_dbg(hsotg->dev,
162962306a36Sopenharmony_ci		"--Host Channel %d Interrupt: Transaction Error--\n", chnum);
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_ci	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
163262306a36Sopenharmony_ci
163362306a36Sopenharmony_ci	if (hsotg->params.dma_desc_enable) {
163462306a36Sopenharmony_ci		dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
163562306a36Sopenharmony_ci					    DWC2_HC_XFER_XACT_ERR);
163662306a36Sopenharmony_ci		goto handle_xacterr_done;
163762306a36Sopenharmony_ci	}
163862306a36Sopenharmony_ci
163962306a36Sopenharmony_ci	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
164062306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_CONTROL:
164162306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_BULK:
164262306a36Sopenharmony_ci		qtd->error_count++;
164362306a36Sopenharmony_ci		if (!chan->qh->ping_state) {
164462306a36Sopenharmony_ci			dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
164562306a36Sopenharmony_ci						  qtd, DWC2_HC_XFER_XACT_ERR);
164662306a36Sopenharmony_ci			dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
164762306a36Sopenharmony_ci			if (!chan->ep_is_in && chan->speed == USB_SPEED_HIGH)
164862306a36Sopenharmony_ci				chan->qh->ping_state = 1;
164962306a36Sopenharmony_ci		}
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_ci		/*
165262306a36Sopenharmony_ci		 * Halt the channel so the transfer can be re-started from
165362306a36Sopenharmony_ci		 * the appropriate point or the PING protocol will start
165462306a36Sopenharmony_ci		 */
165562306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
165662306a36Sopenharmony_ci		break;
165762306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_INT:
165862306a36Sopenharmony_ci		qtd->error_count++;
165962306a36Sopenharmony_ci		if (chan->do_split && chan->complete_split)
166062306a36Sopenharmony_ci			qtd->complete_split = 0;
166162306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
166262306a36Sopenharmony_ci		break;
166362306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_ISOC:
166462306a36Sopenharmony_ci		{
166562306a36Sopenharmony_ci			enum dwc2_halt_status halt_status;
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_ci			halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
166862306a36Sopenharmony_ci					 chnum, qtd, DWC2_HC_XFER_XACT_ERR);
166962306a36Sopenharmony_ci			dwc2_halt_channel(hsotg, chan, qtd, halt_status);
167062306a36Sopenharmony_ci		}
167162306a36Sopenharmony_ci		break;
167262306a36Sopenharmony_ci	}
167362306a36Sopenharmony_ci
167462306a36Sopenharmony_cihandle_xacterr_done:
167562306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_XACTERR);
167662306a36Sopenharmony_ci}
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_ci/*
167962306a36Sopenharmony_ci * Handles a host channel frame overrun interrupt. This handler may be called
168062306a36Sopenharmony_ci * in either DMA mode or Slave mode.
168162306a36Sopenharmony_ci */
168262306a36Sopenharmony_cistatic void dwc2_hc_frmovrun_intr(struct dwc2_hsotg *hsotg,
168362306a36Sopenharmony_ci				  struct dwc2_host_chan *chan, int chnum,
168462306a36Sopenharmony_ci				  struct dwc2_qtd *qtd)
168562306a36Sopenharmony_ci{
168662306a36Sopenharmony_ci	enum dwc2_halt_status halt_status;
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_ci	if (dbg_hc(chan))
168962306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Frame Overrun--\n",
169062306a36Sopenharmony_ci			chnum);
169162306a36Sopenharmony_ci
169262306a36Sopenharmony_ci	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_ci	switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
169562306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_CONTROL:
169662306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_BULK:
169762306a36Sopenharmony_ci		break;
169862306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_INT:
169962306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_FRAME_OVERRUN);
170062306a36Sopenharmony_ci		break;
170162306a36Sopenharmony_ci	case USB_ENDPOINT_XFER_ISOC:
170262306a36Sopenharmony_ci		halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
170362306a36Sopenharmony_ci					qtd, DWC2_HC_XFER_FRAME_OVERRUN);
170462306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, halt_status);
170562306a36Sopenharmony_ci		break;
170662306a36Sopenharmony_ci	}
170762306a36Sopenharmony_ci
170862306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_FRMOVRUN);
170962306a36Sopenharmony_ci}
171062306a36Sopenharmony_ci
171162306a36Sopenharmony_ci/*
171262306a36Sopenharmony_ci * Handles a host channel data toggle error interrupt. This handler may be
171362306a36Sopenharmony_ci * called in either DMA mode or Slave mode.
171462306a36Sopenharmony_ci */
171562306a36Sopenharmony_cistatic void dwc2_hc_datatglerr_intr(struct dwc2_hsotg *hsotg,
171662306a36Sopenharmony_ci				    struct dwc2_host_chan *chan, int chnum,
171762306a36Sopenharmony_ci				    struct dwc2_qtd *qtd)
171862306a36Sopenharmony_ci{
171962306a36Sopenharmony_ci	dev_dbg(hsotg->dev,
172062306a36Sopenharmony_ci		"--Host Channel %d Interrupt: Data Toggle Error--\n", chnum);
172162306a36Sopenharmony_ci
172262306a36Sopenharmony_ci	if (chan->ep_is_in)
172362306a36Sopenharmony_ci		qtd->error_count = 0;
172462306a36Sopenharmony_ci	else
172562306a36Sopenharmony_ci		dev_err(hsotg->dev,
172662306a36Sopenharmony_ci			"Data Toggle Error on OUT transfer, channel %d\n",
172762306a36Sopenharmony_ci			chnum);
172862306a36Sopenharmony_ci
172962306a36Sopenharmony_ci	dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
173062306a36Sopenharmony_ci	disable_hc_int(hsotg, chnum, HCINTMSK_DATATGLERR);
173162306a36Sopenharmony_ci}
173262306a36Sopenharmony_ci
173362306a36Sopenharmony_ci/*
173462306a36Sopenharmony_ci * For debug only. It checks that a valid halt status is set and that
173562306a36Sopenharmony_ci * HCCHARn.chdis is clear. If there's a problem, corrective action is
173662306a36Sopenharmony_ci * taken and a warning is issued.
173762306a36Sopenharmony_ci *
173862306a36Sopenharmony_ci * Return: true if halt status is ok, false otherwise
173962306a36Sopenharmony_ci */
174062306a36Sopenharmony_cistatic bool dwc2_halt_status_ok(struct dwc2_hsotg *hsotg,
174162306a36Sopenharmony_ci				struct dwc2_host_chan *chan, int chnum,
174262306a36Sopenharmony_ci				struct dwc2_qtd *qtd)
174362306a36Sopenharmony_ci{
174462306a36Sopenharmony_ci#ifdef DEBUG
174562306a36Sopenharmony_ci	u32 hcchar;
174662306a36Sopenharmony_ci	u32 hctsiz;
174762306a36Sopenharmony_ci	u32 hcintmsk;
174862306a36Sopenharmony_ci	u32 hcsplt;
174962306a36Sopenharmony_ci
175062306a36Sopenharmony_ci	if (chan->halt_status == DWC2_HC_XFER_NO_HALT_STATUS) {
175162306a36Sopenharmony_ci		/*
175262306a36Sopenharmony_ci		 * This code is here only as a check. This condition should
175362306a36Sopenharmony_ci		 * never happen. Ignore the halt if it does occur.
175462306a36Sopenharmony_ci		 */
175562306a36Sopenharmony_ci		hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
175662306a36Sopenharmony_ci		hctsiz = dwc2_readl(hsotg, HCTSIZ(chnum));
175762306a36Sopenharmony_ci		hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
175862306a36Sopenharmony_ci		hcsplt = dwc2_readl(hsotg, HCSPLT(chnum));
175962306a36Sopenharmony_ci		dev_dbg(hsotg->dev,
176062306a36Sopenharmony_ci			"%s: chan->halt_status DWC2_HC_XFER_NO_HALT_STATUS,\n",
176162306a36Sopenharmony_ci			 __func__);
176262306a36Sopenharmony_ci		dev_dbg(hsotg->dev,
176362306a36Sopenharmony_ci			"channel %d, hcchar 0x%08x, hctsiz 0x%08x,\n",
176462306a36Sopenharmony_ci			chnum, hcchar, hctsiz);
176562306a36Sopenharmony_ci		dev_dbg(hsotg->dev,
176662306a36Sopenharmony_ci			"hcint 0x%08x, hcintmsk 0x%08x, hcsplt 0x%08x,\n",
176762306a36Sopenharmony_ci			chan->hcint, hcintmsk, hcsplt);
176862306a36Sopenharmony_ci		if (qtd)
176962306a36Sopenharmony_ci			dev_dbg(hsotg->dev, "qtd->complete_split %d\n",
177062306a36Sopenharmony_ci				qtd->complete_split);
177162306a36Sopenharmony_ci		dev_warn(hsotg->dev,
177262306a36Sopenharmony_ci			 "%s: no halt status, channel %d, ignoring interrupt\n",
177362306a36Sopenharmony_ci			 __func__, chnum);
177462306a36Sopenharmony_ci		return false;
177562306a36Sopenharmony_ci	}
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_ci	/*
177862306a36Sopenharmony_ci	 * This code is here only as a check. hcchar.chdis should never be set
177962306a36Sopenharmony_ci	 * when the halt interrupt occurs. Halt the channel again if it does
178062306a36Sopenharmony_ci	 * occur.
178162306a36Sopenharmony_ci	 */
178262306a36Sopenharmony_ci	hcchar = dwc2_readl(hsotg, HCCHAR(chnum));
178362306a36Sopenharmony_ci	if (hcchar & HCCHAR_CHDIS) {
178462306a36Sopenharmony_ci		dev_warn(hsotg->dev,
178562306a36Sopenharmony_ci			 "%s: hcchar.chdis set unexpectedly, hcchar 0x%08x, trying to halt again\n",
178662306a36Sopenharmony_ci			 __func__, hcchar);
178762306a36Sopenharmony_ci		chan->halt_pending = 0;
178862306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, chan->halt_status);
178962306a36Sopenharmony_ci		return false;
179062306a36Sopenharmony_ci	}
179162306a36Sopenharmony_ci#endif
179262306a36Sopenharmony_ci
179362306a36Sopenharmony_ci	return true;
179462306a36Sopenharmony_ci}
179562306a36Sopenharmony_ci
179662306a36Sopenharmony_ci/*
179762306a36Sopenharmony_ci * Handles a host Channel Halted interrupt in DMA mode. This handler
179862306a36Sopenharmony_ci * determines the reason the channel halted and proceeds accordingly.
179962306a36Sopenharmony_ci */
180062306a36Sopenharmony_cistatic void dwc2_hc_chhltd_intr_dma(struct dwc2_hsotg *hsotg,
180162306a36Sopenharmony_ci				    struct dwc2_host_chan *chan, int chnum,
180262306a36Sopenharmony_ci				    struct dwc2_qtd *qtd)
180362306a36Sopenharmony_ci{
180462306a36Sopenharmony_ci	u32 hcintmsk;
180562306a36Sopenharmony_ci	int out_nak_enh = 0;
180662306a36Sopenharmony_ci
180762306a36Sopenharmony_ci	if (dbg_hc(chan))
180862306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
180962306a36Sopenharmony_ci			 "--Host Channel %d Interrupt: DMA Channel Halted--\n",
181062306a36Sopenharmony_ci			 chnum);
181162306a36Sopenharmony_ci
181262306a36Sopenharmony_ci	/*
181362306a36Sopenharmony_ci	 * For core with OUT NAK enhancement, the flow for high-speed
181462306a36Sopenharmony_ci	 * CONTROL/BULK OUT is handled a little differently
181562306a36Sopenharmony_ci	 */
181662306a36Sopenharmony_ci	if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_71a) {
181762306a36Sopenharmony_ci		if (chan->speed == USB_SPEED_HIGH && !chan->ep_is_in &&
181862306a36Sopenharmony_ci		    (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
181962306a36Sopenharmony_ci		     chan->ep_type == USB_ENDPOINT_XFER_BULK)) {
182062306a36Sopenharmony_ci			out_nak_enh = 1;
182162306a36Sopenharmony_ci		}
182262306a36Sopenharmony_ci	}
182362306a36Sopenharmony_ci
182462306a36Sopenharmony_ci	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE ||
182562306a36Sopenharmony_ci	    (chan->halt_status == DWC2_HC_XFER_AHB_ERR &&
182662306a36Sopenharmony_ci	     !hsotg->params.dma_desc_enable)) {
182762306a36Sopenharmony_ci		if (hsotg->params.dma_desc_enable)
182862306a36Sopenharmony_ci			dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
182962306a36Sopenharmony_ci						    chan->halt_status);
183062306a36Sopenharmony_ci		else
183162306a36Sopenharmony_ci			/*
183262306a36Sopenharmony_ci			 * Just release the channel. A dequeue can happen on a
183362306a36Sopenharmony_ci			 * transfer timeout. In the case of an AHB Error, the
183462306a36Sopenharmony_ci			 * channel was forced to halt because there's no way to
183562306a36Sopenharmony_ci			 * gracefully recover.
183662306a36Sopenharmony_ci			 */
183762306a36Sopenharmony_ci			dwc2_release_channel(hsotg, chan, qtd,
183862306a36Sopenharmony_ci					     chan->halt_status);
183962306a36Sopenharmony_ci		return;
184062306a36Sopenharmony_ci	}
184162306a36Sopenharmony_ci
184262306a36Sopenharmony_ci	hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
184362306a36Sopenharmony_ci
184462306a36Sopenharmony_ci	if (chan->hcint & HCINTMSK_XFERCOMPL) {
184562306a36Sopenharmony_ci		/*
184662306a36Sopenharmony_ci		 * Todo: This is here because of a possible hardware bug. Spec
184762306a36Sopenharmony_ci		 * says that on SPLIT-ISOC OUT transfers in DMA mode that a HALT
184862306a36Sopenharmony_ci		 * interrupt w/ACK bit set should occur, but I only see the
184962306a36Sopenharmony_ci		 * XFERCOMP bit, even with it masked out. This is a workaround
185062306a36Sopenharmony_ci		 * for that behavior. Should fix this when hardware is fixed.
185162306a36Sopenharmony_ci		 */
185262306a36Sopenharmony_ci		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && !chan->ep_is_in)
185362306a36Sopenharmony_ci			dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
185462306a36Sopenharmony_ci		dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
185562306a36Sopenharmony_ci	} else if (chan->hcint & HCINTMSK_STALL) {
185662306a36Sopenharmony_ci		dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
185762306a36Sopenharmony_ci	} else if ((chan->hcint & HCINTMSK_XACTERR) &&
185862306a36Sopenharmony_ci		   !hsotg->params.dma_desc_enable) {
185962306a36Sopenharmony_ci		if (out_nak_enh) {
186062306a36Sopenharmony_ci			if (chan->hcint &
186162306a36Sopenharmony_ci			    (HCINTMSK_NYET | HCINTMSK_NAK | HCINTMSK_ACK)) {
186262306a36Sopenharmony_ci				dev_vdbg(hsotg->dev,
186362306a36Sopenharmony_ci					 "XactErr with NYET/NAK/ACK\n");
186462306a36Sopenharmony_ci				qtd->error_count = 0;
186562306a36Sopenharmony_ci			} else {
186662306a36Sopenharmony_ci				dev_vdbg(hsotg->dev,
186762306a36Sopenharmony_ci					 "XactErr without NYET/NAK/ACK\n");
186862306a36Sopenharmony_ci			}
186962306a36Sopenharmony_ci		}
187062306a36Sopenharmony_ci
187162306a36Sopenharmony_ci		/*
187262306a36Sopenharmony_ci		 * Must handle xacterr before nak or ack. Could get a xacterr
187362306a36Sopenharmony_ci		 * at the same time as either of these on a BULK/CONTROL OUT
187462306a36Sopenharmony_ci		 * that started with a PING. The xacterr takes precedence.
187562306a36Sopenharmony_ci		 */
187662306a36Sopenharmony_ci		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
187762306a36Sopenharmony_ci	} else if ((chan->hcint & HCINTMSK_XCS_XACT) &&
187862306a36Sopenharmony_ci		   hsotg->params.dma_desc_enable) {
187962306a36Sopenharmony_ci		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
188062306a36Sopenharmony_ci	} else if ((chan->hcint & HCINTMSK_AHBERR) &&
188162306a36Sopenharmony_ci		   hsotg->params.dma_desc_enable) {
188262306a36Sopenharmony_ci		dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
188362306a36Sopenharmony_ci	} else if (chan->hcint & HCINTMSK_BBLERR) {
188462306a36Sopenharmony_ci		dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
188562306a36Sopenharmony_ci	} else if (chan->hcint & HCINTMSK_FRMOVRUN) {
188662306a36Sopenharmony_ci		dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
188762306a36Sopenharmony_ci	} else if (!out_nak_enh) {
188862306a36Sopenharmony_ci		if (chan->hcint & HCINTMSK_NYET) {
188962306a36Sopenharmony_ci			/*
189062306a36Sopenharmony_ci			 * Must handle nyet before nak or ack. Could get a nyet
189162306a36Sopenharmony_ci			 * at the same time as either of those on a BULK/CONTROL
189262306a36Sopenharmony_ci			 * OUT that started with a PING. The nyet takes
189362306a36Sopenharmony_ci			 * precedence.
189462306a36Sopenharmony_ci			 */
189562306a36Sopenharmony_ci			dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
189662306a36Sopenharmony_ci		} else if ((chan->hcint & HCINTMSK_NAK) &&
189762306a36Sopenharmony_ci			   !(hcintmsk & HCINTMSK_NAK)) {
189862306a36Sopenharmony_ci			/*
189962306a36Sopenharmony_ci			 * If nak is not masked, it's because a non-split IN
190062306a36Sopenharmony_ci			 * transfer is in an error state. In that case, the nak
190162306a36Sopenharmony_ci			 * is handled by the nak interrupt handler, not here.
190262306a36Sopenharmony_ci			 * Handle nak here for BULK/CONTROL OUT transfers, which
190362306a36Sopenharmony_ci			 * halt on a NAK to allow rewinding the buffer pointer.
190462306a36Sopenharmony_ci			 */
190562306a36Sopenharmony_ci			dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
190662306a36Sopenharmony_ci		} else if ((chan->hcint & HCINTMSK_ACK) &&
190762306a36Sopenharmony_ci			   !(hcintmsk & HCINTMSK_ACK)) {
190862306a36Sopenharmony_ci			/*
190962306a36Sopenharmony_ci			 * If ack is not masked, it's because a non-split IN
191062306a36Sopenharmony_ci			 * transfer is in an error state. In that case, the ack
191162306a36Sopenharmony_ci			 * is handled by the ack interrupt handler, not here.
191262306a36Sopenharmony_ci			 * Handle ack here for split transfers. Start splits
191362306a36Sopenharmony_ci			 * halt on ACK.
191462306a36Sopenharmony_ci			 */
191562306a36Sopenharmony_ci			dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
191662306a36Sopenharmony_ci		} else {
191762306a36Sopenharmony_ci			if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
191862306a36Sopenharmony_ci			    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
191962306a36Sopenharmony_ci				/*
192062306a36Sopenharmony_ci				 * A periodic transfer halted with no other
192162306a36Sopenharmony_ci				 * channel interrupts set. Assume it was halted
192262306a36Sopenharmony_ci				 * by the core because it could not be completed
192362306a36Sopenharmony_ci				 * in its scheduled (micro)frame.
192462306a36Sopenharmony_ci				 */
192562306a36Sopenharmony_ci				dev_dbg(hsotg->dev,
192662306a36Sopenharmony_ci					"%s: Halt channel %d (assume incomplete periodic transfer)\n",
192762306a36Sopenharmony_ci					__func__, chnum);
192862306a36Sopenharmony_ci				dwc2_halt_channel(hsotg, chan, qtd,
192962306a36Sopenharmony_ci					DWC2_HC_XFER_PERIODIC_INCOMPLETE);
193062306a36Sopenharmony_ci			} else {
193162306a36Sopenharmony_ci				dev_err(hsotg->dev,
193262306a36Sopenharmony_ci					"%s: Channel %d - ChHltd set, but reason is unknown\n",
193362306a36Sopenharmony_ci					__func__, chnum);
193462306a36Sopenharmony_ci				dev_err(hsotg->dev,
193562306a36Sopenharmony_ci					"hcint 0x%08x, intsts 0x%08x\n",
193662306a36Sopenharmony_ci					chan->hcint,
193762306a36Sopenharmony_ci					dwc2_readl(hsotg, GINTSTS));
193862306a36Sopenharmony_ci				goto error;
193962306a36Sopenharmony_ci			}
194062306a36Sopenharmony_ci		}
194162306a36Sopenharmony_ci	} else {
194262306a36Sopenharmony_ci		dev_info(hsotg->dev,
194362306a36Sopenharmony_ci			 "NYET/NAK/ACK/other in non-error case, 0x%08x\n",
194462306a36Sopenharmony_ci			 chan->hcint);
194562306a36Sopenharmony_cierror:
194662306a36Sopenharmony_ci		/* Failthrough: use 3-strikes rule */
194762306a36Sopenharmony_ci		qtd->error_count++;
194862306a36Sopenharmony_ci		dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
194962306a36Sopenharmony_ci					  qtd, DWC2_HC_XFER_XACT_ERR);
195062306a36Sopenharmony_ci		/*
195162306a36Sopenharmony_ci		 * We can get here after a completed transaction
195262306a36Sopenharmony_ci		 * (urb->actual_length >= urb->length) which was not reported
195362306a36Sopenharmony_ci		 * as completed. If that is the case, and we do not abort
195462306a36Sopenharmony_ci		 * the transfer, a transfer of size 0 will be enqueued
195562306a36Sopenharmony_ci		 * subsequently. If urb->actual_length is not DMA-aligned,
195662306a36Sopenharmony_ci		 * the buffer will then point to an unaligned address, and
195762306a36Sopenharmony_ci		 * the resulting behavior is undefined. Bail out in that
195862306a36Sopenharmony_ci		 * situation.
195962306a36Sopenharmony_ci		 */
196062306a36Sopenharmony_ci		if (qtd->urb->actual_length >= qtd->urb->length)
196162306a36Sopenharmony_ci			qtd->error_count = 3;
196262306a36Sopenharmony_ci		dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
196362306a36Sopenharmony_ci		dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
196462306a36Sopenharmony_ci	}
196562306a36Sopenharmony_ci}
196662306a36Sopenharmony_ci
196762306a36Sopenharmony_ci/*
196862306a36Sopenharmony_ci * Handles a host channel Channel Halted interrupt
196962306a36Sopenharmony_ci *
197062306a36Sopenharmony_ci * In slave mode, this handler is called only when the driver specifically
197162306a36Sopenharmony_ci * requests a halt. This occurs during handling other host channel interrupts
197262306a36Sopenharmony_ci * (e.g. nak, xacterr, stall, nyet, etc.).
197362306a36Sopenharmony_ci *
197462306a36Sopenharmony_ci * In DMA mode, this is the interrupt that occurs when the core has finished
197562306a36Sopenharmony_ci * processing a transfer on a channel. Other host channel interrupts (except
197662306a36Sopenharmony_ci * ahberr) are disabled in DMA mode.
197762306a36Sopenharmony_ci */
197862306a36Sopenharmony_cistatic void dwc2_hc_chhltd_intr(struct dwc2_hsotg *hsotg,
197962306a36Sopenharmony_ci				struct dwc2_host_chan *chan, int chnum,
198062306a36Sopenharmony_ci				struct dwc2_qtd *qtd)
198162306a36Sopenharmony_ci{
198262306a36Sopenharmony_ci	if (dbg_hc(chan))
198362306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: Channel Halted--\n",
198462306a36Sopenharmony_ci			 chnum);
198562306a36Sopenharmony_ci
198662306a36Sopenharmony_ci	if (hsotg->params.host_dma) {
198762306a36Sopenharmony_ci		dwc2_hc_chhltd_intr_dma(hsotg, chan, chnum, qtd);
198862306a36Sopenharmony_ci	} else {
198962306a36Sopenharmony_ci		if (!dwc2_halt_status_ok(hsotg, chan, chnum, qtd))
199062306a36Sopenharmony_ci			return;
199162306a36Sopenharmony_ci		dwc2_release_channel(hsotg, chan, qtd, chan->halt_status);
199262306a36Sopenharmony_ci	}
199362306a36Sopenharmony_ci}
199462306a36Sopenharmony_ci
199562306a36Sopenharmony_ci/*
199662306a36Sopenharmony_ci * Check if the given qtd is still the top of the list (and thus valid).
199762306a36Sopenharmony_ci *
199862306a36Sopenharmony_ci * If dwc2_hcd_qtd_unlink_and_free() has been called since we grabbed
199962306a36Sopenharmony_ci * the qtd from the top of the list, this will return false (otherwise true).
200062306a36Sopenharmony_ci */
200162306a36Sopenharmony_cistatic bool dwc2_check_qtd_still_ok(struct dwc2_qtd *qtd, struct dwc2_qh *qh)
200262306a36Sopenharmony_ci{
200362306a36Sopenharmony_ci	struct dwc2_qtd *cur_head;
200462306a36Sopenharmony_ci
200562306a36Sopenharmony_ci	if (!qh)
200662306a36Sopenharmony_ci		return false;
200762306a36Sopenharmony_ci
200862306a36Sopenharmony_ci	cur_head = list_first_entry(&qh->qtd_list, struct dwc2_qtd,
200962306a36Sopenharmony_ci				    qtd_list_entry);
201062306a36Sopenharmony_ci	return (cur_head == qtd);
201162306a36Sopenharmony_ci}
201262306a36Sopenharmony_ci
201362306a36Sopenharmony_ci/* Handles interrupt for a specific Host Channel */
201462306a36Sopenharmony_cistatic void dwc2_hc_n_intr(struct dwc2_hsotg *hsotg, int chnum)
201562306a36Sopenharmony_ci{
201662306a36Sopenharmony_ci	struct dwc2_qtd *qtd;
201762306a36Sopenharmony_ci	struct dwc2_host_chan *chan;
201862306a36Sopenharmony_ci	u32 hcint, hcintraw, hcintmsk;
201962306a36Sopenharmony_ci
202062306a36Sopenharmony_ci	chan = hsotg->hc_ptr_array[chnum];
202162306a36Sopenharmony_ci
202262306a36Sopenharmony_ci	hcintraw = dwc2_readl(hsotg, HCINT(chnum));
202362306a36Sopenharmony_ci	hcintmsk = dwc2_readl(hsotg, HCINTMSK(chnum));
202462306a36Sopenharmony_ci	hcint = hcintraw & hcintmsk;
202562306a36Sopenharmony_ci	dwc2_writel(hsotg, hcint, HCINT(chnum));
202662306a36Sopenharmony_ci
202762306a36Sopenharmony_ci	if (!chan) {
202862306a36Sopenharmony_ci		dev_err(hsotg->dev, "## hc_ptr_array for channel is NULL ##\n");
202962306a36Sopenharmony_ci		return;
203062306a36Sopenharmony_ci	}
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_ci	if (dbg_hc(chan)) {
203362306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "--Host Channel Interrupt--, Channel %d\n",
203462306a36Sopenharmony_ci			 chnum);
203562306a36Sopenharmony_ci		dev_vdbg(hsotg->dev,
203662306a36Sopenharmony_ci			 "  hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
203762306a36Sopenharmony_ci			 hcintraw, hcintmsk, hcint);
203862306a36Sopenharmony_ci	}
203962306a36Sopenharmony_ci
204062306a36Sopenharmony_ci	/*
204162306a36Sopenharmony_ci	 * If we got an interrupt after someone called
204262306a36Sopenharmony_ci	 * dwc2_hcd_endpoint_disable() we don't want to crash below
204362306a36Sopenharmony_ci	 */
204462306a36Sopenharmony_ci	if (!chan->qh) {
204562306a36Sopenharmony_ci		dev_warn(hsotg->dev, "Interrupt on disabled channel\n");
204662306a36Sopenharmony_ci		return;
204762306a36Sopenharmony_ci	}
204862306a36Sopenharmony_ci
204962306a36Sopenharmony_ci	chan->hcint = hcintraw;
205062306a36Sopenharmony_ci
205162306a36Sopenharmony_ci	/*
205262306a36Sopenharmony_ci	 * If the channel was halted due to a dequeue, the qtd list might
205362306a36Sopenharmony_ci	 * be empty or at least the first entry will not be the active qtd.
205462306a36Sopenharmony_ci	 * In this case, take a shortcut and just release the channel.
205562306a36Sopenharmony_ci	 */
205662306a36Sopenharmony_ci	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
205762306a36Sopenharmony_ci		/*
205862306a36Sopenharmony_ci		 * If the channel was halted, this should be the only
205962306a36Sopenharmony_ci		 * interrupt unmasked
206062306a36Sopenharmony_ci		 */
206162306a36Sopenharmony_ci		WARN_ON(hcint != HCINTMSK_CHHLTD);
206262306a36Sopenharmony_ci		if (hsotg->params.dma_desc_enable)
206362306a36Sopenharmony_ci			dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
206462306a36Sopenharmony_ci						    chan->halt_status);
206562306a36Sopenharmony_ci		else
206662306a36Sopenharmony_ci			dwc2_release_channel(hsotg, chan, NULL,
206762306a36Sopenharmony_ci					     chan->halt_status);
206862306a36Sopenharmony_ci		return;
206962306a36Sopenharmony_ci	}
207062306a36Sopenharmony_ci
207162306a36Sopenharmony_ci	if (list_empty(&chan->qh->qtd_list)) {
207262306a36Sopenharmony_ci		/*
207362306a36Sopenharmony_ci		 * TODO: Will this ever happen with the
207462306a36Sopenharmony_ci		 * DWC2_HC_XFER_URB_DEQUEUE handling above?
207562306a36Sopenharmony_ci		 */
207662306a36Sopenharmony_ci		dev_dbg(hsotg->dev, "## no QTD queued for channel %d ##\n",
207762306a36Sopenharmony_ci			chnum);
207862306a36Sopenharmony_ci		dev_dbg(hsotg->dev,
207962306a36Sopenharmony_ci			"  hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
208062306a36Sopenharmony_ci			chan->hcint, hcintmsk, hcint);
208162306a36Sopenharmony_ci		chan->halt_status = DWC2_HC_XFER_NO_HALT_STATUS;
208262306a36Sopenharmony_ci		disable_hc_int(hsotg, chnum, HCINTMSK_CHHLTD);
208362306a36Sopenharmony_ci		chan->hcint = 0;
208462306a36Sopenharmony_ci		return;
208562306a36Sopenharmony_ci	}
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_ci	qtd = list_first_entry(&chan->qh->qtd_list, struct dwc2_qtd,
208862306a36Sopenharmony_ci			       qtd_list_entry);
208962306a36Sopenharmony_ci
209062306a36Sopenharmony_ci	if (!hsotg->params.host_dma) {
209162306a36Sopenharmony_ci		if ((hcint & HCINTMSK_CHHLTD) && hcint != HCINTMSK_CHHLTD)
209262306a36Sopenharmony_ci			hcint &= ~HCINTMSK_CHHLTD;
209362306a36Sopenharmony_ci	}
209462306a36Sopenharmony_ci
209562306a36Sopenharmony_ci	if (hcint & HCINTMSK_XFERCOMPL) {
209662306a36Sopenharmony_ci		dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
209762306a36Sopenharmony_ci		/*
209862306a36Sopenharmony_ci		 * If NYET occurred at same time as Xfer Complete, the NYET is
209962306a36Sopenharmony_ci		 * handled by the Xfer Complete interrupt handler. Don't want
210062306a36Sopenharmony_ci		 * to call the NYET interrupt handler in this case.
210162306a36Sopenharmony_ci		 */
210262306a36Sopenharmony_ci		hcint &= ~HCINTMSK_NYET;
210362306a36Sopenharmony_ci	}
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_ci	if (hcint & HCINTMSK_CHHLTD) {
210662306a36Sopenharmony_ci		dwc2_hc_chhltd_intr(hsotg, chan, chnum, qtd);
210762306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
210862306a36Sopenharmony_ci			goto exit;
210962306a36Sopenharmony_ci	}
211062306a36Sopenharmony_ci	if (hcint & HCINTMSK_AHBERR) {
211162306a36Sopenharmony_ci		dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
211262306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
211362306a36Sopenharmony_ci			goto exit;
211462306a36Sopenharmony_ci	}
211562306a36Sopenharmony_ci	if (hcint & HCINTMSK_STALL) {
211662306a36Sopenharmony_ci		dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
211762306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
211862306a36Sopenharmony_ci			goto exit;
211962306a36Sopenharmony_ci	}
212062306a36Sopenharmony_ci	if (hcint & HCINTMSK_NAK) {
212162306a36Sopenharmony_ci		dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
212262306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
212362306a36Sopenharmony_ci			goto exit;
212462306a36Sopenharmony_ci	}
212562306a36Sopenharmony_ci	if (hcint & HCINTMSK_ACK) {
212662306a36Sopenharmony_ci		dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
212762306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
212862306a36Sopenharmony_ci			goto exit;
212962306a36Sopenharmony_ci	}
213062306a36Sopenharmony_ci	if (hcint & HCINTMSK_NYET) {
213162306a36Sopenharmony_ci		dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
213262306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
213362306a36Sopenharmony_ci			goto exit;
213462306a36Sopenharmony_ci	}
213562306a36Sopenharmony_ci	if (hcint & HCINTMSK_XACTERR) {
213662306a36Sopenharmony_ci		dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
213762306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
213862306a36Sopenharmony_ci			goto exit;
213962306a36Sopenharmony_ci	}
214062306a36Sopenharmony_ci	if (hcint & HCINTMSK_BBLERR) {
214162306a36Sopenharmony_ci		dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
214262306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
214362306a36Sopenharmony_ci			goto exit;
214462306a36Sopenharmony_ci	}
214562306a36Sopenharmony_ci	if (hcint & HCINTMSK_FRMOVRUN) {
214662306a36Sopenharmony_ci		dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
214762306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
214862306a36Sopenharmony_ci			goto exit;
214962306a36Sopenharmony_ci	}
215062306a36Sopenharmony_ci	if (hcint & HCINTMSK_DATATGLERR) {
215162306a36Sopenharmony_ci		dwc2_hc_datatglerr_intr(hsotg, chan, chnum, qtd);
215262306a36Sopenharmony_ci		if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
215362306a36Sopenharmony_ci			goto exit;
215462306a36Sopenharmony_ci	}
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_ciexit:
215762306a36Sopenharmony_ci	chan->hcint = 0;
215862306a36Sopenharmony_ci}
215962306a36Sopenharmony_ci
216062306a36Sopenharmony_ci/*
216162306a36Sopenharmony_ci * This interrupt indicates that one or more host channels has a pending
216262306a36Sopenharmony_ci * interrupt. There are multiple conditions that can cause each host channel
216362306a36Sopenharmony_ci * interrupt. This function determines which conditions have occurred for each
216462306a36Sopenharmony_ci * host channel interrupt and handles them appropriately.
216562306a36Sopenharmony_ci */
216662306a36Sopenharmony_cistatic void dwc2_hc_intr(struct dwc2_hsotg *hsotg)
216762306a36Sopenharmony_ci{
216862306a36Sopenharmony_ci	u32 haint;
216962306a36Sopenharmony_ci	int i;
217062306a36Sopenharmony_ci	struct dwc2_host_chan *chan, *chan_tmp;
217162306a36Sopenharmony_ci
217262306a36Sopenharmony_ci	haint = dwc2_readl(hsotg, HAINT);
217362306a36Sopenharmony_ci	if (dbg_perio()) {
217462306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "%s()\n", __func__);
217562306a36Sopenharmony_ci
217662306a36Sopenharmony_ci		dev_vdbg(hsotg->dev, "HAINT=%08x\n", haint);
217762306a36Sopenharmony_ci	}
217862306a36Sopenharmony_ci
217962306a36Sopenharmony_ci	/*
218062306a36Sopenharmony_ci	 * According to USB 2.0 spec section 11.18.8, a host must
218162306a36Sopenharmony_ci	 * issue complete-split transactions in a microframe for a
218262306a36Sopenharmony_ci	 * set of full-/low-speed endpoints in the same relative
218362306a36Sopenharmony_ci	 * order as the start-splits were issued in a microframe for.
218462306a36Sopenharmony_ci	 */
218562306a36Sopenharmony_ci	list_for_each_entry_safe(chan, chan_tmp, &hsotg->split_order,
218662306a36Sopenharmony_ci				 split_order_list_entry) {
218762306a36Sopenharmony_ci		int hc_num = chan->hc_num;
218862306a36Sopenharmony_ci
218962306a36Sopenharmony_ci		if (haint & (1 << hc_num)) {
219062306a36Sopenharmony_ci			dwc2_hc_n_intr(hsotg, hc_num);
219162306a36Sopenharmony_ci			haint &= ~(1 << hc_num);
219262306a36Sopenharmony_ci		}
219362306a36Sopenharmony_ci	}
219462306a36Sopenharmony_ci
219562306a36Sopenharmony_ci	for (i = 0; i < hsotg->params.host_channels; i++) {
219662306a36Sopenharmony_ci		if (haint & (1 << i))
219762306a36Sopenharmony_ci			dwc2_hc_n_intr(hsotg, i);
219862306a36Sopenharmony_ci	}
219962306a36Sopenharmony_ci}
220062306a36Sopenharmony_ci
220162306a36Sopenharmony_ci/* This function handles interrupts for the HCD */
220262306a36Sopenharmony_ciirqreturn_t dwc2_handle_hcd_intr(struct dwc2_hsotg *hsotg)
220362306a36Sopenharmony_ci{
220462306a36Sopenharmony_ci	u32 gintsts, dbg_gintsts;
220562306a36Sopenharmony_ci	irqreturn_t retval = IRQ_HANDLED;
220662306a36Sopenharmony_ci
220762306a36Sopenharmony_ci	if (!dwc2_is_controller_alive(hsotg)) {
220862306a36Sopenharmony_ci		dev_warn(hsotg->dev, "Controller is dead\n");
220962306a36Sopenharmony_ci		return retval;
221062306a36Sopenharmony_ci	} else {
221162306a36Sopenharmony_ci		retval = IRQ_NONE;
221262306a36Sopenharmony_ci	}
221362306a36Sopenharmony_ci
221462306a36Sopenharmony_ci	spin_lock(&hsotg->lock);
221562306a36Sopenharmony_ci
221662306a36Sopenharmony_ci	/* Check if HOST Mode */
221762306a36Sopenharmony_ci	if (dwc2_is_host_mode(hsotg)) {
221862306a36Sopenharmony_ci		gintsts = dwc2_read_core_intr(hsotg);
221962306a36Sopenharmony_ci		if (!gintsts) {
222062306a36Sopenharmony_ci			spin_unlock(&hsotg->lock);
222162306a36Sopenharmony_ci			return retval;
222262306a36Sopenharmony_ci		}
222362306a36Sopenharmony_ci
222462306a36Sopenharmony_ci		retval = IRQ_HANDLED;
222562306a36Sopenharmony_ci
222662306a36Sopenharmony_ci		dbg_gintsts = gintsts;
222762306a36Sopenharmony_ci#ifndef DEBUG_SOF
222862306a36Sopenharmony_ci		dbg_gintsts &= ~GINTSTS_SOF;
222962306a36Sopenharmony_ci#endif
223062306a36Sopenharmony_ci		if (!dbg_perio())
223162306a36Sopenharmony_ci			dbg_gintsts &= ~(GINTSTS_HCHINT | GINTSTS_RXFLVL |
223262306a36Sopenharmony_ci					 GINTSTS_PTXFEMP);
223362306a36Sopenharmony_ci
223462306a36Sopenharmony_ci		/* Only print if there are any non-suppressed interrupts left */
223562306a36Sopenharmony_ci		if (dbg_gintsts)
223662306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
223762306a36Sopenharmony_ci				 "DWC OTG HCD Interrupt Detected gintsts&gintmsk=0x%08x\n",
223862306a36Sopenharmony_ci				 gintsts);
223962306a36Sopenharmony_ci
224062306a36Sopenharmony_ci		if (gintsts & GINTSTS_SOF)
224162306a36Sopenharmony_ci			dwc2_sof_intr(hsotg);
224262306a36Sopenharmony_ci		if (gintsts & GINTSTS_RXFLVL)
224362306a36Sopenharmony_ci			dwc2_rx_fifo_level_intr(hsotg);
224462306a36Sopenharmony_ci		if (gintsts & GINTSTS_NPTXFEMP)
224562306a36Sopenharmony_ci			dwc2_np_tx_fifo_empty_intr(hsotg);
224662306a36Sopenharmony_ci		if (gintsts & GINTSTS_PRTINT)
224762306a36Sopenharmony_ci			dwc2_port_intr(hsotg);
224862306a36Sopenharmony_ci		if (gintsts & GINTSTS_HCHINT)
224962306a36Sopenharmony_ci			dwc2_hc_intr(hsotg);
225062306a36Sopenharmony_ci		if (gintsts & GINTSTS_PTXFEMP)
225162306a36Sopenharmony_ci			dwc2_perio_tx_fifo_empty_intr(hsotg);
225262306a36Sopenharmony_ci
225362306a36Sopenharmony_ci		if (dbg_gintsts) {
225462306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
225562306a36Sopenharmony_ci				 "DWC OTG HCD Finished Servicing Interrupts\n");
225662306a36Sopenharmony_ci			dev_vdbg(hsotg->dev,
225762306a36Sopenharmony_ci				 "DWC OTG HCD gintsts=0x%08x gintmsk=0x%08x\n",
225862306a36Sopenharmony_ci				 dwc2_readl(hsotg, GINTSTS),
225962306a36Sopenharmony_ci				 dwc2_readl(hsotg, GINTMSK));
226062306a36Sopenharmony_ci		}
226162306a36Sopenharmony_ci	}
226262306a36Sopenharmony_ci
226362306a36Sopenharmony_ci	spin_unlock(&hsotg->lock);
226462306a36Sopenharmony_ci
226562306a36Sopenharmony_ci	return retval;
226662306a36Sopenharmony_ci}
2267