162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/* Copyright (c) 2020, Broadcom */
362306a36Sopenharmony_ci/*
462306a36Sopenharmony_ci * 8250-core based driver for Broadcom ns16550a UARTs
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * This driver uses the standard 8250 driver core but adds additional
762306a36Sopenharmony_ci * optional features including the ability to use a baud rate clock
862306a36Sopenharmony_ci * mux for more accurate high speed baud rate selection and also
962306a36Sopenharmony_ci * an optional DMA engine.
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/types.h>
1562306a36Sopenharmony_ci#include <linux/tty.h>
1662306a36Sopenharmony_ci#include <linux/errno.h>
1762306a36Sopenharmony_ci#include <linux/device.h>
1862306a36Sopenharmony_ci#include <linux/io.h>
1962306a36Sopenharmony_ci#include <linux/of.h>
2062306a36Sopenharmony_ci#include <linux/dma-mapping.h>
2162306a36Sopenharmony_ci#include <linux/tty_flip.h>
2262306a36Sopenharmony_ci#include <linux/delay.h>
2362306a36Sopenharmony_ci#include <linux/clk.h>
2462306a36Sopenharmony_ci#include <linux/debugfs.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "8250.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/* Register definitions for UART DMA block. Version 1.1 or later. */
2962306a36Sopenharmony_ci#define UDMA_ARB_RX		0x00
3062306a36Sopenharmony_ci#define UDMA_ARB_TX		0x04
3162306a36Sopenharmony_ci#define		UDMA_ARB_REQ				0x00000001
3262306a36Sopenharmony_ci#define		UDMA_ARB_GRANT				0x00000002
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define UDMA_RX_REVISION	0x00
3562306a36Sopenharmony_ci#define UDMA_RX_REVISION_REQUIRED			0x00000101
3662306a36Sopenharmony_ci#define UDMA_RX_CTRL		0x04
3762306a36Sopenharmony_ci#define		UDMA_RX_CTRL_BUF_CLOSE_MODE		0x00010000
3862306a36Sopenharmony_ci#define		UDMA_RX_CTRL_MASK_WR_DONE		0x00008000
3962306a36Sopenharmony_ci#define		UDMA_RX_CTRL_ENDIAN_OVERRIDE		0x00004000
4062306a36Sopenharmony_ci#define		UDMA_RX_CTRL_ENDIAN			0x00002000
4162306a36Sopenharmony_ci#define		UDMA_RX_CTRL_OE_IS_ERR			0x00001000
4262306a36Sopenharmony_ci#define		UDMA_RX_CTRL_PE_IS_ERR			0x00000800
4362306a36Sopenharmony_ci#define		UDMA_RX_CTRL_FE_IS_ERR			0x00000400
4462306a36Sopenharmony_ci#define		UDMA_RX_CTRL_NUM_BUF_USED_MASK		0x000003c0
4562306a36Sopenharmony_ci#define		UDMA_RX_CTRL_NUM_BUF_USED_SHIFT	6
4662306a36Sopenharmony_ci#define		UDMA_RX_CTRL_BUF_CLOSE_CLK_SEL_SYS	0x00000020
4762306a36Sopenharmony_ci#define		UDMA_RX_CTRL_BUF_CLOSE_ENA		0x00000010
4862306a36Sopenharmony_ci#define		UDMA_RX_CTRL_TIMEOUT_CLK_SEL_SYS	0x00000008
4962306a36Sopenharmony_ci#define		UDMA_RX_CTRL_TIMEOUT_ENA		0x00000004
5062306a36Sopenharmony_ci#define		UDMA_RX_CTRL_ABORT			0x00000002
5162306a36Sopenharmony_ci#define		UDMA_RX_CTRL_ENA			0x00000001
5262306a36Sopenharmony_ci#define UDMA_RX_STATUS		0x08
5362306a36Sopenharmony_ci#define		UDMA_RX_STATUS_ACTIVE_BUF_MASK		0x0000000f
5462306a36Sopenharmony_ci#define UDMA_RX_TRANSFER_LEN	0x0c
5562306a36Sopenharmony_ci#define UDMA_RX_TRANSFER_TOTAL	0x10
5662306a36Sopenharmony_ci#define UDMA_RX_BUFFER_SIZE	0x14
5762306a36Sopenharmony_ci#define UDMA_RX_SRC_ADDR	0x18
5862306a36Sopenharmony_ci#define UDMA_RX_TIMEOUT		0x1c
5962306a36Sopenharmony_ci#define UDMA_RX_BUFFER_CLOSE	0x20
6062306a36Sopenharmony_ci#define UDMA_RX_BLOCKOUT_COUNTER 0x24
6162306a36Sopenharmony_ci#define UDMA_RX_BUF0_PTR_LO	0x28
6262306a36Sopenharmony_ci#define UDMA_RX_BUF0_PTR_HI	0x2c
6362306a36Sopenharmony_ci#define UDMA_RX_BUF0_STATUS	0x30
6462306a36Sopenharmony_ci#define		UDMA_RX_BUFX_STATUS_OVERRUN_ERR		0x00000010
6562306a36Sopenharmony_ci#define		UDMA_RX_BUFX_STATUS_FRAME_ERR		0x00000008
6662306a36Sopenharmony_ci#define		UDMA_RX_BUFX_STATUS_PARITY_ERR		0x00000004
6762306a36Sopenharmony_ci#define		UDMA_RX_BUFX_STATUS_CLOSE_EXPIRED	0x00000002
6862306a36Sopenharmony_ci#define		UDMA_RX_BUFX_STATUS_DATA_RDY		0x00000001
6962306a36Sopenharmony_ci#define UDMA_RX_BUF0_DATA_LEN	0x34
7062306a36Sopenharmony_ci#define UDMA_RX_BUF1_PTR_LO	0x38
7162306a36Sopenharmony_ci#define UDMA_RX_BUF1_PTR_HI	0x3c
7262306a36Sopenharmony_ci#define UDMA_RX_BUF1_STATUS	0x40
7362306a36Sopenharmony_ci#define UDMA_RX_BUF1_DATA_LEN	0x44
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci#define UDMA_TX_REVISION	0x00
7662306a36Sopenharmony_ci#define UDMA_TX_REVISION_REQUIRED			0x00000101
7762306a36Sopenharmony_ci#define UDMA_TX_CTRL		0x04
7862306a36Sopenharmony_ci#define		UDMA_TX_CTRL_ENDIAN_OVERRIDE		0x00000080
7962306a36Sopenharmony_ci#define		UDMA_TX_CTRL_ENDIAN			0x00000040
8062306a36Sopenharmony_ci#define		UDMA_TX_CTRL_NUM_BUF_USED_MASK		0x00000030
8162306a36Sopenharmony_ci#define		UDMA_TX_CTRL_NUM_BUF_USED_1		0x00000010
8262306a36Sopenharmony_ci#define		UDMA_TX_CTRL_ABORT			0x00000002
8362306a36Sopenharmony_ci#define		UDMA_TX_CTRL_ENA			0x00000001
8462306a36Sopenharmony_ci#define UDMA_TX_DST_ADDR	0x08
8562306a36Sopenharmony_ci#define UDMA_TX_BLOCKOUT_COUNTER 0x10
8662306a36Sopenharmony_ci#define UDMA_TX_TRANSFER_LEN	0x14
8762306a36Sopenharmony_ci#define UDMA_TX_TRANSFER_TOTAL	0x18
8862306a36Sopenharmony_ci#define UDMA_TX_STATUS		0x20
8962306a36Sopenharmony_ci#define UDMA_TX_BUF0_PTR_LO	0x24
9062306a36Sopenharmony_ci#define UDMA_TX_BUF0_PTR_HI	0x28
9162306a36Sopenharmony_ci#define UDMA_TX_BUF0_STATUS	0x2c
9262306a36Sopenharmony_ci#define		UDMA_TX_BUFX_LAST			0x00000002
9362306a36Sopenharmony_ci#define		UDMA_TX_BUFX_EMPTY			0x00000001
9462306a36Sopenharmony_ci#define UDMA_TX_BUF0_DATA_LEN	0x30
9562306a36Sopenharmony_ci#define UDMA_TX_BUF0_DATA_SENT	0x34
9662306a36Sopenharmony_ci#define UDMA_TX_BUF1_PTR_LO	0x38
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci#define UDMA_INTR_STATUS	0x00
9962306a36Sopenharmony_ci#define		UDMA_INTR_ARB_TX_GRANT			0x00040000
10062306a36Sopenharmony_ci#define		UDMA_INTR_ARB_RX_GRANT			0x00020000
10162306a36Sopenharmony_ci#define		UDMA_INTR_TX_ALL_EMPTY			0x00010000
10262306a36Sopenharmony_ci#define		UDMA_INTR_TX_EMPTY_BUF1			0x00008000
10362306a36Sopenharmony_ci#define		UDMA_INTR_TX_EMPTY_BUF0			0x00004000
10462306a36Sopenharmony_ci#define		UDMA_INTR_TX_ABORT			0x00002000
10562306a36Sopenharmony_ci#define		UDMA_INTR_TX_DONE			0x00001000
10662306a36Sopenharmony_ci#define		UDMA_INTR_RX_ERROR			0x00000800
10762306a36Sopenharmony_ci#define		UDMA_INTR_RX_TIMEOUT			0x00000400
10862306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF7			0x00000200
10962306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF6			0x00000100
11062306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF5			0x00000080
11162306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF4			0x00000040
11262306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF3			0x00000020
11362306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF2			0x00000010
11462306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF1			0x00000008
11562306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_BUF0			0x00000004
11662306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_MASK			0x000003fc
11762306a36Sopenharmony_ci#define		UDMA_INTR_RX_READY_SHIFT		2
11862306a36Sopenharmony_ci#define		UDMA_INTR_RX_ABORT			0x00000002
11962306a36Sopenharmony_ci#define		UDMA_INTR_RX_DONE			0x00000001
12062306a36Sopenharmony_ci#define UDMA_INTR_SET		0x04
12162306a36Sopenharmony_ci#define UDMA_INTR_CLEAR		0x08
12262306a36Sopenharmony_ci#define UDMA_INTR_MASK_STATUS	0x0c
12362306a36Sopenharmony_ci#define UDMA_INTR_MASK_SET	0x10
12462306a36Sopenharmony_ci#define UDMA_INTR_MASK_CLEAR	0x14
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci#define UDMA_RX_INTERRUPTS ( \
12862306a36Sopenharmony_ci	UDMA_INTR_RX_ERROR | \
12962306a36Sopenharmony_ci	UDMA_INTR_RX_TIMEOUT | \
13062306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF0 | \
13162306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF1 | \
13262306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF2 | \
13362306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF3 | \
13462306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF4 | \
13562306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF5 | \
13662306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF6 | \
13762306a36Sopenharmony_ci	UDMA_INTR_RX_READY_BUF7 | \
13862306a36Sopenharmony_ci	UDMA_INTR_RX_ABORT | \
13962306a36Sopenharmony_ci	UDMA_INTR_RX_DONE)
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci#define UDMA_RX_ERR_INTERRUPTS ( \
14262306a36Sopenharmony_ci	UDMA_INTR_RX_ERROR | \
14362306a36Sopenharmony_ci	UDMA_INTR_RX_TIMEOUT | \
14462306a36Sopenharmony_ci	UDMA_INTR_RX_ABORT | \
14562306a36Sopenharmony_ci	UDMA_INTR_RX_DONE)
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci#define UDMA_TX_INTERRUPTS ( \
14862306a36Sopenharmony_ci	UDMA_INTR_TX_ABORT | \
14962306a36Sopenharmony_ci	UDMA_INTR_TX_DONE)
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci#define UDMA_IS_RX_INTERRUPT(status) ((status) & UDMA_RX_INTERRUPTS)
15262306a36Sopenharmony_ci#define UDMA_IS_TX_INTERRUPT(status) ((status) & UDMA_TX_INTERRUPTS)
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci/* Current devices have 8 sets of RX buffer registers */
15662306a36Sopenharmony_ci#define UDMA_RX_BUFS_COUNT	8
15762306a36Sopenharmony_ci#define UDMA_RX_BUFS_REG_OFFSET (UDMA_RX_BUF1_PTR_LO - UDMA_RX_BUF0_PTR_LO)
15862306a36Sopenharmony_ci#define UDMA_RX_BUFx_PTR_LO(x)	(UDMA_RX_BUF0_PTR_LO + \
15962306a36Sopenharmony_ci				 ((x) * UDMA_RX_BUFS_REG_OFFSET))
16062306a36Sopenharmony_ci#define UDMA_RX_BUFx_PTR_HI(x)	(UDMA_RX_BUF0_PTR_HI + \
16162306a36Sopenharmony_ci				 ((x) * UDMA_RX_BUFS_REG_OFFSET))
16262306a36Sopenharmony_ci#define UDMA_RX_BUFx_STATUS(x)	(UDMA_RX_BUF0_STATUS + \
16362306a36Sopenharmony_ci				 ((x) * UDMA_RX_BUFS_REG_OFFSET))
16462306a36Sopenharmony_ci#define UDMA_RX_BUFx_DATA_LEN(x) (UDMA_RX_BUF0_DATA_LEN + \
16562306a36Sopenharmony_ci				  ((x) * UDMA_RX_BUFS_REG_OFFSET))
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci/* Current devices have 2 sets of TX buffer registers */
16862306a36Sopenharmony_ci#define UDMA_TX_BUFS_COUNT	2
16962306a36Sopenharmony_ci#define UDMA_TX_BUFS_REG_OFFSET (UDMA_TX_BUF1_PTR_LO - UDMA_TX_BUF0_PTR_LO)
17062306a36Sopenharmony_ci#define UDMA_TX_BUFx_PTR_LO(x)	(UDMA_TX_BUF0_PTR_LO + \
17162306a36Sopenharmony_ci				 ((x) * UDMA_TX_BUFS_REG_OFFSET))
17262306a36Sopenharmony_ci#define UDMA_TX_BUFx_PTR_HI(x)	(UDMA_TX_BUF0_PTR_HI + \
17362306a36Sopenharmony_ci				 ((x) * UDMA_TX_BUFS_REG_OFFSET))
17462306a36Sopenharmony_ci#define UDMA_TX_BUFx_STATUS(x)	(UDMA_TX_BUF0_STATUS + \
17562306a36Sopenharmony_ci				 ((x) * UDMA_TX_BUFS_REG_OFFSET))
17662306a36Sopenharmony_ci#define UDMA_TX_BUFx_DATA_LEN(x) (UDMA_TX_BUF0_DATA_LEN + \
17762306a36Sopenharmony_ci				  ((x) * UDMA_TX_BUFS_REG_OFFSET))
17862306a36Sopenharmony_ci#define UDMA_TX_BUFx_DATA_SENT(x) (UDMA_TX_BUF0_DATA_SENT + \
17962306a36Sopenharmony_ci				   ((x) * UDMA_TX_BUFS_REG_OFFSET))
18062306a36Sopenharmony_ci#define REGS_8250 0
18162306a36Sopenharmony_ci#define REGS_DMA_RX 1
18262306a36Sopenharmony_ci#define REGS_DMA_TX 2
18362306a36Sopenharmony_ci#define REGS_DMA_ISR 3
18462306a36Sopenharmony_ci#define REGS_DMA_ARB 4
18562306a36Sopenharmony_ci#define REGS_MAX 5
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci#define TX_BUF_SIZE 4096
18862306a36Sopenharmony_ci#define RX_BUF_SIZE 4096
18962306a36Sopenharmony_ci#define RX_BUFS_COUNT 2
19062306a36Sopenharmony_ci#define KHZ    1000
19162306a36Sopenharmony_ci#define MHZ(x) ((x) * KHZ * KHZ)
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const u32 brcmstb_rate_table[] = {
19462306a36Sopenharmony_ci	MHZ(81),
19562306a36Sopenharmony_ci	MHZ(108),
19662306a36Sopenharmony_ci	MHZ(64),		/* Actually 64285715 for some chips */
19762306a36Sopenharmony_ci	MHZ(48),
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic const u32 brcmstb_rate_table_7278[] = {
20162306a36Sopenharmony_ci	MHZ(81),
20262306a36Sopenharmony_ci	MHZ(108),
20362306a36Sopenharmony_ci	0,
20462306a36Sopenharmony_ci	MHZ(48),
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistruct brcmuart_priv {
20862306a36Sopenharmony_ci	int		line;
20962306a36Sopenharmony_ci	struct clk	*baud_mux_clk;
21062306a36Sopenharmony_ci	unsigned long	default_mux_rate;
21162306a36Sopenharmony_ci	u32		real_rates[ARRAY_SIZE(brcmstb_rate_table)];
21262306a36Sopenharmony_ci	const u32	*rate_table;
21362306a36Sopenharmony_ci	ktime_t		char_wait;
21462306a36Sopenharmony_ci	struct uart_port *up;
21562306a36Sopenharmony_ci	struct hrtimer	hrt;
21662306a36Sopenharmony_ci	bool		shutdown;
21762306a36Sopenharmony_ci	bool		dma_enabled;
21862306a36Sopenharmony_ci	struct uart_8250_dma dma;
21962306a36Sopenharmony_ci	void __iomem	*regs[REGS_MAX];
22062306a36Sopenharmony_ci	dma_addr_t	rx_addr;
22162306a36Sopenharmony_ci	void		*rx_bufs;
22262306a36Sopenharmony_ci	size_t		rx_size;
22362306a36Sopenharmony_ci	int		rx_next_buf;
22462306a36Sopenharmony_ci	dma_addr_t	tx_addr;
22562306a36Sopenharmony_ci	void		*tx_buf;
22662306a36Sopenharmony_ci	size_t		tx_size;
22762306a36Sopenharmony_ci	bool		tx_running;
22862306a36Sopenharmony_ci	bool		rx_running;
22962306a36Sopenharmony_ci	struct dentry	*debugfs_dir;
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	/* stats exposed through debugfs */
23262306a36Sopenharmony_ci	u64		dma_rx_partial_buf;
23362306a36Sopenharmony_ci	u64		dma_rx_full_buf;
23462306a36Sopenharmony_ci	u32		rx_bad_timeout_late_char;
23562306a36Sopenharmony_ci	u32		rx_bad_timeout_no_char;
23662306a36Sopenharmony_ci	u32		rx_missing_close_timeout;
23762306a36Sopenharmony_ci	u32		rx_err;
23862306a36Sopenharmony_ci	u32		rx_timeout;
23962306a36Sopenharmony_ci	u32		rx_abort;
24062306a36Sopenharmony_ci	u32		saved_mctrl;
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic struct dentry *brcmuart_debugfs_root;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci/*
24662306a36Sopenharmony_ci * Register access routines
24762306a36Sopenharmony_ci */
24862306a36Sopenharmony_cistatic u32 udma_readl(struct brcmuart_priv *priv,
24962306a36Sopenharmony_ci		int reg_type, int offset)
25062306a36Sopenharmony_ci{
25162306a36Sopenharmony_ci	return readl(priv->regs[reg_type] + offset);
25262306a36Sopenharmony_ci}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic void udma_writel(struct brcmuart_priv *priv,
25562306a36Sopenharmony_ci			int reg_type, int offset, u32 value)
25662306a36Sopenharmony_ci{
25762306a36Sopenharmony_ci	writel(value, priv->regs[reg_type] + offset);
25862306a36Sopenharmony_ci}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic void udma_set(struct brcmuart_priv *priv,
26162306a36Sopenharmony_ci		int reg_type, int offset, u32 bits)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	void __iomem *reg = priv->regs[reg_type] + offset;
26462306a36Sopenharmony_ci	u32 value;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	value = readl(reg);
26762306a36Sopenharmony_ci	value |= bits;
26862306a36Sopenharmony_ci	writel(value, reg);
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic void udma_unset(struct brcmuart_priv *priv,
27262306a36Sopenharmony_ci		int reg_type, int offset, u32 bits)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	void __iomem *reg = priv->regs[reg_type] + offset;
27562306a36Sopenharmony_ci	u32 value;
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	value = readl(reg);
27862306a36Sopenharmony_ci	value &= ~bits;
27962306a36Sopenharmony_ci	writel(value, reg);
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci/*
28362306a36Sopenharmony_ci * The UART DMA engine hardware can be used by multiple UARTS, but
28462306a36Sopenharmony_ci * only one at a time. Sharing is not currently supported so
28562306a36Sopenharmony_ci * the first UART to request the DMA engine will get it and any
28662306a36Sopenharmony_ci * subsequent requests by other UARTS will fail.
28762306a36Sopenharmony_ci */
28862306a36Sopenharmony_cistatic int brcmuart_arbitration(struct brcmuart_priv *priv, bool acquire)
28962306a36Sopenharmony_ci{
29062306a36Sopenharmony_ci	u32 rx_grant;
29162306a36Sopenharmony_ci	u32 tx_grant;
29262306a36Sopenharmony_ci	int waits;
29362306a36Sopenharmony_ci	int ret = 0;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	if (acquire) {
29662306a36Sopenharmony_ci		udma_set(priv, REGS_DMA_ARB, UDMA_ARB_RX, UDMA_ARB_REQ);
29762306a36Sopenharmony_ci		udma_set(priv, REGS_DMA_ARB, UDMA_ARB_TX, UDMA_ARB_REQ);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci		waits = 1;
30062306a36Sopenharmony_ci		while (1) {
30162306a36Sopenharmony_ci			rx_grant = udma_readl(priv, REGS_DMA_ARB, UDMA_ARB_RX);
30262306a36Sopenharmony_ci			tx_grant = udma_readl(priv, REGS_DMA_ARB, UDMA_ARB_TX);
30362306a36Sopenharmony_ci			if (rx_grant & tx_grant & UDMA_ARB_GRANT)
30462306a36Sopenharmony_ci				return 0;
30562306a36Sopenharmony_ci			if (waits-- == 0)
30662306a36Sopenharmony_ci				break;
30762306a36Sopenharmony_ci			msleep(1);
30862306a36Sopenharmony_ci		}
30962306a36Sopenharmony_ci		ret = 1;
31062306a36Sopenharmony_ci	}
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	udma_unset(priv, REGS_DMA_ARB, UDMA_ARB_RX, UDMA_ARB_REQ);
31362306a36Sopenharmony_ci	udma_unset(priv, REGS_DMA_ARB, UDMA_ARB_TX, UDMA_ARB_REQ);
31462306a36Sopenharmony_ci	return ret;
31562306a36Sopenharmony_ci}
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic void brcmuart_init_dma_hardware(struct brcmuart_priv *priv)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	u32 daddr;
32062306a36Sopenharmony_ci	u32 value;
32162306a36Sopenharmony_ci	int x;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	/* Start with all interrupts disabled */
32462306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET, 0xffffffff);
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFFER_SIZE, RX_BUF_SIZE);
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	/*
32962306a36Sopenharmony_ci	 * Setup buffer close to happen when 32 character times have
33062306a36Sopenharmony_ci	 * elapsed since the last character was received.
33162306a36Sopenharmony_ci	 */
33262306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFFER_CLOSE, 16*10*32);
33362306a36Sopenharmony_ci	value = (RX_BUFS_COUNT << UDMA_RX_CTRL_NUM_BUF_USED_SHIFT)
33462306a36Sopenharmony_ci		| UDMA_RX_CTRL_BUF_CLOSE_MODE
33562306a36Sopenharmony_ci		| UDMA_RX_CTRL_BUF_CLOSE_ENA;
33662306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_RX, UDMA_RX_CTRL, value);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_RX, UDMA_RX_BLOCKOUT_COUNTER, 0);
33962306a36Sopenharmony_ci	daddr = priv->rx_addr;
34062306a36Sopenharmony_ci	for (x = 0; x < RX_BUFS_COUNT; x++) {
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci		/* Set RX transfer length to 0 for unknown */
34362306a36Sopenharmony_ci		udma_writel(priv, REGS_DMA_RX, UDMA_RX_TRANSFER_LEN, 0);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci		udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFx_PTR_LO(x),
34662306a36Sopenharmony_ci			    lower_32_bits(daddr));
34762306a36Sopenharmony_ci		udma_writel(priv, REGS_DMA_RX, UDMA_RX_BUFx_PTR_HI(x),
34862306a36Sopenharmony_ci			    upper_32_bits(daddr));
34962306a36Sopenharmony_ci		daddr += RX_BUF_SIZE;
35062306a36Sopenharmony_ci	}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	daddr = priv->tx_addr;
35362306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUFx_PTR_LO(0),
35462306a36Sopenharmony_ci		    lower_32_bits(daddr));
35562306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUFx_PTR_HI(0),
35662306a36Sopenharmony_ci		    upper_32_bits(daddr));
35762306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_TX, UDMA_TX_CTRL,
35862306a36Sopenharmony_ci		    UDMA_TX_CTRL_NUM_BUF_USED_1);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	/* clear all interrupts then enable them */
36162306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_CLEAR, 0xffffffff);
36262306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_CLEAR,
36362306a36Sopenharmony_ci		UDMA_RX_INTERRUPTS | UDMA_TX_INTERRUPTS);
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic void start_rx_dma(struct uart_8250_port *p)
36862306a36Sopenharmony_ci{
36962306a36Sopenharmony_ci	struct brcmuart_priv *priv = p->port.private_data;
37062306a36Sopenharmony_ci	int x;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	udma_unset(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ENA);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	/* Clear the RX ready bit for all buffers */
37562306a36Sopenharmony_ci	for (x = 0; x < RX_BUFS_COUNT; x++)
37662306a36Sopenharmony_ci		udma_unset(priv, REGS_DMA_RX, UDMA_RX_BUFx_STATUS(x),
37762306a36Sopenharmony_ci			UDMA_RX_BUFX_STATUS_DATA_RDY);
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	/* always start with buffer 0 */
38062306a36Sopenharmony_ci	udma_unset(priv, REGS_DMA_RX, UDMA_RX_STATUS,
38162306a36Sopenharmony_ci		   UDMA_RX_STATUS_ACTIVE_BUF_MASK);
38262306a36Sopenharmony_ci	priv->rx_next_buf = 0;
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	udma_set(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ENA);
38562306a36Sopenharmony_ci	priv->rx_running = true;
38662306a36Sopenharmony_ci}
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_cistatic void stop_rx_dma(struct uart_8250_port *p)
38962306a36Sopenharmony_ci{
39062306a36Sopenharmony_ci	struct brcmuart_priv *priv = p->port.private_data;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	/* If RX is running, set the RX ABORT */
39362306a36Sopenharmony_ci	if (priv->rx_running)
39462306a36Sopenharmony_ci		udma_set(priv, REGS_DMA_RX, UDMA_RX_CTRL, UDMA_RX_CTRL_ABORT);
39562306a36Sopenharmony_ci}
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic int stop_tx_dma(struct uart_8250_port *p)
39862306a36Sopenharmony_ci{
39962306a36Sopenharmony_ci	struct brcmuart_priv *priv = p->port.private_data;
40062306a36Sopenharmony_ci	u32 value;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	/* If TX is running, set the TX ABORT */
40362306a36Sopenharmony_ci	value = udma_readl(priv, REGS_DMA_TX, UDMA_TX_CTRL);
40462306a36Sopenharmony_ci	if (value & UDMA_TX_CTRL_ENA)
40562306a36Sopenharmony_ci		udma_set(priv, REGS_DMA_TX, UDMA_TX_CTRL, UDMA_TX_CTRL_ABORT);
40662306a36Sopenharmony_ci	priv->tx_running = false;
40762306a36Sopenharmony_ci	return 0;
40862306a36Sopenharmony_ci}
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci/*
41162306a36Sopenharmony_ci * NOTE: printk's in this routine will hang the system if this is
41262306a36Sopenharmony_ci * the console tty
41362306a36Sopenharmony_ci */
41462306a36Sopenharmony_cistatic int brcmuart_tx_dma(struct uart_8250_port *p)
41562306a36Sopenharmony_ci{
41662306a36Sopenharmony_ci	struct brcmuart_priv *priv = p->port.private_data;
41762306a36Sopenharmony_ci	struct circ_buf *xmit = &p->port.state->xmit;
41862306a36Sopenharmony_ci	u32 tx_size;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	if (uart_tx_stopped(&p->port) || priv->tx_running ||
42162306a36Sopenharmony_ci		uart_circ_empty(xmit)) {
42262306a36Sopenharmony_ci		return 0;
42362306a36Sopenharmony_ci	}
42462306a36Sopenharmony_ci	tx_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	priv->dma.tx_err = 0;
42762306a36Sopenharmony_ci	memcpy(priv->tx_buf, &xmit->buf[xmit->tail], tx_size);
42862306a36Sopenharmony_ci	uart_xmit_advance(&p->port, tx_size);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
43162306a36Sopenharmony_ci		uart_write_wakeup(&p->port);
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_TX, UDMA_TX_TRANSFER_LEN, tx_size);
43462306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_TX, UDMA_TX_BUF0_DATA_LEN, tx_size);
43562306a36Sopenharmony_ci	udma_unset(priv, REGS_DMA_TX, UDMA_TX_BUF0_STATUS, UDMA_TX_BUFX_EMPTY);
43662306a36Sopenharmony_ci	udma_set(priv, REGS_DMA_TX, UDMA_TX_CTRL, UDMA_TX_CTRL_ENA);
43762306a36Sopenharmony_ci	priv->tx_running = true;
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	return 0;
44062306a36Sopenharmony_ci}
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_cistatic void brcmuart_rx_buf_done_isr(struct uart_port *up, int index)
44362306a36Sopenharmony_ci{
44462306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->private_data;
44562306a36Sopenharmony_ci	struct tty_port *tty_port = &up->state->port;
44662306a36Sopenharmony_ci	u32 status;
44762306a36Sopenharmony_ci	u32 length;
44862306a36Sopenharmony_ci	u32 copied;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	/* Make sure we're still in sync with the hardware */
45162306a36Sopenharmony_ci	status = udma_readl(priv, REGS_DMA_RX, UDMA_RX_BUFx_STATUS(index));
45262306a36Sopenharmony_ci	length = udma_readl(priv, REGS_DMA_RX, UDMA_RX_BUFx_DATA_LEN(index));
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	if ((status & UDMA_RX_BUFX_STATUS_DATA_RDY) == 0) {
45562306a36Sopenharmony_ci		dev_err(up->dev, "RX done interrupt but DATA_RDY not found\n");
45662306a36Sopenharmony_ci		return;
45762306a36Sopenharmony_ci	}
45862306a36Sopenharmony_ci	if (status & (UDMA_RX_BUFX_STATUS_OVERRUN_ERR |
45962306a36Sopenharmony_ci		      UDMA_RX_BUFX_STATUS_FRAME_ERR |
46062306a36Sopenharmony_ci		      UDMA_RX_BUFX_STATUS_PARITY_ERR)) {
46162306a36Sopenharmony_ci		if (status & UDMA_RX_BUFX_STATUS_OVERRUN_ERR) {
46262306a36Sopenharmony_ci			up->icount.overrun++;
46362306a36Sopenharmony_ci			dev_warn(up->dev, "RX OVERRUN Error\n");
46462306a36Sopenharmony_ci		}
46562306a36Sopenharmony_ci		if (status & UDMA_RX_BUFX_STATUS_FRAME_ERR) {
46662306a36Sopenharmony_ci			up->icount.frame++;
46762306a36Sopenharmony_ci			dev_warn(up->dev, "RX FRAMING Error\n");
46862306a36Sopenharmony_ci		}
46962306a36Sopenharmony_ci		if (status & UDMA_RX_BUFX_STATUS_PARITY_ERR) {
47062306a36Sopenharmony_ci			up->icount.parity++;
47162306a36Sopenharmony_ci			dev_warn(up->dev, "RX PARITY Error\n");
47262306a36Sopenharmony_ci		}
47362306a36Sopenharmony_ci	}
47462306a36Sopenharmony_ci	copied = (u32)tty_insert_flip_string(
47562306a36Sopenharmony_ci		tty_port,
47662306a36Sopenharmony_ci		priv->rx_bufs + (index * RX_BUF_SIZE),
47762306a36Sopenharmony_ci		length);
47862306a36Sopenharmony_ci	if (copied != length) {
47962306a36Sopenharmony_ci		dev_warn(up->dev, "Flip buffer overrun of %d bytes\n",
48062306a36Sopenharmony_ci			 length - copied);
48162306a36Sopenharmony_ci		up->icount.overrun += length - copied;
48262306a36Sopenharmony_ci	}
48362306a36Sopenharmony_ci	up->icount.rx += length;
48462306a36Sopenharmony_ci	if (status & UDMA_RX_BUFX_STATUS_CLOSE_EXPIRED)
48562306a36Sopenharmony_ci		priv->dma_rx_partial_buf++;
48662306a36Sopenharmony_ci	else if (length != RX_BUF_SIZE)
48762306a36Sopenharmony_ci		/*
48862306a36Sopenharmony_ci		 * This is a bug in the controller that doesn't cause
48962306a36Sopenharmony_ci		 * any problems but will be fixed in the future.
49062306a36Sopenharmony_ci		 */
49162306a36Sopenharmony_ci		priv->rx_missing_close_timeout++;
49262306a36Sopenharmony_ci	else
49362306a36Sopenharmony_ci		priv->dma_rx_full_buf++;
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	tty_flip_buffer_push(tty_port);
49662306a36Sopenharmony_ci}
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_cistatic void brcmuart_rx_isr(struct uart_port *up, u32 rx_isr)
49962306a36Sopenharmony_ci{
50062306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->private_data;
50162306a36Sopenharmony_ci	struct device *dev = up->dev;
50262306a36Sopenharmony_ci	u32 rx_done_isr;
50362306a36Sopenharmony_ci	u32 check_isr;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	rx_done_isr = (rx_isr & UDMA_INTR_RX_READY_MASK);
50662306a36Sopenharmony_ci	while (rx_done_isr) {
50762306a36Sopenharmony_ci		check_isr = UDMA_INTR_RX_READY_BUF0 << priv->rx_next_buf;
50862306a36Sopenharmony_ci		if (check_isr & rx_done_isr) {
50962306a36Sopenharmony_ci			brcmuart_rx_buf_done_isr(up, priv->rx_next_buf);
51062306a36Sopenharmony_ci		} else {
51162306a36Sopenharmony_ci			dev_err(dev,
51262306a36Sopenharmony_ci				"RX buffer ready out of sequence, restarting RX DMA\n");
51362306a36Sopenharmony_ci			start_rx_dma(up_to_u8250p(up));
51462306a36Sopenharmony_ci			break;
51562306a36Sopenharmony_ci		}
51662306a36Sopenharmony_ci		if (rx_isr & UDMA_RX_ERR_INTERRUPTS) {
51762306a36Sopenharmony_ci			if (rx_isr & UDMA_INTR_RX_ERROR)
51862306a36Sopenharmony_ci				priv->rx_err++;
51962306a36Sopenharmony_ci			if (rx_isr & UDMA_INTR_RX_TIMEOUT) {
52062306a36Sopenharmony_ci				priv->rx_timeout++;
52162306a36Sopenharmony_ci				dev_err(dev, "RX TIMEOUT Error\n");
52262306a36Sopenharmony_ci			}
52362306a36Sopenharmony_ci			if (rx_isr & UDMA_INTR_RX_ABORT)
52462306a36Sopenharmony_ci				priv->rx_abort++;
52562306a36Sopenharmony_ci			priv->rx_running = false;
52662306a36Sopenharmony_ci		}
52762306a36Sopenharmony_ci		/* If not ABORT, re-enable RX buffer */
52862306a36Sopenharmony_ci		if (!(rx_isr & UDMA_INTR_RX_ABORT))
52962306a36Sopenharmony_ci			udma_unset(priv, REGS_DMA_RX,
53062306a36Sopenharmony_ci				   UDMA_RX_BUFx_STATUS(priv->rx_next_buf),
53162306a36Sopenharmony_ci				   UDMA_RX_BUFX_STATUS_DATA_RDY);
53262306a36Sopenharmony_ci		rx_done_isr &= ~check_isr;
53362306a36Sopenharmony_ci		priv->rx_next_buf++;
53462306a36Sopenharmony_ci		if (priv->rx_next_buf == RX_BUFS_COUNT)
53562306a36Sopenharmony_ci			priv->rx_next_buf = 0;
53662306a36Sopenharmony_ci	}
53762306a36Sopenharmony_ci}
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_cistatic void brcmuart_tx_isr(struct uart_port *up, u32 isr)
54062306a36Sopenharmony_ci{
54162306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->private_data;
54262306a36Sopenharmony_ci	struct device *dev = up->dev;
54362306a36Sopenharmony_ci	struct uart_8250_port *port_8250 = up_to_u8250p(up);
54462306a36Sopenharmony_ci	struct circ_buf	*xmit = &port_8250->port.state->xmit;
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	if (isr & UDMA_INTR_TX_ABORT) {
54762306a36Sopenharmony_ci		if (priv->tx_running)
54862306a36Sopenharmony_ci			dev_err(dev, "Unexpected TX_ABORT interrupt\n");
54962306a36Sopenharmony_ci		return;
55062306a36Sopenharmony_ci	}
55162306a36Sopenharmony_ci	priv->tx_running = false;
55262306a36Sopenharmony_ci	if (!uart_circ_empty(xmit) && !uart_tx_stopped(up))
55362306a36Sopenharmony_ci		brcmuart_tx_dma(port_8250);
55462306a36Sopenharmony_ci}
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic irqreturn_t brcmuart_isr(int irq, void *dev_id)
55762306a36Sopenharmony_ci{
55862306a36Sopenharmony_ci	struct uart_port *up = dev_id;
55962306a36Sopenharmony_ci	struct device *dev = up->dev;
56062306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->private_data;
56162306a36Sopenharmony_ci	unsigned long flags;
56262306a36Sopenharmony_ci	u32 interrupts;
56362306a36Sopenharmony_ci	u32 rval;
56462306a36Sopenharmony_ci	u32 tval;
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	interrupts = udma_readl(priv, REGS_DMA_ISR, UDMA_INTR_STATUS);
56762306a36Sopenharmony_ci	if (interrupts == 0)
56862306a36Sopenharmony_ci		return IRQ_NONE;
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	spin_lock_irqsave(&up->lock, flags);
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	/* Clear all interrupts */
57362306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_CLEAR, interrupts);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	rval = UDMA_IS_RX_INTERRUPT(interrupts);
57662306a36Sopenharmony_ci	if (rval)
57762306a36Sopenharmony_ci		brcmuart_rx_isr(up, rval);
57862306a36Sopenharmony_ci	tval = UDMA_IS_TX_INTERRUPT(interrupts);
57962306a36Sopenharmony_ci	if (tval)
58062306a36Sopenharmony_ci		brcmuart_tx_isr(up, tval);
58162306a36Sopenharmony_ci	if ((rval | tval) == 0)
58262306a36Sopenharmony_ci		dev_warn(dev, "Spurious interrupt: 0x%x\n", interrupts);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	spin_unlock_irqrestore(&up->lock, flags);
58562306a36Sopenharmony_ci	return IRQ_HANDLED;
58662306a36Sopenharmony_ci}
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_cistatic int brcmuart_startup(struct uart_port *port)
58962306a36Sopenharmony_ci{
59062306a36Sopenharmony_ci	int res;
59162306a36Sopenharmony_ci	struct uart_8250_port *up = up_to_u8250p(port);
59262306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->port.private_data;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	priv->shutdown = false;
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	/*
59762306a36Sopenharmony_ci	 * prevent serial8250_do_startup() from allocating non-existent
59862306a36Sopenharmony_ci	 * DMA resources
59962306a36Sopenharmony_ci	 */
60062306a36Sopenharmony_ci	up->dma = NULL;
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci	res = serial8250_do_startup(port);
60362306a36Sopenharmony_ci	if (!priv->dma_enabled)
60462306a36Sopenharmony_ci		return res;
60562306a36Sopenharmony_ci	/*
60662306a36Sopenharmony_ci	 * Disable the Receive Data Interrupt because the DMA engine
60762306a36Sopenharmony_ci	 * will handle this.
60862306a36Sopenharmony_ci	 *
60962306a36Sopenharmony_ci	 * Synchronize UART_IER access against the console.
61062306a36Sopenharmony_ci	 */
61162306a36Sopenharmony_ci	spin_lock_irq(&port->lock);
61262306a36Sopenharmony_ci	up->ier &= ~UART_IER_RDI;
61362306a36Sopenharmony_ci	serial_port_out(port, UART_IER, up->ier);
61462306a36Sopenharmony_ci	spin_unlock_irq(&port->lock);
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	priv->tx_running = false;
61762306a36Sopenharmony_ci	priv->dma.rx_dma = NULL;
61862306a36Sopenharmony_ci	priv->dma.tx_dma = brcmuart_tx_dma;
61962306a36Sopenharmony_ci	up->dma = &priv->dma;
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	brcmuart_init_dma_hardware(priv);
62262306a36Sopenharmony_ci	start_rx_dma(up);
62362306a36Sopenharmony_ci	return res;
62462306a36Sopenharmony_ci}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic void brcmuart_shutdown(struct uart_port *port)
62762306a36Sopenharmony_ci{
62862306a36Sopenharmony_ci	struct uart_8250_port *up = up_to_u8250p(port);
62962306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->port.private_data;
63062306a36Sopenharmony_ci	unsigned long flags;
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	spin_lock_irqsave(&port->lock, flags);
63362306a36Sopenharmony_ci	priv->shutdown = true;
63462306a36Sopenharmony_ci	if (priv->dma_enabled) {
63562306a36Sopenharmony_ci		stop_rx_dma(up);
63662306a36Sopenharmony_ci		stop_tx_dma(up);
63762306a36Sopenharmony_ci		/* disable all interrupts */
63862306a36Sopenharmony_ci		udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET,
63962306a36Sopenharmony_ci			UDMA_RX_INTERRUPTS | UDMA_TX_INTERRUPTS);
64062306a36Sopenharmony_ci	}
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	/*
64362306a36Sopenharmony_ci	 * prevent serial8250_do_shutdown() from trying to free
64462306a36Sopenharmony_ci	 * DMA resources that we never alloc'd for this driver.
64562306a36Sopenharmony_ci	 */
64662306a36Sopenharmony_ci	up->dma = NULL;
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	spin_unlock_irqrestore(&port->lock, flags);
64962306a36Sopenharmony_ci	serial8250_do_shutdown(port);
65062306a36Sopenharmony_ci}
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci/*
65362306a36Sopenharmony_ci * Not all clocks run at the exact specified rate, so set each requested
65462306a36Sopenharmony_ci * rate and then get the actual rate.
65562306a36Sopenharmony_ci */
65662306a36Sopenharmony_cistatic void init_real_clk_rates(struct device *dev, struct brcmuart_priv *priv)
65762306a36Sopenharmony_ci{
65862306a36Sopenharmony_ci	int x;
65962306a36Sopenharmony_ci	int rc;
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	priv->default_mux_rate = clk_get_rate(priv->baud_mux_clk);
66262306a36Sopenharmony_ci	for (x = 0; x < ARRAY_SIZE(priv->real_rates); x++) {
66362306a36Sopenharmony_ci		if (priv->rate_table[x] == 0) {
66462306a36Sopenharmony_ci			priv->real_rates[x] = 0;
66562306a36Sopenharmony_ci			continue;
66662306a36Sopenharmony_ci		}
66762306a36Sopenharmony_ci		rc = clk_set_rate(priv->baud_mux_clk, priv->rate_table[x]);
66862306a36Sopenharmony_ci		if (rc) {
66962306a36Sopenharmony_ci			dev_err(dev, "Error selecting BAUD MUX clock for %u\n",
67062306a36Sopenharmony_ci				priv->rate_table[x]);
67162306a36Sopenharmony_ci			priv->real_rates[x] = priv->rate_table[x];
67262306a36Sopenharmony_ci		} else {
67362306a36Sopenharmony_ci			priv->real_rates[x] = clk_get_rate(priv->baud_mux_clk);
67462306a36Sopenharmony_ci		}
67562306a36Sopenharmony_ci	}
67662306a36Sopenharmony_ci	clk_set_rate(priv->baud_mux_clk, priv->default_mux_rate);
67762306a36Sopenharmony_ci}
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic void set_clock_mux(struct uart_port *up, struct brcmuart_priv *priv,
68062306a36Sopenharmony_ci			u32 baud)
68162306a36Sopenharmony_ci{
68262306a36Sopenharmony_ci	u32 percent;
68362306a36Sopenharmony_ci	u32 best_percent = UINT_MAX;
68462306a36Sopenharmony_ci	u32 quot;
68562306a36Sopenharmony_ci	u32 best_quot = 1;
68662306a36Sopenharmony_ci	u32 rate;
68762306a36Sopenharmony_ci	int best_index = -1;
68862306a36Sopenharmony_ci	u64 hires_rate;
68962306a36Sopenharmony_ci	u64 hires_baud;
69062306a36Sopenharmony_ci	u64 hires_err;
69162306a36Sopenharmony_ci	int rc;
69262306a36Sopenharmony_ci	int i;
69362306a36Sopenharmony_ci	int real_baud;
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	/* If the Baud Mux Clock was not specified, just return */
69662306a36Sopenharmony_ci	if (priv->baud_mux_clk == NULL)
69762306a36Sopenharmony_ci		return;
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	/* Find the closest match for specified baud */
70062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(priv->real_rates); i++) {
70162306a36Sopenharmony_ci		if (priv->real_rates[i] == 0)
70262306a36Sopenharmony_ci			continue;
70362306a36Sopenharmony_ci		rate = priv->real_rates[i] / 16;
70462306a36Sopenharmony_ci		quot = DIV_ROUND_CLOSEST(rate, baud);
70562306a36Sopenharmony_ci		if (!quot)
70662306a36Sopenharmony_ci			continue;
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci		/* increase resolution to get xx.xx percent */
70962306a36Sopenharmony_ci		hires_rate = (u64)rate * 10000;
71062306a36Sopenharmony_ci		hires_baud = (u64)baud * 10000;
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci		hires_err = div_u64(hires_rate, (u64)quot);
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci		/* get the delta */
71562306a36Sopenharmony_ci		if (hires_err > hires_baud)
71662306a36Sopenharmony_ci			hires_err = (hires_err - hires_baud);
71762306a36Sopenharmony_ci		else
71862306a36Sopenharmony_ci			hires_err = (hires_baud - hires_err);
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci		percent = (unsigned long)DIV_ROUND_CLOSEST_ULL(hires_err, baud);
72162306a36Sopenharmony_ci		dev_dbg(up->dev,
72262306a36Sopenharmony_ci			"Baud rate: %u, MUX Clk: %u, Error: %u.%u%%\n",
72362306a36Sopenharmony_ci			baud, priv->real_rates[i], percent / 100,
72462306a36Sopenharmony_ci			percent % 100);
72562306a36Sopenharmony_ci		if (percent < best_percent) {
72662306a36Sopenharmony_ci			best_percent = percent;
72762306a36Sopenharmony_ci			best_index = i;
72862306a36Sopenharmony_ci			best_quot = quot;
72962306a36Sopenharmony_ci		}
73062306a36Sopenharmony_ci	}
73162306a36Sopenharmony_ci	if (best_index == -1) {
73262306a36Sopenharmony_ci		dev_err(up->dev, "Error, %d BAUD rate is too fast.\n", baud);
73362306a36Sopenharmony_ci		return;
73462306a36Sopenharmony_ci	}
73562306a36Sopenharmony_ci	rate = priv->real_rates[best_index];
73662306a36Sopenharmony_ci	rc = clk_set_rate(priv->baud_mux_clk, rate);
73762306a36Sopenharmony_ci	if (rc)
73862306a36Sopenharmony_ci		dev_err(up->dev, "Error selecting BAUD MUX clock\n");
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	/* Error over 3 percent will cause data errors */
74162306a36Sopenharmony_ci	if (best_percent > 300)
74262306a36Sopenharmony_ci		dev_err(up->dev, "Error, baud: %d has %u.%u%% error\n",
74362306a36Sopenharmony_ci			baud, percent / 100, percent % 100);
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_ci	real_baud = rate / 16 / best_quot;
74662306a36Sopenharmony_ci	dev_dbg(up->dev, "Selecting BAUD MUX rate: %u\n", rate);
74762306a36Sopenharmony_ci	dev_dbg(up->dev, "Requested baud: %u, Actual baud: %u\n",
74862306a36Sopenharmony_ci		baud, real_baud);
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	/* calc nanoseconds for 1.5 characters time at the given baud rate */
75162306a36Sopenharmony_ci	i = NSEC_PER_SEC / real_baud / 10;
75262306a36Sopenharmony_ci	i += (i / 2);
75362306a36Sopenharmony_ci	priv->char_wait = ns_to_ktime(i);
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci	up->uartclk = rate;
75662306a36Sopenharmony_ci}
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_cistatic void brcmstb_set_termios(struct uart_port *up,
75962306a36Sopenharmony_ci				struct ktermios *termios,
76062306a36Sopenharmony_ci				const struct ktermios *old)
76162306a36Sopenharmony_ci{
76262306a36Sopenharmony_ci	struct uart_8250_port *p8250 = up_to_u8250p(up);
76362306a36Sopenharmony_ci	struct brcmuart_priv *priv = up->private_data;
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	if (priv->dma_enabled)
76662306a36Sopenharmony_ci		stop_rx_dma(p8250);
76762306a36Sopenharmony_ci	set_clock_mux(up, priv, tty_termios_baud_rate(termios));
76862306a36Sopenharmony_ci	serial8250_do_set_termios(up, termios, old);
76962306a36Sopenharmony_ci	if (p8250->mcr & UART_MCR_AFE)
77062306a36Sopenharmony_ci		p8250->port.status |= UPSTAT_AUTOCTS;
77162306a36Sopenharmony_ci	if (priv->dma_enabled)
77262306a36Sopenharmony_ci		start_rx_dma(p8250);
77362306a36Sopenharmony_ci}
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_cistatic int brcmuart_handle_irq(struct uart_port *p)
77662306a36Sopenharmony_ci{
77762306a36Sopenharmony_ci	unsigned int iir = serial_port_in(p, UART_IIR);
77862306a36Sopenharmony_ci	struct brcmuart_priv *priv = p->private_data;
77962306a36Sopenharmony_ci	struct uart_8250_port *up = up_to_u8250p(p);
78062306a36Sopenharmony_ci	unsigned int status;
78162306a36Sopenharmony_ci	unsigned long flags;
78262306a36Sopenharmony_ci	unsigned int ier;
78362306a36Sopenharmony_ci	unsigned int mcr;
78462306a36Sopenharmony_ci	int handled = 0;
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	/*
78762306a36Sopenharmony_ci	 * There's a bug in some 8250 cores where we get a timeout
78862306a36Sopenharmony_ci	 * interrupt but there is no data ready.
78962306a36Sopenharmony_ci	 */
79062306a36Sopenharmony_ci	if (((iir & UART_IIR_ID) == UART_IIR_RX_TIMEOUT) && !(priv->shutdown)) {
79162306a36Sopenharmony_ci		spin_lock_irqsave(&p->lock, flags);
79262306a36Sopenharmony_ci		status = serial_port_in(p, UART_LSR);
79362306a36Sopenharmony_ci		if ((status & UART_LSR_DR) == 0) {
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci			ier = serial_port_in(p, UART_IER);
79662306a36Sopenharmony_ci			/*
79762306a36Sopenharmony_ci			 * if Receive Data Interrupt is enabled and
79862306a36Sopenharmony_ci			 * we're uing hardware flow control, deassert
79962306a36Sopenharmony_ci			 * RTS and wait for any chars in the pipline to
80062306a36Sopenharmony_ci			 * arrive and then check for DR again.
80162306a36Sopenharmony_ci			 */
80262306a36Sopenharmony_ci			if ((ier & UART_IER_RDI) && (up->mcr & UART_MCR_AFE)) {
80362306a36Sopenharmony_ci				ier &= ~(UART_IER_RLSI | UART_IER_RDI);
80462306a36Sopenharmony_ci				serial_port_out(p, UART_IER, ier);
80562306a36Sopenharmony_ci				mcr = serial_port_in(p, UART_MCR);
80662306a36Sopenharmony_ci				mcr &= ~UART_MCR_RTS;
80762306a36Sopenharmony_ci				serial_port_out(p, UART_MCR, mcr);
80862306a36Sopenharmony_ci				hrtimer_start(&priv->hrt, priv->char_wait,
80962306a36Sopenharmony_ci					      HRTIMER_MODE_REL);
81062306a36Sopenharmony_ci			} else {
81162306a36Sopenharmony_ci				serial_port_in(p, UART_RX);
81262306a36Sopenharmony_ci			}
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci			handled = 1;
81562306a36Sopenharmony_ci		}
81662306a36Sopenharmony_ci		spin_unlock_irqrestore(&p->lock, flags);
81762306a36Sopenharmony_ci		if (handled)
81862306a36Sopenharmony_ci			return 1;
81962306a36Sopenharmony_ci	}
82062306a36Sopenharmony_ci	return serial8250_handle_irq(p, iir);
82162306a36Sopenharmony_ci}
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_cistatic enum hrtimer_restart brcmuart_hrtimer_func(struct hrtimer *t)
82462306a36Sopenharmony_ci{
82562306a36Sopenharmony_ci	struct brcmuart_priv *priv = container_of(t, struct brcmuart_priv, hrt);
82662306a36Sopenharmony_ci	struct uart_port *p = priv->up;
82762306a36Sopenharmony_ci	struct uart_8250_port *up = up_to_u8250p(p);
82862306a36Sopenharmony_ci	unsigned int status;
82962306a36Sopenharmony_ci	unsigned long flags;
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	if (priv->shutdown)
83262306a36Sopenharmony_ci		return HRTIMER_NORESTART;
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci	spin_lock_irqsave(&p->lock, flags);
83562306a36Sopenharmony_ci	status = serial_port_in(p, UART_LSR);
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_ci	/*
83862306a36Sopenharmony_ci	 * If a character did not arrive after the timeout, clear the false
83962306a36Sopenharmony_ci	 * receive timeout.
84062306a36Sopenharmony_ci	 */
84162306a36Sopenharmony_ci	if ((status & UART_LSR_DR) == 0) {
84262306a36Sopenharmony_ci		serial_port_in(p, UART_RX);
84362306a36Sopenharmony_ci		priv->rx_bad_timeout_no_char++;
84462306a36Sopenharmony_ci	} else {
84562306a36Sopenharmony_ci		priv->rx_bad_timeout_late_char++;
84662306a36Sopenharmony_ci	}
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_ci	/* re-enable receive unless upper layer has disabled it */
84962306a36Sopenharmony_ci	if ((up->ier & (UART_IER_RLSI | UART_IER_RDI)) ==
85062306a36Sopenharmony_ci	    (UART_IER_RLSI | UART_IER_RDI)) {
85162306a36Sopenharmony_ci		status = serial_port_in(p, UART_IER);
85262306a36Sopenharmony_ci		status |= (UART_IER_RLSI | UART_IER_RDI);
85362306a36Sopenharmony_ci		serial_port_out(p, UART_IER, status);
85462306a36Sopenharmony_ci		status = serial_port_in(p, UART_MCR);
85562306a36Sopenharmony_ci		status |= UART_MCR_RTS;
85662306a36Sopenharmony_ci		serial_port_out(p, UART_MCR, status);
85762306a36Sopenharmony_ci	}
85862306a36Sopenharmony_ci	spin_unlock_irqrestore(&p->lock, flags);
85962306a36Sopenharmony_ci	return HRTIMER_NORESTART;
86062306a36Sopenharmony_ci}
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_cistatic const struct of_device_id brcmuart_dt_ids[] = {
86362306a36Sopenharmony_ci	{
86462306a36Sopenharmony_ci		.compatible = "brcm,bcm7278-uart",
86562306a36Sopenharmony_ci		.data = brcmstb_rate_table_7278,
86662306a36Sopenharmony_ci	},
86762306a36Sopenharmony_ci	{
86862306a36Sopenharmony_ci		.compatible = "brcm,bcm7271-uart",
86962306a36Sopenharmony_ci		.data = brcmstb_rate_table,
87062306a36Sopenharmony_ci	},
87162306a36Sopenharmony_ci	{},
87262306a36Sopenharmony_ci};
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, brcmuart_dt_ids);
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic void brcmuart_free_bufs(struct device *dev, struct brcmuart_priv *priv)
87762306a36Sopenharmony_ci{
87862306a36Sopenharmony_ci	if (priv->rx_bufs)
87962306a36Sopenharmony_ci		dma_free_coherent(dev, priv->rx_size, priv->rx_bufs,
88062306a36Sopenharmony_ci				  priv->rx_addr);
88162306a36Sopenharmony_ci	if (priv->tx_buf)
88262306a36Sopenharmony_ci		dma_free_coherent(dev, priv->tx_size, priv->tx_buf,
88362306a36Sopenharmony_ci				  priv->tx_addr);
88462306a36Sopenharmony_ci}
88562306a36Sopenharmony_ci
88662306a36Sopenharmony_cistatic void brcmuart_throttle(struct uart_port *port)
88762306a36Sopenharmony_ci{
88862306a36Sopenharmony_ci	struct brcmuart_priv *priv = port->private_data;
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_SET, UDMA_RX_INTERRUPTS);
89162306a36Sopenharmony_ci}
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_cistatic void brcmuart_unthrottle(struct uart_port *port)
89462306a36Sopenharmony_ci{
89562306a36Sopenharmony_ci	struct brcmuart_priv *priv = port->private_data;
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	udma_writel(priv, REGS_DMA_ISR, UDMA_INTR_MASK_CLEAR,
89862306a36Sopenharmony_ci		    UDMA_RX_INTERRUPTS);
89962306a36Sopenharmony_ci}
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistatic int debugfs_stats_show(struct seq_file *s, void *unused)
90262306a36Sopenharmony_ci{
90362306a36Sopenharmony_ci	struct brcmuart_priv *priv = s->private;
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	seq_printf(s, "rx_err:\t\t\t\t%u\n",
90662306a36Sopenharmony_ci		   priv->rx_err);
90762306a36Sopenharmony_ci	seq_printf(s, "rx_timeout:\t\t\t%u\n",
90862306a36Sopenharmony_ci		   priv->rx_timeout);
90962306a36Sopenharmony_ci	seq_printf(s, "rx_abort:\t\t\t%u\n",
91062306a36Sopenharmony_ci		   priv->rx_abort);
91162306a36Sopenharmony_ci	seq_printf(s, "rx_bad_timeout_late_char:\t%u\n",
91262306a36Sopenharmony_ci		   priv->rx_bad_timeout_late_char);
91362306a36Sopenharmony_ci	seq_printf(s, "rx_bad_timeout_no_char:\t\t%u\n",
91462306a36Sopenharmony_ci		   priv->rx_bad_timeout_no_char);
91562306a36Sopenharmony_ci	seq_printf(s, "rx_missing_close_timeout:\t%u\n",
91662306a36Sopenharmony_ci		   priv->rx_missing_close_timeout);
91762306a36Sopenharmony_ci	if (priv->dma_enabled) {
91862306a36Sopenharmony_ci		seq_printf(s, "dma_rx_partial_buf:\t\t%llu\n",
91962306a36Sopenharmony_ci			   priv->dma_rx_partial_buf);
92062306a36Sopenharmony_ci		seq_printf(s, "dma_rx_full_buf:\t\t%llu\n",
92162306a36Sopenharmony_ci			   priv->dma_rx_full_buf);
92262306a36Sopenharmony_ci	}
92362306a36Sopenharmony_ci	return 0;
92462306a36Sopenharmony_ci}
92562306a36Sopenharmony_ciDEFINE_SHOW_ATTRIBUTE(debugfs_stats);
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_cistatic void brcmuart_init_debugfs(struct brcmuart_priv *priv,
92862306a36Sopenharmony_ci				  const char *device)
92962306a36Sopenharmony_ci{
93062306a36Sopenharmony_ci	priv->debugfs_dir = debugfs_create_dir(device, brcmuart_debugfs_root);
93162306a36Sopenharmony_ci	debugfs_create_file("stats", 0444, priv->debugfs_dir, priv,
93262306a36Sopenharmony_ci			    &debugfs_stats_fops);
93362306a36Sopenharmony_ci}
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_cistatic int brcmuart_probe(struct platform_device *pdev)
93762306a36Sopenharmony_ci{
93862306a36Sopenharmony_ci	struct resource *regs;
93962306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
94062306a36Sopenharmony_ci	const struct of_device_id *of_id = NULL;
94162306a36Sopenharmony_ci	struct uart_8250_port *new_port;
94262306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
94362306a36Sopenharmony_ci	struct brcmuart_priv *priv;
94462306a36Sopenharmony_ci	struct clk *baud_mux_clk;
94562306a36Sopenharmony_ci	struct uart_8250_port up;
94662306a36Sopenharmony_ci	int irq;
94762306a36Sopenharmony_ci	void __iomem *membase = NULL;
94862306a36Sopenharmony_ci	resource_size_t mapbase = 0;
94962306a36Sopenharmony_ci	u32 clk_rate = 0;
95062306a36Sopenharmony_ci	int ret;
95162306a36Sopenharmony_ci	int x;
95262306a36Sopenharmony_ci	int dma_irq;
95362306a36Sopenharmony_ci	static const char * const reg_names[REGS_MAX] = {
95462306a36Sopenharmony_ci		"uart", "dma_rx", "dma_tx", "dma_intr2", "dma_arb"
95562306a36Sopenharmony_ci	};
95662306a36Sopenharmony_ci
95762306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
95862306a36Sopenharmony_ci	if (irq < 0)
95962306a36Sopenharmony_ci		return irq;
96062306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(struct brcmuart_priv),
96162306a36Sopenharmony_ci			GFP_KERNEL);
96262306a36Sopenharmony_ci	if (!priv)
96362306a36Sopenharmony_ci		return -ENOMEM;
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	of_id = of_match_node(brcmuart_dt_ids, np);
96662306a36Sopenharmony_ci	if (!of_id || !of_id->data)
96762306a36Sopenharmony_ci		priv->rate_table = brcmstb_rate_table;
96862306a36Sopenharmony_ci	else
96962306a36Sopenharmony_ci		priv->rate_table = of_id->data;
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci	for (x = 0; x < REGS_MAX; x++) {
97262306a36Sopenharmony_ci		regs = platform_get_resource_byname(pdev, IORESOURCE_MEM,
97362306a36Sopenharmony_ci						reg_names[x]);
97462306a36Sopenharmony_ci		if (!regs)
97562306a36Sopenharmony_ci			break;
97662306a36Sopenharmony_ci		priv->regs[x] =	devm_ioremap(dev, regs->start,
97762306a36Sopenharmony_ci					     resource_size(regs));
97862306a36Sopenharmony_ci		if (!priv->regs[x])
97962306a36Sopenharmony_ci			return -ENOMEM;
98062306a36Sopenharmony_ci		if (x == REGS_8250) {
98162306a36Sopenharmony_ci			mapbase = regs->start;
98262306a36Sopenharmony_ci			membase = priv->regs[x];
98362306a36Sopenharmony_ci		}
98462306a36Sopenharmony_ci	}
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci	/* We should have just the uart base registers or all the registers */
98762306a36Sopenharmony_ci	if (x != 1 && x != REGS_MAX) {
98862306a36Sopenharmony_ci		dev_warn(dev, "%s registers not specified\n", reg_names[x]);
98962306a36Sopenharmony_ci		return -EINVAL;
99062306a36Sopenharmony_ci	}
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_ci	/* if the DMA registers were specified, try to enable DMA */
99362306a36Sopenharmony_ci	if (x > REGS_DMA_RX) {
99462306a36Sopenharmony_ci		if (brcmuart_arbitration(priv, 1) == 0) {
99562306a36Sopenharmony_ci			u32 txrev = 0;
99662306a36Sopenharmony_ci			u32 rxrev = 0;
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_ci			txrev = udma_readl(priv, REGS_DMA_RX, UDMA_RX_REVISION);
99962306a36Sopenharmony_ci			rxrev = udma_readl(priv, REGS_DMA_TX, UDMA_TX_REVISION);
100062306a36Sopenharmony_ci			if ((txrev >= UDMA_TX_REVISION_REQUIRED) &&
100162306a36Sopenharmony_ci				(rxrev >= UDMA_RX_REVISION_REQUIRED)) {
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_ci				/* Enable the use of the DMA hardware */
100462306a36Sopenharmony_ci				priv->dma_enabled = true;
100562306a36Sopenharmony_ci			} else {
100662306a36Sopenharmony_ci				brcmuart_arbitration(priv, 0);
100762306a36Sopenharmony_ci				dev_err(dev,
100862306a36Sopenharmony_ci					"Unsupported DMA Hardware Revision\n");
100962306a36Sopenharmony_ci			}
101062306a36Sopenharmony_ci		} else {
101162306a36Sopenharmony_ci			dev_err(dev,
101262306a36Sopenharmony_ci				"Timeout arbitrating for UART DMA hardware\n");
101362306a36Sopenharmony_ci		}
101462306a36Sopenharmony_ci	}
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci	of_property_read_u32(np, "clock-frequency", &clk_rate);
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci	/* See if a Baud clock has been specified */
101962306a36Sopenharmony_ci	baud_mux_clk = devm_clk_get(dev, "sw_baud");
102062306a36Sopenharmony_ci	if (IS_ERR(baud_mux_clk)) {
102162306a36Sopenharmony_ci		if (PTR_ERR(baud_mux_clk) == -EPROBE_DEFER) {
102262306a36Sopenharmony_ci			ret = -EPROBE_DEFER;
102362306a36Sopenharmony_ci			goto release_dma;
102462306a36Sopenharmony_ci		}
102562306a36Sopenharmony_ci		dev_dbg(dev, "BAUD MUX clock not specified\n");
102662306a36Sopenharmony_ci	} else {
102762306a36Sopenharmony_ci		dev_dbg(dev, "BAUD MUX clock found\n");
102862306a36Sopenharmony_ci		ret = clk_prepare_enable(baud_mux_clk);
102962306a36Sopenharmony_ci		if (ret)
103062306a36Sopenharmony_ci			goto release_dma;
103162306a36Sopenharmony_ci		priv->baud_mux_clk = baud_mux_clk;
103262306a36Sopenharmony_ci		init_real_clk_rates(dev, priv);
103362306a36Sopenharmony_ci		clk_rate = priv->default_mux_rate;
103462306a36Sopenharmony_ci	}
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci	if (clk_rate == 0) {
103762306a36Sopenharmony_ci		dev_err(dev, "clock-frequency or clk not defined\n");
103862306a36Sopenharmony_ci		ret = -EINVAL;
103962306a36Sopenharmony_ci		goto err_clk_disable;
104062306a36Sopenharmony_ci	}
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_ci	dev_dbg(dev, "DMA is %senabled\n", priv->dma_enabled ? "" : "not ");
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci	memset(&up, 0, sizeof(up));
104562306a36Sopenharmony_ci	up.port.type = PORT_BCM7271;
104662306a36Sopenharmony_ci	up.port.uartclk = clk_rate;
104762306a36Sopenharmony_ci	up.port.dev = dev;
104862306a36Sopenharmony_ci	up.port.mapbase = mapbase;
104962306a36Sopenharmony_ci	up.port.membase = membase;
105062306a36Sopenharmony_ci	up.port.irq = irq;
105162306a36Sopenharmony_ci	up.port.handle_irq = brcmuart_handle_irq;
105262306a36Sopenharmony_ci	up.port.regshift = 2;
105362306a36Sopenharmony_ci	up.port.iotype = of_device_is_big_endian(np) ?
105462306a36Sopenharmony_ci		UPIO_MEM32BE : UPIO_MEM32;
105562306a36Sopenharmony_ci	up.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF
105662306a36Sopenharmony_ci		| UPF_FIXED_PORT | UPF_FIXED_TYPE;
105762306a36Sopenharmony_ci	up.port.dev = dev;
105862306a36Sopenharmony_ci	up.port.private_data = priv;
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_ci	/* Check for a fixed line number */
106162306a36Sopenharmony_ci	ret = of_alias_get_id(np, "serial");
106262306a36Sopenharmony_ci	if (ret >= 0)
106362306a36Sopenharmony_ci		up.port.line = ret;
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_ci	/* setup HR timer */
106662306a36Sopenharmony_ci	hrtimer_init(&priv->hrt, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
106762306a36Sopenharmony_ci	priv->hrt.function = brcmuart_hrtimer_func;
106862306a36Sopenharmony_ci
106962306a36Sopenharmony_ci	up.port.shutdown = brcmuart_shutdown;
107062306a36Sopenharmony_ci	up.port.startup = brcmuart_startup;
107162306a36Sopenharmony_ci	up.port.throttle = brcmuart_throttle;
107262306a36Sopenharmony_ci	up.port.unthrottle = brcmuart_unthrottle;
107362306a36Sopenharmony_ci	up.port.set_termios = brcmstb_set_termios;
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_ci	if (priv->dma_enabled) {
107662306a36Sopenharmony_ci		priv->rx_size = RX_BUF_SIZE * RX_BUFS_COUNT;
107762306a36Sopenharmony_ci		priv->rx_bufs = dma_alloc_coherent(dev,
107862306a36Sopenharmony_ci						   priv->rx_size,
107962306a36Sopenharmony_ci						   &priv->rx_addr, GFP_KERNEL);
108062306a36Sopenharmony_ci		if (!priv->rx_bufs) {
108162306a36Sopenharmony_ci			ret = -ENOMEM;
108262306a36Sopenharmony_ci			goto err;
108362306a36Sopenharmony_ci		}
108462306a36Sopenharmony_ci		priv->tx_size = UART_XMIT_SIZE;
108562306a36Sopenharmony_ci		priv->tx_buf = dma_alloc_coherent(dev,
108662306a36Sopenharmony_ci						  priv->tx_size,
108762306a36Sopenharmony_ci						  &priv->tx_addr, GFP_KERNEL);
108862306a36Sopenharmony_ci		if (!priv->tx_buf) {
108962306a36Sopenharmony_ci			ret = -ENOMEM;
109062306a36Sopenharmony_ci			goto err;
109162306a36Sopenharmony_ci		}
109262306a36Sopenharmony_ci	}
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ci	ret = serial8250_register_8250_port(&up);
109562306a36Sopenharmony_ci	if (ret < 0) {
109662306a36Sopenharmony_ci		dev_err(dev, "unable to register 8250 port\n");
109762306a36Sopenharmony_ci		goto err;
109862306a36Sopenharmony_ci	}
109962306a36Sopenharmony_ci	priv->line = ret;
110062306a36Sopenharmony_ci	new_port = serial8250_get_port(ret);
110162306a36Sopenharmony_ci	priv->up = &new_port->port;
110262306a36Sopenharmony_ci	if (priv->dma_enabled) {
110362306a36Sopenharmony_ci		dma_irq = platform_get_irq_byname(pdev,  "dma");
110462306a36Sopenharmony_ci		if (dma_irq < 0) {
110562306a36Sopenharmony_ci			ret = dma_irq;
110662306a36Sopenharmony_ci			dev_err(dev, "no IRQ resource info\n");
110762306a36Sopenharmony_ci			goto err1;
110862306a36Sopenharmony_ci		}
110962306a36Sopenharmony_ci		ret = devm_request_irq(dev, dma_irq, brcmuart_isr,
111062306a36Sopenharmony_ci				IRQF_SHARED, "uart DMA irq", &new_port->port);
111162306a36Sopenharmony_ci		if (ret) {
111262306a36Sopenharmony_ci			dev_err(dev, "unable to register IRQ handler\n");
111362306a36Sopenharmony_ci			goto err1;
111462306a36Sopenharmony_ci		}
111562306a36Sopenharmony_ci	}
111662306a36Sopenharmony_ci	platform_set_drvdata(pdev, priv);
111762306a36Sopenharmony_ci	brcmuart_init_debugfs(priv, dev_name(&pdev->dev));
111862306a36Sopenharmony_ci	return 0;
111962306a36Sopenharmony_ci
112062306a36Sopenharmony_cierr1:
112162306a36Sopenharmony_ci	serial8250_unregister_port(priv->line);
112262306a36Sopenharmony_cierr:
112362306a36Sopenharmony_ci	brcmuart_free_bufs(dev, priv);
112462306a36Sopenharmony_cierr_clk_disable:
112562306a36Sopenharmony_ci	clk_disable_unprepare(baud_mux_clk);
112662306a36Sopenharmony_cirelease_dma:
112762306a36Sopenharmony_ci	if (priv->dma_enabled)
112862306a36Sopenharmony_ci		brcmuart_arbitration(priv, 0);
112962306a36Sopenharmony_ci	return ret;
113062306a36Sopenharmony_ci}
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_cistatic int brcmuart_remove(struct platform_device *pdev)
113362306a36Sopenharmony_ci{
113462306a36Sopenharmony_ci	struct brcmuart_priv *priv = platform_get_drvdata(pdev);
113562306a36Sopenharmony_ci
113662306a36Sopenharmony_ci	debugfs_remove_recursive(priv->debugfs_dir);
113762306a36Sopenharmony_ci	hrtimer_cancel(&priv->hrt);
113862306a36Sopenharmony_ci	serial8250_unregister_port(priv->line);
113962306a36Sopenharmony_ci	brcmuart_free_bufs(&pdev->dev, priv);
114062306a36Sopenharmony_ci	clk_disable_unprepare(priv->baud_mux_clk);
114162306a36Sopenharmony_ci	if (priv->dma_enabled)
114262306a36Sopenharmony_ci		brcmuart_arbitration(priv, 0);
114362306a36Sopenharmony_ci	return 0;
114462306a36Sopenharmony_ci}
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_cistatic int __maybe_unused brcmuart_suspend(struct device *dev)
114762306a36Sopenharmony_ci{
114862306a36Sopenharmony_ci	struct brcmuart_priv *priv = dev_get_drvdata(dev);
114962306a36Sopenharmony_ci	struct uart_8250_port *up = serial8250_get_port(priv->line);
115062306a36Sopenharmony_ci	struct uart_port *port = &up->port;
115162306a36Sopenharmony_ci	unsigned long flags;
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_ci	/*
115462306a36Sopenharmony_ci	 * This will prevent resume from enabling RTS before the
115562306a36Sopenharmony_ci	 *  baud rate has been restored.
115662306a36Sopenharmony_ci	 */
115762306a36Sopenharmony_ci	spin_lock_irqsave(&port->lock, flags);
115862306a36Sopenharmony_ci	priv->saved_mctrl = port->mctrl;
115962306a36Sopenharmony_ci	port->mctrl &= ~TIOCM_RTS;
116062306a36Sopenharmony_ci	spin_unlock_irqrestore(&port->lock, flags);
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_ci	serial8250_suspend_port(priv->line);
116362306a36Sopenharmony_ci	clk_disable_unprepare(priv->baud_mux_clk);
116462306a36Sopenharmony_ci
116562306a36Sopenharmony_ci	return 0;
116662306a36Sopenharmony_ci}
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic int __maybe_unused brcmuart_resume(struct device *dev)
116962306a36Sopenharmony_ci{
117062306a36Sopenharmony_ci	struct brcmuart_priv *priv = dev_get_drvdata(dev);
117162306a36Sopenharmony_ci	struct uart_8250_port *up = serial8250_get_port(priv->line);
117262306a36Sopenharmony_ci	struct uart_port *port = &up->port;
117362306a36Sopenharmony_ci	unsigned long flags;
117462306a36Sopenharmony_ci	int ret;
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_ci	ret = clk_prepare_enable(priv->baud_mux_clk);
117762306a36Sopenharmony_ci	if (ret)
117862306a36Sopenharmony_ci		dev_err(dev, "Error enabling BAUD MUX clock\n");
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci	/*
118162306a36Sopenharmony_ci	 * The hardware goes back to it's default after suspend
118262306a36Sopenharmony_ci	 * so get the "clk" back in sync.
118362306a36Sopenharmony_ci	 */
118462306a36Sopenharmony_ci	ret = clk_set_rate(priv->baud_mux_clk, priv->default_mux_rate);
118562306a36Sopenharmony_ci	if (ret)
118662306a36Sopenharmony_ci		dev_err(dev, "Error restoring default BAUD MUX clock\n");
118762306a36Sopenharmony_ci	if (priv->dma_enabled) {
118862306a36Sopenharmony_ci		if (brcmuart_arbitration(priv, 1)) {
118962306a36Sopenharmony_ci			dev_err(dev, "Timeout arbitrating for DMA hardware on resume\n");
119062306a36Sopenharmony_ci			return(-EBUSY);
119162306a36Sopenharmony_ci		}
119262306a36Sopenharmony_ci		brcmuart_init_dma_hardware(priv);
119362306a36Sopenharmony_ci		start_rx_dma(serial8250_get_port(priv->line));
119462306a36Sopenharmony_ci	}
119562306a36Sopenharmony_ci	serial8250_resume_port(priv->line);
119662306a36Sopenharmony_ci
119762306a36Sopenharmony_ci	if (priv->saved_mctrl & TIOCM_RTS) {
119862306a36Sopenharmony_ci		/* Restore RTS */
119962306a36Sopenharmony_ci		spin_lock_irqsave(&port->lock, flags);
120062306a36Sopenharmony_ci		port->mctrl |= TIOCM_RTS;
120162306a36Sopenharmony_ci		port->ops->set_mctrl(port, port->mctrl);
120262306a36Sopenharmony_ci		spin_unlock_irqrestore(&port->lock, flags);
120362306a36Sopenharmony_ci	}
120462306a36Sopenharmony_ci
120562306a36Sopenharmony_ci	return 0;
120662306a36Sopenharmony_ci}
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_cistatic const struct dev_pm_ops brcmuart_dev_pm_ops = {
120962306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(brcmuart_suspend, brcmuart_resume)
121062306a36Sopenharmony_ci};
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cistatic struct platform_driver brcmuart_platform_driver = {
121362306a36Sopenharmony_ci	.driver = {
121462306a36Sopenharmony_ci		.name	= "bcm7271-uart",
121562306a36Sopenharmony_ci		.pm		= &brcmuart_dev_pm_ops,
121662306a36Sopenharmony_ci		.of_match_table = brcmuart_dt_ids,
121762306a36Sopenharmony_ci	},
121862306a36Sopenharmony_ci	.probe		= brcmuart_probe,
121962306a36Sopenharmony_ci	.remove		= brcmuart_remove,
122062306a36Sopenharmony_ci};
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_cistatic int __init brcmuart_init(void)
122362306a36Sopenharmony_ci{
122462306a36Sopenharmony_ci	int ret;
122562306a36Sopenharmony_ci
122662306a36Sopenharmony_ci	brcmuart_debugfs_root = debugfs_create_dir(
122762306a36Sopenharmony_ci		brcmuart_platform_driver.driver.name, NULL);
122862306a36Sopenharmony_ci	ret = platform_driver_register(&brcmuart_platform_driver);
122962306a36Sopenharmony_ci	if (ret) {
123062306a36Sopenharmony_ci		debugfs_remove_recursive(brcmuart_debugfs_root);
123162306a36Sopenharmony_ci		return ret;
123262306a36Sopenharmony_ci	}
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_ci	return 0;
123562306a36Sopenharmony_ci}
123662306a36Sopenharmony_cimodule_init(brcmuart_init);
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_cistatic void __exit brcmuart_deinit(void)
123962306a36Sopenharmony_ci{
124062306a36Sopenharmony_ci	platform_driver_unregister(&brcmuart_platform_driver);
124162306a36Sopenharmony_ci	debugfs_remove_recursive(brcmuart_debugfs_root);
124262306a36Sopenharmony_ci}
124362306a36Sopenharmony_cimodule_exit(brcmuart_deinit);
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_ciMODULE_AUTHOR("Al Cooper");
124662306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom NS16550A compatible serial port driver");
124762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1248