162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Sonics Silicon Backplane 362306a36Sopenharmony_ci * Broadcom ChipCommon core driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright 2005, Broadcom Corporation 662306a36Sopenharmony_ci * Copyright 2006, 2007, Michael Buesch <m@bues.ch> 762306a36Sopenharmony_ci * Copyright 2012, Hauke Mehrtens <hauke@hauke-m.de> 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Licensed under the GNU/GPL. See COPYING for details. 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "ssb_private.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/ssb/ssb.h> 1562306a36Sopenharmony_ci#include <linux/ssb/ssb_regs.h> 1662306a36Sopenharmony_ci#include <linux/export.h> 1762306a36Sopenharmony_ci#include <linux/pci.h> 1862306a36Sopenharmony_ci#include <linux/bcm47xx_wdt.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* Clock sources */ 2262306a36Sopenharmony_cienum ssb_clksrc { 2362306a36Sopenharmony_ci /* PCI clock */ 2462306a36Sopenharmony_ci SSB_CHIPCO_CLKSRC_PCI, 2562306a36Sopenharmony_ci /* Crystal slow clock oscillator */ 2662306a36Sopenharmony_ci SSB_CHIPCO_CLKSRC_XTALOS, 2762306a36Sopenharmony_ci /* Low power oscillator */ 2862306a36Sopenharmony_ci SSB_CHIPCO_CLKSRC_LOPWROS, 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic inline u32 chipco_write32_masked(struct ssb_chipcommon *cc, u16 offset, 3362306a36Sopenharmony_ci u32 mask, u32 value) 3462306a36Sopenharmony_ci{ 3562306a36Sopenharmony_ci value &= mask; 3662306a36Sopenharmony_ci value |= chipco_read32(cc, offset) & ~mask; 3762306a36Sopenharmony_ci chipco_write32(cc, offset, value); 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci return value; 4062306a36Sopenharmony_ci} 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_civoid ssb_chipco_set_clockmode(struct ssb_chipcommon *cc, 4362306a36Sopenharmony_ci enum ssb_clkmode mode) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci struct ssb_device *ccdev = cc->dev; 4662306a36Sopenharmony_ci struct ssb_bus *bus; 4762306a36Sopenharmony_ci u32 tmp; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci if (!ccdev) 5062306a36Sopenharmony_ci return; 5162306a36Sopenharmony_ci bus = ccdev->bus; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci /* We support SLOW only on 6..9 */ 5462306a36Sopenharmony_ci if (ccdev->id.revision >= 10 && mode == SSB_CLKMODE_SLOW) 5562306a36Sopenharmony_ci mode = SSB_CLKMODE_DYNAMIC; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) 5862306a36Sopenharmony_ci return; /* PMU controls clockmode, separated function needed */ 5962306a36Sopenharmony_ci WARN_ON(ccdev->id.revision >= 20); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci /* chipcommon cores prior to rev6 don't support dynamic clock control */ 6262306a36Sopenharmony_ci if (ccdev->id.revision < 6) 6362306a36Sopenharmony_ci return; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci /* ChipCommon cores rev10+ need testing */ 6662306a36Sopenharmony_ci if (ccdev->id.revision >= 10) 6762306a36Sopenharmony_ci return; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL)) 7062306a36Sopenharmony_ci return; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci switch (mode) { 7362306a36Sopenharmony_ci case SSB_CLKMODE_SLOW: /* For revs 6..9 only */ 7462306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL); 7562306a36Sopenharmony_ci tmp |= SSB_CHIPCO_SLOWCLKCTL_FSLOW; 7662306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp); 7762306a36Sopenharmony_ci break; 7862306a36Sopenharmony_ci case SSB_CLKMODE_FAST: 7962306a36Sopenharmony_ci if (ccdev->id.revision < 10) { 8062306a36Sopenharmony_ci ssb_pci_xtal(bus, SSB_GPIO_XTAL, 1); /* Force crystal on */ 8162306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL); 8262306a36Sopenharmony_ci tmp &= ~SSB_CHIPCO_SLOWCLKCTL_FSLOW; 8362306a36Sopenharmony_ci tmp |= SSB_CHIPCO_SLOWCLKCTL_IPLL; 8462306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp); 8562306a36Sopenharmony_ci } else { 8662306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SYSCLKCTL, 8762306a36Sopenharmony_ci (chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL) | 8862306a36Sopenharmony_ci SSB_CHIPCO_SYSCLKCTL_FORCEHT)); 8962306a36Sopenharmony_ci /* udelay(150); TODO: not available in early init */ 9062306a36Sopenharmony_ci } 9162306a36Sopenharmony_ci break; 9262306a36Sopenharmony_ci case SSB_CLKMODE_DYNAMIC: 9362306a36Sopenharmony_ci if (ccdev->id.revision < 10) { 9462306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL); 9562306a36Sopenharmony_ci tmp &= ~SSB_CHIPCO_SLOWCLKCTL_FSLOW; 9662306a36Sopenharmony_ci tmp &= ~SSB_CHIPCO_SLOWCLKCTL_IPLL; 9762306a36Sopenharmony_ci tmp &= ~SSB_CHIPCO_SLOWCLKCTL_ENXTAL; 9862306a36Sopenharmony_ci if ((tmp & SSB_CHIPCO_SLOWCLKCTL_SRC) != 9962306a36Sopenharmony_ci SSB_CHIPCO_SLOWCLKCTL_SRC_XTAL) 10062306a36Sopenharmony_ci tmp |= SSB_CHIPCO_SLOWCLKCTL_ENXTAL; 10162306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SLOWCLKCTL, tmp); 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci /* For dynamic control, we have to release our xtal_pu 10462306a36Sopenharmony_ci * "force on" */ 10562306a36Sopenharmony_ci if (tmp & SSB_CHIPCO_SLOWCLKCTL_ENXTAL) 10662306a36Sopenharmony_ci ssb_pci_xtal(bus, SSB_GPIO_XTAL, 0); 10762306a36Sopenharmony_ci } else { 10862306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SYSCLKCTL, 10962306a36Sopenharmony_ci (chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL) & 11062306a36Sopenharmony_ci ~SSB_CHIPCO_SYSCLKCTL_FORCEHT)); 11162306a36Sopenharmony_ci } 11262306a36Sopenharmony_ci break; 11362306a36Sopenharmony_ci default: 11462306a36Sopenharmony_ci WARN_ON(1); 11562306a36Sopenharmony_ci } 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci/* Get the Slow Clock Source */ 11962306a36Sopenharmony_cistatic enum ssb_clksrc chipco_pctl_get_slowclksrc(struct ssb_chipcommon *cc) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 12262306a36Sopenharmony_ci u32 tmp; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci if (cc->dev->id.revision < 6) { 12562306a36Sopenharmony_ci if (bus->bustype == SSB_BUSTYPE_SSB || 12662306a36Sopenharmony_ci bus->bustype == SSB_BUSTYPE_PCMCIA) 12762306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_XTALOS; 12862306a36Sopenharmony_ci if (bus->bustype == SSB_BUSTYPE_PCI) { 12962306a36Sopenharmony_ci pci_read_config_dword(bus->host_pci, SSB_GPIO_OUT, &tmp); 13062306a36Sopenharmony_ci if (tmp & 0x10) 13162306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_PCI; 13262306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_XTALOS; 13362306a36Sopenharmony_ci } 13462306a36Sopenharmony_ci } 13562306a36Sopenharmony_ci if (cc->dev->id.revision < 10) { 13662306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL); 13762306a36Sopenharmony_ci tmp &= 0x7; 13862306a36Sopenharmony_ci if (tmp == 0) 13962306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_LOPWROS; 14062306a36Sopenharmony_ci if (tmp == 1) 14162306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_XTALOS; 14262306a36Sopenharmony_ci if (tmp == 2) 14362306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_PCI; 14462306a36Sopenharmony_ci } 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci return SSB_CHIPCO_CLKSRC_XTALOS; 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci/* Get maximum or minimum (depending on get_max flag) slowclock frequency. */ 15062306a36Sopenharmony_cistatic int chipco_pctl_clockfreqlimit(struct ssb_chipcommon *cc, int get_max) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci int limit; 15362306a36Sopenharmony_ci enum ssb_clksrc clocksrc; 15462306a36Sopenharmony_ci int divisor = 1; 15562306a36Sopenharmony_ci u32 tmp; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci clocksrc = chipco_pctl_get_slowclksrc(cc); 15862306a36Sopenharmony_ci if (cc->dev->id.revision < 6) { 15962306a36Sopenharmony_ci switch (clocksrc) { 16062306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_PCI: 16162306a36Sopenharmony_ci divisor = 64; 16262306a36Sopenharmony_ci break; 16362306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_XTALOS: 16462306a36Sopenharmony_ci divisor = 32; 16562306a36Sopenharmony_ci break; 16662306a36Sopenharmony_ci default: 16762306a36Sopenharmony_ci WARN_ON(1); 16862306a36Sopenharmony_ci } 16962306a36Sopenharmony_ci } else if (cc->dev->id.revision < 10) { 17062306a36Sopenharmony_ci switch (clocksrc) { 17162306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_LOPWROS: 17262306a36Sopenharmony_ci break; 17362306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_XTALOS: 17462306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_PCI: 17562306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SLOWCLKCTL); 17662306a36Sopenharmony_ci divisor = (tmp >> 16) + 1; 17762306a36Sopenharmony_ci divisor *= 4; 17862306a36Sopenharmony_ci break; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci } else { 18162306a36Sopenharmony_ci tmp = chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL); 18262306a36Sopenharmony_ci divisor = (tmp >> 16) + 1; 18362306a36Sopenharmony_ci divisor *= 4; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci switch (clocksrc) { 18762306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_LOPWROS: 18862306a36Sopenharmony_ci if (get_max) 18962306a36Sopenharmony_ci limit = 43000; 19062306a36Sopenharmony_ci else 19162306a36Sopenharmony_ci limit = 25000; 19262306a36Sopenharmony_ci break; 19362306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_XTALOS: 19462306a36Sopenharmony_ci if (get_max) 19562306a36Sopenharmony_ci limit = 20200000; 19662306a36Sopenharmony_ci else 19762306a36Sopenharmony_ci limit = 19800000; 19862306a36Sopenharmony_ci break; 19962306a36Sopenharmony_ci case SSB_CHIPCO_CLKSRC_PCI: 20062306a36Sopenharmony_ci if (get_max) 20162306a36Sopenharmony_ci limit = 34000000; 20262306a36Sopenharmony_ci else 20362306a36Sopenharmony_ci limit = 25000000; 20462306a36Sopenharmony_ci break; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci limit /= divisor; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return limit; 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic void chipco_powercontrol_init(struct ssb_chipcommon *cc) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci if (bus->chip_id == 0x4321) { 21662306a36Sopenharmony_ci if (bus->chip_rev == 0) 21762306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CHIPCTL, 0x3A4); 21862306a36Sopenharmony_ci else if (bus->chip_rev == 1) 21962306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CHIPCTL, 0xA4); 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL)) 22362306a36Sopenharmony_ci return; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci if (cc->dev->id.revision >= 10) { 22662306a36Sopenharmony_ci /* Set Idle Power clock rate to 1Mhz */ 22762306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_SYSCLKCTL, 22862306a36Sopenharmony_ci (chipco_read32(cc, SSB_CHIPCO_SYSCLKCTL) & 22962306a36Sopenharmony_ci 0x0000FFFF) | 0x00040000); 23062306a36Sopenharmony_ci } else { 23162306a36Sopenharmony_ci int maxfreq; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci maxfreq = chipco_pctl_clockfreqlimit(cc, 1); 23462306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PLLONDELAY, 23562306a36Sopenharmony_ci (maxfreq * 150 + 999999) / 1000000); 23662306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_FREFSELDELAY, 23762306a36Sopenharmony_ci (maxfreq * 15 + 999999) / 1000000); 23862306a36Sopenharmony_ci } 23962306a36Sopenharmony_ci} 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci/* https://bcm-v4.sipsolutions.net/802.11/PmuFastPwrupDelay */ 24262306a36Sopenharmony_cistatic u16 pmu_fast_powerup_delay(struct ssb_chipcommon *cc) 24362306a36Sopenharmony_ci{ 24462306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci switch (bus->chip_id) { 24762306a36Sopenharmony_ci case 0x4312: 24862306a36Sopenharmony_ci case 0x4322: 24962306a36Sopenharmony_ci case 0x4328: 25062306a36Sopenharmony_ci return 7000; 25162306a36Sopenharmony_ci case 0x4325: 25262306a36Sopenharmony_ci /* TODO: */ 25362306a36Sopenharmony_ci default: 25462306a36Sopenharmony_ci return 15000; 25562306a36Sopenharmony_ci } 25662306a36Sopenharmony_ci} 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci/* https://bcm-v4.sipsolutions.net/802.11/ClkctlFastPwrupDelay */ 25962306a36Sopenharmony_cistatic void calc_fast_powerup_delay(struct ssb_chipcommon *cc) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 26262306a36Sopenharmony_ci int minfreq; 26362306a36Sopenharmony_ci unsigned int tmp; 26462306a36Sopenharmony_ci u32 pll_on_delay; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci if (bus->bustype != SSB_BUSTYPE_PCI) 26762306a36Sopenharmony_ci return; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) { 27062306a36Sopenharmony_ci cc->fast_pwrup_delay = pmu_fast_powerup_delay(cc); 27162306a36Sopenharmony_ci return; 27262306a36Sopenharmony_ci } 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if (!(cc->capabilities & SSB_CHIPCO_CAP_PCTL)) 27562306a36Sopenharmony_ci return; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci minfreq = chipco_pctl_clockfreqlimit(cc, 0); 27862306a36Sopenharmony_ci pll_on_delay = chipco_read32(cc, SSB_CHIPCO_PLLONDELAY); 27962306a36Sopenharmony_ci tmp = (((pll_on_delay + 2) * 1000000) + (minfreq - 1)) / minfreq; 28062306a36Sopenharmony_ci WARN_ON(tmp & ~0xFFFF); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci cc->fast_pwrup_delay = tmp; 28362306a36Sopenharmony_ci} 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic u32 ssb_chipco_alp_clock(struct ssb_chipcommon *cc) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) 28862306a36Sopenharmony_ci return ssb_pmu_get_alp_clock(cc); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci return 20000000; 29162306a36Sopenharmony_ci} 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic u32 ssb_chipco_watchdog_get_max_timer(struct ssb_chipcommon *cc) 29462306a36Sopenharmony_ci{ 29562306a36Sopenharmony_ci u32 nb; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) { 29862306a36Sopenharmony_ci if (cc->dev->id.revision < 26) 29962306a36Sopenharmony_ci nb = 16; 30062306a36Sopenharmony_ci else 30162306a36Sopenharmony_ci nb = (cc->dev->id.revision >= 37) ? 32 : 24; 30262306a36Sopenharmony_ci } else { 30362306a36Sopenharmony_ci nb = 28; 30462306a36Sopenharmony_ci } 30562306a36Sopenharmony_ci if (nb == 32) 30662306a36Sopenharmony_ci return 0xffffffff; 30762306a36Sopenharmony_ci else 30862306a36Sopenharmony_ci return (1 << nb) - 1; 30962306a36Sopenharmony_ci} 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ciu32 ssb_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks) 31262306a36Sopenharmony_ci{ 31362306a36Sopenharmony_ci struct ssb_chipcommon *cc = bcm47xx_wdt_get_drvdata(wdt); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci if (cc->dev->bus->bustype != SSB_BUSTYPE_SSB) 31662306a36Sopenharmony_ci return 0; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci return ssb_chipco_watchdog_timer_set(cc, ticks); 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ciu32 ssb_chipco_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci struct ssb_chipcommon *cc = bcm47xx_wdt_get_drvdata(wdt); 32462306a36Sopenharmony_ci u32 ticks; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci if (cc->dev->bus->bustype != SSB_BUSTYPE_SSB) 32762306a36Sopenharmony_ci return 0; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci ticks = ssb_chipco_watchdog_timer_set(cc, cc->ticks_per_ms * ms); 33062306a36Sopenharmony_ci return ticks / cc->ticks_per_ms; 33162306a36Sopenharmony_ci} 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic int ssb_chipco_watchdog_ticks_per_ms(struct ssb_chipcommon *cc) 33462306a36Sopenharmony_ci{ 33562306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) { 33862306a36Sopenharmony_ci /* based on 32KHz ILP clock */ 33962306a36Sopenharmony_ci return 32; 34062306a36Sopenharmony_ci } else { 34162306a36Sopenharmony_ci if (cc->dev->id.revision < 18) 34262306a36Sopenharmony_ci return ssb_clockspeed(bus) / 1000; 34362306a36Sopenharmony_ci else 34462306a36Sopenharmony_ci return ssb_chipco_alp_clock(cc) / 1000; 34562306a36Sopenharmony_ci } 34662306a36Sopenharmony_ci} 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_civoid ssb_chipcommon_init(struct ssb_chipcommon *cc) 34962306a36Sopenharmony_ci{ 35062306a36Sopenharmony_ci if (!cc->dev) 35162306a36Sopenharmony_ci return; /* We don't have a ChipCommon */ 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci spin_lock_init(&cc->gpio_lock); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci if (cc->dev->id.revision >= 11) 35662306a36Sopenharmony_ci cc->status = chipco_read32(cc, SSB_CHIPCO_CHIPSTAT); 35762306a36Sopenharmony_ci dev_dbg(cc->dev->dev, "chipcommon status is 0x%x\n", cc->status); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci if (cc->dev->id.revision >= 20) { 36062306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_GPIOPULLUP, 0); 36162306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_GPIOPULLDOWN, 0); 36262306a36Sopenharmony_ci } 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci ssb_pmu_init(cc); 36562306a36Sopenharmony_ci chipco_powercontrol_init(cc); 36662306a36Sopenharmony_ci ssb_chipco_set_clockmode(cc, SSB_CLKMODE_FAST); 36762306a36Sopenharmony_ci calc_fast_powerup_delay(cc); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci if (cc->dev->bus->bustype == SSB_BUSTYPE_SSB) { 37062306a36Sopenharmony_ci cc->ticks_per_ms = ssb_chipco_watchdog_ticks_per_ms(cc); 37162306a36Sopenharmony_ci cc->max_timer_ms = ssb_chipco_watchdog_get_max_timer(cc) / cc->ticks_per_ms; 37262306a36Sopenharmony_ci } 37362306a36Sopenharmony_ci} 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_civoid ssb_chipco_suspend(struct ssb_chipcommon *cc) 37662306a36Sopenharmony_ci{ 37762306a36Sopenharmony_ci if (!cc->dev) 37862306a36Sopenharmony_ci return; 37962306a36Sopenharmony_ci ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW); 38062306a36Sopenharmony_ci} 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_civoid ssb_chipco_resume(struct ssb_chipcommon *cc) 38362306a36Sopenharmony_ci{ 38462306a36Sopenharmony_ci if (!cc->dev) 38562306a36Sopenharmony_ci return; 38662306a36Sopenharmony_ci chipco_powercontrol_init(cc); 38762306a36Sopenharmony_ci ssb_chipco_set_clockmode(cc, SSB_CLKMODE_FAST); 38862306a36Sopenharmony_ci} 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci/* Get the processor clock */ 39162306a36Sopenharmony_civoid ssb_chipco_get_clockcpu(struct ssb_chipcommon *cc, 39262306a36Sopenharmony_ci u32 *plltype, u32 *n, u32 *m) 39362306a36Sopenharmony_ci{ 39462306a36Sopenharmony_ci *n = chipco_read32(cc, SSB_CHIPCO_CLOCK_N); 39562306a36Sopenharmony_ci *plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT); 39662306a36Sopenharmony_ci switch (*plltype) { 39762306a36Sopenharmony_ci case SSB_PLLTYPE_2: 39862306a36Sopenharmony_ci case SSB_PLLTYPE_4: 39962306a36Sopenharmony_ci case SSB_PLLTYPE_6: 40062306a36Sopenharmony_ci case SSB_PLLTYPE_7: 40162306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_MIPS); 40262306a36Sopenharmony_ci break; 40362306a36Sopenharmony_ci case SSB_PLLTYPE_3: 40462306a36Sopenharmony_ci /* 5350 uses m2 to control mips */ 40562306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_M2); 40662306a36Sopenharmony_ci break; 40762306a36Sopenharmony_ci default: 40862306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_SB); 40962306a36Sopenharmony_ci break; 41062306a36Sopenharmony_ci } 41162306a36Sopenharmony_ci} 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci/* Get the bus clock */ 41462306a36Sopenharmony_civoid ssb_chipco_get_clockcontrol(struct ssb_chipcommon *cc, 41562306a36Sopenharmony_ci u32 *plltype, u32 *n, u32 *m) 41662306a36Sopenharmony_ci{ 41762306a36Sopenharmony_ci *n = chipco_read32(cc, SSB_CHIPCO_CLOCK_N); 41862306a36Sopenharmony_ci *plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT); 41962306a36Sopenharmony_ci switch (*plltype) { 42062306a36Sopenharmony_ci case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */ 42162306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_MIPS); 42262306a36Sopenharmony_ci break; 42362306a36Sopenharmony_ci case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */ 42462306a36Sopenharmony_ci if (cc->dev->bus->chip_id != 0x5365) { 42562306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_M2); 42662306a36Sopenharmony_ci break; 42762306a36Sopenharmony_ci } 42862306a36Sopenharmony_ci fallthrough; 42962306a36Sopenharmony_ci default: 43062306a36Sopenharmony_ci *m = chipco_read32(cc, SSB_CHIPCO_CLOCK_SB); 43162306a36Sopenharmony_ci } 43262306a36Sopenharmony_ci} 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_civoid ssb_chipco_timing_init(struct ssb_chipcommon *cc, 43562306a36Sopenharmony_ci unsigned long ns) 43662306a36Sopenharmony_ci{ 43762306a36Sopenharmony_ci struct ssb_device *dev = cc->dev; 43862306a36Sopenharmony_ci struct ssb_bus *bus = dev->bus; 43962306a36Sopenharmony_ci u32 tmp; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci /* set register for external IO to control LED. */ 44262306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PROG_CFG, 0x11); 44362306a36Sopenharmony_ci tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT; /* Waitcount-3 = 10ns */ 44462306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(40, ns) << SSB_PROG_WCNT_1_SHIFT; /* Waitcount-1 = 40ns */ 44562306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(240, ns); /* Waitcount-0 = 240ns */ 44662306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PROG_WAITCNT, tmp); /* 0x01020a0c for a 100Mhz clock */ 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* Set timing for the flash */ 44962306a36Sopenharmony_ci tmp = DIV_ROUND_UP(10, ns) << SSB_FLASH_WCNT_3_SHIFT; /* Waitcount-3 = 10nS */ 45062306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(10, ns) << SSB_FLASH_WCNT_1_SHIFT; /* Waitcount-1 = 10nS */ 45162306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(120, ns); /* Waitcount-0 = 120nS */ 45262306a36Sopenharmony_ci if ((bus->chip_id == 0x5365) || 45362306a36Sopenharmony_ci (dev->id.revision < 9)) 45462306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_FLASH_WAITCNT, tmp); 45562306a36Sopenharmony_ci if ((bus->chip_id == 0x5365) || 45662306a36Sopenharmony_ci (dev->id.revision < 9) || 45762306a36Sopenharmony_ci ((bus->chip_id == 0x5350) && (bus->chip_rev == 0))) 45862306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PCMCIA_MEMWAIT, tmp); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci if (bus->chip_id == 0x5350) { 46162306a36Sopenharmony_ci /* Enable EXTIF */ 46262306a36Sopenharmony_ci tmp = DIV_ROUND_UP(10, ns) << SSB_PROG_WCNT_3_SHIFT; /* Waitcount-3 = 10ns */ 46362306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(20, ns) << SSB_PROG_WCNT_2_SHIFT; /* Waitcount-2 = 20ns */ 46462306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(100, ns) << SSB_PROG_WCNT_1_SHIFT; /* Waitcount-1 = 100ns */ 46562306a36Sopenharmony_ci tmp |= DIV_ROUND_UP(120, ns); /* Waitcount-0 = 120ns */ 46662306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PROG_WAITCNT, tmp); /* 0x01020a0c for a 100Mhz clock */ 46762306a36Sopenharmony_ci } 46862306a36Sopenharmony_ci} 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci/* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */ 47162306a36Sopenharmony_ciu32 ssb_chipco_watchdog_timer_set(struct ssb_chipcommon *cc, u32 ticks) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci u32 maxt; 47462306a36Sopenharmony_ci enum ssb_clkmode clkmode; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci maxt = ssb_chipco_watchdog_get_max_timer(cc); 47762306a36Sopenharmony_ci if (cc->capabilities & SSB_CHIPCO_CAP_PMU) { 47862306a36Sopenharmony_ci if (ticks == 1) 47962306a36Sopenharmony_ci ticks = 2; 48062306a36Sopenharmony_ci else if (ticks > maxt) 48162306a36Sopenharmony_ci ticks = maxt; 48262306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_PMU_WATCHDOG, ticks); 48362306a36Sopenharmony_ci } else { 48462306a36Sopenharmony_ci clkmode = ticks ? SSB_CLKMODE_FAST : SSB_CLKMODE_DYNAMIC; 48562306a36Sopenharmony_ci ssb_chipco_set_clockmode(cc, clkmode); 48662306a36Sopenharmony_ci if (ticks > maxt) 48762306a36Sopenharmony_ci ticks = maxt; 48862306a36Sopenharmony_ci /* instant NMI */ 48962306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_WATCHDOG, ticks); 49062306a36Sopenharmony_ci } 49162306a36Sopenharmony_ci return ticks; 49262306a36Sopenharmony_ci} 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_civoid ssb_chipco_irq_mask(struct ssb_chipcommon *cc, u32 mask, u32 value) 49562306a36Sopenharmony_ci{ 49662306a36Sopenharmony_ci chipco_write32_masked(cc, SSB_CHIPCO_IRQMASK, mask, value); 49762306a36Sopenharmony_ci} 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ciu32 ssb_chipco_irq_status(struct ssb_chipcommon *cc, u32 mask) 50062306a36Sopenharmony_ci{ 50162306a36Sopenharmony_ci return chipco_read32(cc, SSB_CHIPCO_IRQSTAT) & mask; 50262306a36Sopenharmony_ci} 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ciu32 ssb_chipco_gpio_in(struct ssb_chipcommon *cc, u32 mask) 50562306a36Sopenharmony_ci{ 50662306a36Sopenharmony_ci return chipco_read32(cc, SSB_CHIPCO_GPIOIN) & mask; 50762306a36Sopenharmony_ci} 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ciu32 ssb_chipco_gpio_out(struct ssb_chipcommon *cc, u32 mask, u32 value) 51062306a36Sopenharmony_ci{ 51162306a36Sopenharmony_ci unsigned long flags; 51262306a36Sopenharmony_ci u32 res = 0; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 51562306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUT, mask, value); 51662306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci return res; 51962306a36Sopenharmony_ci} 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ciu32 ssb_chipco_gpio_outen(struct ssb_chipcommon *cc, u32 mask, u32 value) 52262306a36Sopenharmony_ci{ 52362306a36Sopenharmony_ci unsigned long flags; 52462306a36Sopenharmony_ci u32 res = 0; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 52762306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOOUTEN, mask, value); 52862306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci return res; 53162306a36Sopenharmony_ci} 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ciu32 ssb_chipco_gpio_control(struct ssb_chipcommon *cc, u32 mask, u32 value) 53462306a36Sopenharmony_ci{ 53562306a36Sopenharmony_ci unsigned long flags; 53662306a36Sopenharmony_ci u32 res = 0; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 53962306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOCTL, mask, value); 54062306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci return res; 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ciEXPORT_SYMBOL(ssb_chipco_gpio_control); 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ciu32 ssb_chipco_gpio_intmask(struct ssb_chipcommon *cc, u32 mask, u32 value) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci unsigned long flags; 54962306a36Sopenharmony_ci u32 res = 0; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 55262306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOIRQ, mask, value); 55362306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci return res; 55662306a36Sopenharmony_ci} 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ciu32 ssb_chipco_gpio_polarity(struct ssb_chipcommon *cc, u32 mask, u32 value) 55962306a36Sopenharmony_ci{ 56062306a36Sopenharmony_ci unsigned long flags; 56162306a36Sopenharmony_ci u32 res = 0; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 56462306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPOL, mask, value); 56562306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci return res; 56862306a36Sopenharmony_ci} 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ciu32 ssb_chipco_gpio_pullup(struct ssb_chipcommon *cc, u32 mask, u32 value) 57162306a36Sopenharmony_ci{ 57262306a36Sopenharmony_ci unsigned long flags; 57362306a36Sopenharmony_ci u32 res = 0; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci if (cc->dev->id.revision < 20) 57662306a36Sopenharmony_ci return 0xffffffff; 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 57962306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPULLUP, mask, value); 58062306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci return res; 58362306a36Sopenharmony_ci} 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ciu32 ssb_chipco_gpio_pulldown(struct ssb_chipcommon *cc, u32 mask, u32 value) 58662306a36Sopenharmony_ci{ 58762306a36Sopenharmony_ci unsigned long flags; 58862306a36Sopenharmony_ci u32 res = 0; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci if (cc->dev->id.revision < 20) 59162306a36Sopenharmony_ci return 0xffffffff; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci spin_lock_irqsave(&cc->gpio_lock, flags); 59462306a36Sopenharmony_ci res = chipco_write32_masked(cc, SSB_CHIPCO_GPIOPULLDOWN, mask, value); 59562306a36Sopenharmony_ci spin_unlock_irqrestore(&cc->gpio_lock, flags); 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci return res; 59862306a36Sopenharmony_ci} 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci#ifdef CONFIG_SSB_SERIAL 60162306a36Sopenharmony_ciint ssb_chipco_serial_init(struct ssb_chipcommon *cc, 60262306a36Sopenharmony_ci struct ssb_serial_port *ports) 60362306a36Sopenharmony_ci{ 60462306a36Sopenharmony_ci struct ssb_bus *bus = cc->dev->bus; 60562306a36Sopenharmony_ci int nr_ports = 0; 60662306a36Sopenharmony_ci u32 plltype; 60762306a36Sopenharmony_ci unsigned int irq; 60862306a36Sopenharmony_ci u32 baud_base, div; 60962306a36Sopenharmony_ci u32 i, n; 61062306a36Sopenharmony_ci unsigned int ccrev = cc->dev->id.revision; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci plltype = (cc->capabilities & SSB_CHIPCO_CAP_PLLT); 61362306a36Sopenharmony_ci irq = ssb_mips_irq(cc->dev); 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci if (plltype == SSB_PLLTYPE_1) { 61662306a36Sopenharmony_ci /* PLL clock */ 61762306a36Sopenharmony_ci baud_base = ssb_calc_clock_rate(plltype, 61862306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CLOCK_N), 61962306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CLOCK_M2)); 62062306a36Sopenharmony_ci div = 1; 62162306a36Sopenharmony_ci } else { 62262306a36Sopenharmony_ci if (ccrev == 20) { 62362306a36Sopenharmony_ci /* BCM5354 uses constant 25MHz clock */ 62462306a36Sopenharmony_ci baud_base = 25000000; 62562306a36Sopenharmony_ci div = 48; 62662306a36Sopenharmony_ci /* Set the override bit so we don't divide it */ 62762306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CORECTL, 62862306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CORECTL) 62962306a36Sopenharmony_ci | SSB_CHIPCO_CORECTL_UARTCLK0); 63062306a36Sopenharmony_ci } else if ((ccrev >= 11) && (ccrev != 15)) { 63162306a36Sopenharmony_ci baud_base = ssb_chipco_alp_clock(cc); 63262306a36Sopenharmony_ci div = 1; 63362306a36Sopenharmony_ci if (ccrev >= 21) { 63462306a36Sopenharmony_ci /* Turn off UART clock before switching clocksource. */ 63562306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CORECTL, 63662306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CORECTL) 63762306a36Sopenharmony_ci & ~SSB_CHIPCO_CORECTL_UARTCLKEN); 63862306a36Sopenharmony_ci } 63962306a36Sopenharmony_ci /* Set the override bit so we don't divide it */ 64062306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CORECTL, 64162306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CORECTL) 64262306a36Sopenharmony_ci | SSB_CHIPCO_CORECTL_UARTCLK0); 64362306a36Sopenharmony_ci if (ccrev >= 21) { 64462306a36Sopenharmony_ci /* Re-enable the UART clock. */ 64562306a36Sopenharmony_ci chipco_write32(cc, SSB_CHIPCO_CORECTL, 64662306a36Sopenharmony_ci chipco_read32(cc, SSB_CHIPCO_CORECTL) 64762306a36Sopenharmony_ci | SSB_CHIPCO_CORECTL_UARTCLKEN); 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci } else if (ccrev >= 3) { 65062306a36Sopenharmony_ci /* Internal backplane clock */ 65162306a36Sopenharmony_ci baud_base = ssb_clockspeed(bus); 65262306a36Sopenharmony_ci div = chipco_read32(cc, SSB_CHIPCO_CLKDIV) 65362306a36Sopenharmony_ci & SSB_CHIPCO_CLKDIV_UART; 65462306a36Sopenharmony_ci } else { 65562306a36Sopenharmony_ci /* Fixed internal backplane clock */ 65662306a36Sopenharmony_ci baud_base = 88000000; 65762306a36Sopenharmony_ci div = 48; 65862306a36Sopenharmony_ci } 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_ci /* Clock source depends on strapping if UartClkOverride is unset */ 66162306a36Sopenharmony_ci if ((ccrev > 0) && 66262306a36Sopenharmony_ci !(chipco_read32(cc, SSB_CHIPCO_CORECTL) & SSB_CHIPCO_CORECTL_UARTCLK0)) { 66362306a36Sopenharmony_ci if ((cc->capabilities & SSB_CHIPCO_CAP_UARTCLK) == 66462306a36Sopenharmony_ci SSB_CHIPCO_CAP_UARTCLK_INT) { 66562306a36Sopenharmony_ci /* Internal divided backplane clock */ 66662306a36Sopenharmony_ci baud_base /= div; 66762306a36Sopenharmony_ci } else { 66862306a36Sopenharmony_ci /* Assume external clock of 1.8432 MHz */ 66962306a36Sopenharmony_ci baud_base = 1843200; 67062306a36Sopenharmony_ci } 67162306a36Sopenharmony_ci } 67262306a36Sopenharmony_ci } 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci /* Determine the registers of the UARTs */ 67562306a36Sopenharmony_ci n = (cc->capabilities & SSB_CHIPCO_CAP_NRUART); 67662306a36Sopenharmony_ci for (i = 0; i < n; i++) { 67762306a36Sopenharmony_ci void __iomem *cc_mmio; 67862306a36Sopenharmony_ci void __iomem *uart_regs; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci cc_mmio = cc->dev->bus->mmio + (cc->dev->core_index * SSB_CORE_SIZE); 68162306a36Sopenharmony_ci uart_regs = cc_mmio + SSB_CHIPCO_UART0_DATA; 68262306a36Sopenharmony_ci /* Offset changed at after rev 0 */ 68362306a36Sopenharmony_ci if (ccrev == 0) 68462306a36Sopenharmony_ci uart_regs += (i * 8); 68562306a36Sopenharmony_ci else 68662306a36Sopenharmony_ci uart_regs += (i * 256); 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci nr_ports++; 68962306a36Sopenharmony_ci ports[i].regs = uart_regs; 69062306a36Sopenharmony_ci ports[i].irq = irq; 69162306a36Sopenharmony_ci ports[i].baud_base = baud_base; 69262306a36Sopenharmony_ci ports[i].reg_shift = 0; 69362306a36Sopenharmony_ci } 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci return nr_ports; 69662306a36Sopenharmony_ci} 69762306a36Sopenharmony_ci#endif /* CONFIG_SSB_SERIAL */ 698