162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2003-2015 Broadcom Corporation 462306a36Sopenharmony_ci * All Rights Reserved 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#include <linux/acpi.h> 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/kernel.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/spi/spi.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci/* SPI Configuration Register */ 1562306a36Sopenharmony_ci#define XLP_SPI_CONFIG 0x00 1662306a36Sopenharmony_ci#define XLP_SPI_CPHA BIT(0) 1762306a36Sopenharmony_ci#define XLP_SPI_CPOL BIT(1) 1862306a36Sopenharmony_ci#define XLP_SPI_CS_POL BIT(2) 1962306a36Sopenharmony_ci#define XLP_SPI_TXMISO_EN BIT(3) 2062306a36Sopenharmony_ci#define XLP_SPI_TXMOSI_EN BIT(4) 2162306a36Sopenharmony_ci#define XLP_SPI_RXMISO_EN BIT(5) 2262306a36Sopenharmony_ci#define XLP_SPI_CS_LSBFE BIT(10) 2362306a36Sopenharmony_ci#define XLP_SPI_RXCAP_EN BIT(11) 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* SPI Frequency Divider Register */ 2662306a36Sopenharmony_ci#define XLP_SPI_FDIV 0x04 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* SPI Command Register */ 2962306a36Sopenharmony_ci#define XLP_SPI_CMD 0x08 3062306a36Sopenharmony_ci#define XLP_SPI_CMD_IDLE_MASK 0x0 3162306a36Sopenharmony_ci#define XLP_SPI_CMD_TX_MASK 0x1 3262306a36Sopenharmony_ci#define XLP_SPI_CMD_RX_MASK 0x2 3362306a36Sopenharmony_ci#define XLP_SPI_CMD_TXRX_MASK 0x3 3462306a36Sopenharmony_ci#define XLP_SPI_CMD_CONT BIT(4) 3562306a36Sopenharmony_ci#define XLP_SPI_XFR_BITCNT_SHIFT 16 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci/* SPI Status Register */ 3862306a36Sopenharmony_ci#define XLP_SPI_STATUS 0x0c 3962306a36Sopenharmony_ci#define XLP_SPI_XFR_PENDING BIT(0) 4062306a36Sopenharmony_ci#define XLP_SPI_XFR_DONE BIT(1) 4162306a36Sopenharmony_ci#define XLP_SPI_TX_INT BIT(2) 4262306a36Sopenharmony_ci#define XLP_SPI_RX_INT BIT(3) 4362306a36Sopenharmony_ci#define XLP_SPI_TX_UF BIT(4) 4462306a36Sopenharmony_ci#define XLP_SPI_RX_OF BIT(5) 4562306a36Sopenharmony_ci#define XLP_SPI_STAT_MASK 0x3f 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci/* SPI Interrupt Enable Register */ 4862306a36Sopenharmony_ci#define XLP_SPI_INTR_EN 0x10 4962306a36Sopenharmony_ci#define XLP_SPI_INTR_DONE BIT(0) 5062306a36Sopenharmony_ci#define XLP_SPI_INTR_TXTH BIT(1) 5162306a36Sopenharmony_ci#define XLP_SPI_INTR_RXTH BIT(2) 5262306a36Sopenharmony_ci#define XLP_SPI_INTR_TXUF BIT(3) 5362306a36Sopenharmony_ci#define XLP_SPI_INTR_RXOF BIT(4) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* SPI FIFO Threshold Register */ 5662306a36Sopenharmony_ci#define XLP_SPI_FIFO_THRESH 0x14 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* SPI FIFO Word Count Register */ 5962306a36Sopenharmony_ci#define XLP_SPI_FIFO_WCNT 0x18 6062306a36Sopenharmony_ci#define XLP_SPI_RXFIFO_WCNT_MASK 0xf 6162306a36Sopenharmony_ci#define XLP_SPI_TXFIFO_WCNT_MASK 0xf0 6262306a36Sopenharmony_ci#define XLP_SPI_TXFIFO_WCNT_SHIFT 4 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* SPI Transmit Data FIFO Register */ 6562306a36Sopenharmony_ci#define XLP_SPI_TXDATA_FIFO 0x1c 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci/* SPI Receive Data FIFO Register */ 6862306a36Sopenharmony_ci#define XLP_SPI_RXDATA_FIFO 0x20 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci/* SPI System Control Register */ 7162306a36Sopenharmony_ci#define XLP_SPI_SYSCTRL 0x100 7262306a36Sopenharmony_ci#define XLP_SPI_SYS_RESET BIT(0) 7362306a36Sopenharmony_ci#define XLP_SPI_SYS_CLKDIS BIT(1) 7462306a36Sopenharmony_ci#define XLP_SPI_SYS_PMEN BIT(8) 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci#define SPI_CS_OFFSET 0x40 7762306a36Sopenharmony_ci#define XLP_SPI_TXRXTH 0x80 7862306a36Sopenharmony_ci#define XLP_SPI_FIFO_SIZE 8 7962306a36Sopenharmony_ci#define XLP_SPI_MAX_CS 4 8062306a36Sopenharmony_ci#define XLP_SPI_DEFAULT_FREQ 133333333 8162306a36Sopenharmony_ci#define XLP_SPI_FDIV_MIN 4 8262306a36Sopenharmony_ci#define XLP_SPI_FDIV_MAX 65535 8362306a36Sopenharmony_ci/* 8462306a36Sopenharmony_ci * SPI can transfer only 28 bytes properly at a time. So split the 8562306a36Sopenharmony_ci * transfer into 28 bytes size. 8662306a36Sopenharmony_ci */ 8762306a36Sopenharmony_ci#define XLP_SPI_XFER_SIZE 28 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistruct xlp_spi_priv { 9062306a36Sopenharmony_ci struct device dev; /* device structure */ 9162306a36Sopenharmony_ci void __iomem *base; /* spi registers base address */ 9262306a36Sopenharmony_ci const u8 *tx_buf; /* tx data buffer */ 9362306a36Sopenharmony_ci u8 *rx_buf; /* rx data buffer */ 9462306a36Sopenharmony_ci int tx_len; /* tx xfer length */ 9562306a36Sopenharmony_ci int rx_len; /* rx xfer length */ 9662306a36Sopenharmony_ci int txerrors; /* TXFIFO underflow count */ 9762306a36Sopenharmony_ci int rxerrors; /* RXFIFO overflow count */ 9862306a36Sopenharmony_ci int cs; /* slave device chip select */ 9962306a36Sopenharmony_ci u32 spi_clk; /* spi clock frequency */ 10062306a36Sopenharmony_ci bool cmd_cont; /* cs active */ 10162306a36Sopenharmony_ci struct completion done; /* completion notification */ 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic inline u32 xlp_spi_reg_read(struct xlp_spi_priv *priv, 10562306a36Sopenharmony_ci int cs, int regoff) 10662306a36Sopenharmony_ci{ 10762306a36Sopenharmony_ci return readl(priv->base + regoff + cs * SPI_CS_OFFSET); 10862306a36Sopenharmony_ci} 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic inline void xlp_spi_reg_write(struct xlp_spi_priv *priv, int cs, 11162306a36Sopenharmony_ci int regoff, u32 val) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci writel(val, priv->base + regoff + cs * SPI_CS_OFFSET); 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic inline void xlp_spi_sysctl_write(struct xlp_spi_priv *priv, 11762306a36Sopenharmony_ci int regoff, u32 val) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci writel(val, priv->base + regoff); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci/* 12362306a36Sopenharmony_ci * Setup global SPI_SYSCTRL register for all SPI channels. 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_cistatic void xlp_spi_sysctl_setup(struct xlp_spi_priv *xspi) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci int cs; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci for (cs = 0; cs < XLP_SPI_MAX_CS; cs++) 13062306a36Sopenharmony_ci xlp_spi_sysctl_write(xspi, XLP_SPI_SYSCTRL, 13162306a36Sopenharmony_ci XLP_SPI_SYS_RESET << cs); 13262306a36Sopenharmony_ci xlp_spi_sysctl_write(xspi, XLP_SPI_SYSCTRL, XLP_SPI_SYS_PMEN); 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic int xlp_spi_setup(struct spi_device *spi) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct xlp_spi_priv *xspi; 13862306a36Sopenharmony_ci u32 fdiv, cfg; 13962306a36Sopenharmony_ci int cs; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci xspi = spi_master_get_devdata(spi->master); 14262306a36Sopenharmony_ci cs = spi_get_chipselect(spi, 0); 14362306a36Sopenharmony_ci /* 14462306a36Sopenharmony_ci * The value of fdiv must be between 4 and 65535. 14562306a36Sopenharmony_ci */ 14662306a36Sopenharmony_ci fdiv = DIV_ROUND_UP(xspi->spi_clk, spi->max_speed_hz); 14762306a36Sopenharmony_ci if (fdiv > XLP_SPI_FDIV_MAX) 14862306a36Sopenharmony_ci fdiv = XLP_SPI_FDIV_MAX; 14962306a36Sopenharmony_ci else if (fdiv < XLP_SPI_FDIV_MIN) 15062306a36Sopenharmony_ci fdiv = XLP_SPI_FDIV_MIN; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_FDIV, fdiv); 15362306a36Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_FIFO_THRESH, XLP_SPI_TXRXTH); 15462306a36Sopenharmony_ci cfg = xlp_spi_reg_read(xspi, cs, XLP_SPI_CONFIG); 15562306a36Sopenharmony_ci if (spi->mode & SPI_CPHA) 15662306a36Sopenharmony_ci cfg |= XLP_SPI_CPHA; 15762306a36Sopenharmony_ci else 15862306a36Sopenharmony_ci cfg &= ~XLP_SPI_CPHA; 15962306a36Sopenharmony_ci if (spi->mode & SPI_CPOL) 16062306a36Sopenharmony_ci cfg |= XLP_SPI_CPOL; 16162306a36Sopenharmony_ci else 16262306a36Sopenharmony_ci cfg &= ~XLP_SPI_CPOL; 16362306a36Sopenharmony_ci if (!(spi->mode & SPI_CS_HIGH)) 16462306a36Sopenharmony_ci cfg |= XLP_SPI_CS_POL; 16562306a36Sopenharmony_ci else 16662306a36Sopenharmony_ci cfg &= ~XLP_SPI_CS_POL; 16762306a36Sopenharmony_ci if (spi->mode & SPI_LSB_FIRST) 16862306a36Sopenharmony_ci cfg |= XLP_SPI_CS_LSBFE; 16962306a36Sopenharmony_ci else 17062306a36Sopenharmony_ci cfg &= ~XLP_SPI_CS_LSBFE; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci cfg |= XLP_SPI_TXMOSI_EN | XLP_SPI_RXMISO_EN; 17362306a36Sopenharmony_ci if (fdiv == 4) 17462306a36Sopenharmony_ci cfg |= XLP_SPI_RXCAP_EN; 17562306a36Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_CONFIG, cfg); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci return 0; 17862306a36Sopenharmony_ci} 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic void xlp_spi_read_rxfifo(struct xlp_spi_priv *xspi) 18162306a36Sopenharmony_ci{ 18262306a36Sopenharmony_ci u32 rx_data, rxfifo_cnt; 18362306a36Sopenharmony_ci int i, j, nbytes; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci rxfifo_cnt = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_FIFO_WCNT); 18662306a36Sopenharmony_ci rxfifo_cnt &= XLP_SPI_RXFIFO_WCNT_MASK; 18762306a36Sopenharmony_ci while (rxfifo_cnt) { 18862306a36Sopenharmony_ci rx_data = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_RXDATA_FIFO); 18962306a36Sopenharmony_ci j = 0; 19062306a36Sopenharmony_ci nbytes = min(xspi->rx_len, 4); 19162306a36Sopenharmony_ci for (i = nbytes - 1; i >= 0; i--, j++) 19262306a36Sopenharmony_ci xspi->rx_buf[i] = (rx_data >> (j * 8)) & 0xff; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci xspi->rx_len -= nbytes; 19562306a36Sopenharmony_ci xspi->rx_buf += nbytes; 19662306a36Sopenharmony_ci rxfifo_cnt--; 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic void xlp_spi_fill_txfifo(struct xlp_spi_priv *xspi) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci u32 tx_data, txfifo_cnt; 20362306a36Sopenharmony_ci int i, j, nbytes; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci txfifo_cnt = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_FIFO_WCNT); 20662306a36Sopenharmony_ci txfifo_cnt &= XLP_SPI_TXFIFO_WCNT_MASK; 20762306a36Sopenharmony_ci txfifo_cnt >>= XLP_SPI_TXFIFO_WCNT_SHIFT; 20862306a36Sopenharmony_ci while (xspi->tx_len && (txfifo_cnt < XLP_SPI_FIFO_SIZE)) { 20962306a36Sopenharmony_ci j = 0; 21062306a36Sopenharmony_ci tx_data = 0; 21162306a36Sopenharmony_ci nbytes = min(xspi->tx_len, 4); 21262306a36Sopenharmony_ci for (i = nbytes - 1; i >= 0; i--, j++) 21362306a36Sopenharmony_ci tx_data |= xspi->tx_buf[i] << (j * 8); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_TXDATA_FIFO, tx_data); 21662306a36Sopenharmony_ci xspi->tx_len -= nbytes; 21762306a36Sopenharmony_ci xspi->tx_buf += nbytes; 21862306a36Sopenharmony_ci txfifo_cnt++; 21962306a36Sopenharmony_ci } 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic irqreturn_t xlp_spi_interrupt(int irq, void *dev_id) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci struct xlp_spi_priv *xspi = dev_id; 22562306a36Sopenharmony_ci u32 stat; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci stat = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_STATUS) & 22862306a36Sopenharmony_ci XLP_SPI_STAT_MASK; 22962306a36Sopenharmony_ci if (!stat) 23062306a36Sopenharmony_ci return IRQ_NONE; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci if (stat & XLP_SPI_TX_INT) { 23362306a36Sopenharmony_ci if (xspi->tx_len) 23462306a36Sopenharmony_ci xlp_spi_fill_txfifo(xspi); 23562306a36Sopenharmony_ci if (stat & XLP_SPI_TX_UF) 23662306a36Sopenharmony_ci xspi->txerrors++; 23762306a36Sopenharmony_ci } 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci if (stat & XLP_SPI_RX_INT) { 24062306a36Sopenharmony_ci if (xspi->rx_len) 24162306a36Sopenharmony_ci xlp_spi_read_rxfifo(xspi); 24262306a36Sopenharmony_ci if (stat & XLP_SPI_RX_OF) 24362306a36Sopenharmony_ci xspi->rxerrors++; 24462306a36Sopenharmony_ci } 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* write status back to clear interrupts */ 24762306a36Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_STATUS, stat); 24862306a36Sopenharmony_ci if (stat & XLP_SPI_XFR_DONE) 24962306a36Sopenharmony_ci complete(&xspi->done); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci return IRQ_HANDLED; 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic void xlp_spi_send_cmd(struct xlp_spi_priv *xspi, int xfer_len, 25562306a36Sopenharmony_ci int cmd_cont) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci u32 cmd = 0; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci if (xspi->tx_buf) 26062306a36Sopenharmony_ci cmd |= XLP_SPI_CMD_TX_MASK; 26162306a36Sopenharmony_ci if (xspi->rx_buf) 26262306a36Sopenharmony_ci cmd |= XLP_SPI_CMD_RX_MASK; 26362306a36Sopenharmony_ci if (cmd_cont) 26462306a36Sopenharmony_ci cmd |= XLP_SPI_CMD_CONT; 26562306a36Sopenharmony_ci cmd |= ((xfer_len * 8 - 1) << XLP_SPI_XFR_BITCNT_SHIFT); 26662306a36Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_CMD, cmd); 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int xlp_spi_xfer_block(struct xlp_spi_priv *xs, 27062306a36Sopenharmony_ci const unsigned char *tx_buf, 27162306a36Sopenharmony_ci unsigned char *rx_buf, int xfer_len, int cmd_cont) 27262306a36Sopenharmony_ci{ 27362306a36Sopenharmony_ci int timeout; 27462306a36Sopenharmony_ci u32 intr_mask = 0; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci xs->tx_buf = tx_buf; 27762306a36Sopenharmony_ci xs->rx_buf = rx_buf; 27862306a36Sopenharmony_ci xs->tx_len = (xs->tx_buf == NULL) ? 0 : xfer_len; 27962306a36Sopenharmony_ci xs->rx_len = (xs->rx_buf == NULL) ? 0 : xfer_len; 28062306a36Sopenharmony_ci xs->txerrors = xs->rxerrors = 0; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci /* fill TXDATA_FIFO, then send the CMD */ 28362306a36Sopenharmony_ci if (xs->tx_len) 28462306a36Sopenharmony_ci xlp_spi_fill_txfifo(xs); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci xlp_spi_send_cmd(xs, xfer_len, cmd_cont); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci /* 28962306a36Sopenharmony_ci * We are getting some spurious tx interrupts, so avoid enabling 29062306a36Sopenharmony_ci * tx interrupts when only rx is in process. 29162306a36Sopenharmony_ci * Enable all the interrupts in tx case. 29262306a36Sopenharmony_ci */ 29362306a36Sopenharmony_ci if (xs->tx_len) 29462306a36Sopenharmony_ci intr_mask |= XLP_SPI_INTR_TXTH | XLP_SPI_INTR_TXUF | 29562306a36Sopenharmony_ci XLP_SPI_INTR_RXTH | XLP_SPI_INTR_RXOF; 29662306a36Sopenharmony_ci else 29762306a36Sopenharmony_ci intr_mask |= XLP_SPI_INTR_RXTH | XLP_SPI_INTR_RXOF; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci intr_mask |= XLP_SPI_INTR_DONE; 30062306a36Sopenharmony_ci xlp_spi_reg_write(xs, xs->cs, XLP_SPI_INTR_EN, intr_mask); 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci timeout = wait_for_completion_timeout(&xs->done, 30362306a36Sopenharmony_ci msecs_to_jiffies(1000)); 30462306a36Sopenharmony_ci /* Disable interrupts */ 30562306a36Sopenharmony_ci xlp_spi_reg_write(xs, xs->cs, XLP_SPI_INTR_EN, 0x0); 30662306a36Sopenharmony_ci if (!timeout) { 30762306a36Sopenharmony_ci dev_err(&xs->dev, "xfer timedout!\n"); 30862306a36Sopenharmony_ci goto out; 30962306a36Sopenharmony_ci } 31062306a36Sopenharmony_ci if (xs->txerrors || xs->rxerrors) 31162306a36Sopenharmony_ci dev_err(&xs->dev, "Over/Underflow rx %d tx %d xfer %d!\n", 31262306a36Sopenharmony_ci xs->rxerrors, xs->txerrors, xfer_len); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci return xfer_len; 31562306a36Sopenharmony_ciout: 31662306a36Sopenharmony_ci return -ETIMEDOUT; 31762306a36Sopenharmony_ci} 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic int xlp_spi_txrx_bufs(struct xlp_spi_priv *xs, struct spi_transfer *t) 32062306a36Sopenharmony_ci{ 32162306a36Sopenharmony_ci int bytesleft, sz; 32262306a36Sopenharmony_ci unsigned char *rx_buf; 32362306a36Sopenharmony_ci const unsigned char *tx_buf; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci tx_buf = t->tx_buf; 32662306a36Sopenharmony_ci rx_buf = t->rx_buf; 32762306a36Sopenharmony_ci bytesleft = t->len; 32862306a36Sopenharmony_ci while (bytesleft) { 32962306a36Sopenharmony_ci if (bytesleft > XLP_SPI_XFER_SIZE) 33062306a36Sopenharmony_ci sz = xlp_spi_xfer_block(xs, tx_buf, rx_buf, 33162306a36Sopenharmony_ci XLP_SPI_XFER_SIZE, 1); 33262306a36Sopenharmony_ci else 33362306a36Sopenharmony_ci sz = xlp_spi_xfer_block(xs, tx_buf, rx_buf, 33462306a36Sopenharmony_ci bytesleft, xs->cmd_cont); 33562306a36Sopenharmony_ci if (sz < 0) 33662306a36Sopenharmony_ci return sz; 33762306a36Sopenharmony_ci bytesleft -= sz; 33862306a36Sopenharmony_ci if (tx_buf) 33962306a36Sopenharmony_ci tx_buf += sz; 34062306a36Sopenharmony_ci if (rx_buf) 34162306a36Sopenharmony_ci rx_buf += sz; 34262306a36Sopenharmony_ci } 34362306a36Sopenharmony_ci return bytesleft; 34462306a36Sopenharmony_ci} 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_cistatic int xlp_spi_transfer_one(struct spi_master *master, 34762306a36Sopenharmony_ci struct spi_device *spi, 34862306a36Sopenharmony_ci struct spi_transfer *t) 34962306a36Sopenharmony_ci{ 35062306a36Sopenharmony_ci struct xlp_spi_priv *xspi = spi_master_get_devdata(master); 35162306a36Sopenharmony_ci int ret = 0; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci xspi->cs = spi_get_chipselect(spi, 0); 35462306a36Sopenharmony_ci xspi->dev = spi->dev; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci if (spi_transfer_is_last(master, t)) 35762306a36Sopenharmony_ci xspi->cmd_cont = 0; 35862306a36Sopenharmony_ci else 35962306a36Sopenharmony_ci xspi->cmd_cont = 1; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci if (xlp_spi_txrx_bufs(xspi, t)) 36262306a36Sopenharmony_ci ret = -EIO; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci spi_finalize_current_transfer(master); 36562306a36Sopenharmony_ci return ret; 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic int xlp_spi_probe(struct platform_device *pdev) 36962306a36Sopenharmony_ci{ 37062306a36Sopenharmony_ci struct spi_master *master; 37162306a36Sopenharmony_ci struct xlp_spi_priv *xspi; 37262306a36Sopenharmony_ci struct clk *clk; 37362306a36Sopenharmony_ci int irq, err; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci xspi = devm_kzalloc(&pdev->dev, sizeof(*xspi), GFP_KERNEL); 37662306a36Sopenharmony_ci if (!xspi) 37762306a36Sopenharmony_ci return -ENOMEM; 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci xspi->base = devm_platform_ioremap_resource(pdev, 0); 38062306a36Sopenharmony_ci if (IS_ERR(xspi->base)) 38162306a36Sopenharmony_ci return PTR_ERR(xspi->base); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 38462306a36Sopenharmony_ci if (irq < 0) 38562306a36Sopenharmony_ci return irq; 38662306a36Sopenharmony_ci err = devm_request_irq(&pdev->dev, irq, xlp_spi_interrupt, 0, 38762306a36Sopenharmony_ci pdev->name, xspi); 38862306a36Sopenharmony_ci if (err) { 38962306a36Sopenharmony_ci dev_err(&pdev->dev, "unable to request irq %d\n", irq); 39062306a36Sopenharmony_ci return err; 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci clk = devm_clk_get(&pdev->dev, NULL); 39462306a36Sopenharmony_ci if (IS_ERR(clk)) { 39562306a36Sopenharmony_ci dev_err(&pdev->dev, "could not get spi clock\n"); 39662306a36Sopenharmony_ci return PTR_ERR(clk); 39762306a36Sopenharmony_ci } 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci xspi->spi_clk = clk_get_rate(clk); 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci master = spi_alloc_master(&pdev->dev, 0); 40262306a36Sopenharmony_ci if (!master) { 40362306a36Sopenharmony_ci dev_err(&pdev->dev, "could not alloc master\n"); 40462306a36Sopenharmony_ci return -ENOMEM; 40562306a36Sopenharmony_ci } 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci master->bus_num = 0; 40862306a36Sopenharmony_ci master->num_chipselect = XLP_SPI_MAX_CS; 40962306a36Sopenharmony_ci master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; 41062306a36Sopenharmony_ci master->setup = xlp_spi_setup; 41162306a36Sopenharmony_ci master->transfer_one = xlp_spi_transfer_one; 41262306a36Sopenharmony_ci master->dev.of_node = pdev->dev.of_node; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci init_completion(&xspi->done); 41562306a36Sopenharmony_ci spi_master_set_devdata(master, xspi); 41662306a36Sopenharmony_ci xlp_spi_sysctl_setup(xspi); 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci /* register spi controller */ 41962306a36Sopenharmony_ci err = devm_spi_register_master(&pdev->dev, master); 42062306a36Sopenharmony_ci if (err) { 42162306a36Sopenharmony_ci dev_err(&pdev->dev, "spi register master failed!\n"); 42262306a36Sopenharmony_ci spi_master_put(master); 42362306a36Sopenharmony_ci return err; 42462306a36Sopenharmony_ci } 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci return 0; 42762306a36Sopenharmony_ci} 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci#ifdef CONFIG_ACPI 43062306a36Sopenharmony_cistatic const struct acpi_device_id xlp_spi_acpi_match[] = { 43162306a36Sopenharmony_ci { "BRCM900D", 0 }, 43262306a36Sopenharmony_ci { "CAV900D", 0 }, 43362306a36Sopenharmony_ci { }, 43462306a36Sopenharmony_ci}; 43562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, xlp_spi_acpi_match); 43662306a36Sopenharmony_ci#endif 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic struct platform_driver xlp_spi_driver = { 43962306a36Sopenharmony_ci .probe = xlp_spi_probe, 44062306a36Sopenharmony_ci .driver = { 44162306a36Sopenharmony_ci .name = "xlp-spi", 44262306a36Sopenharmony_ci .acpi_match_table = ACPI_PTR(xlp_spi_acpi_match), 44362306a36Sopenharmony_ci }, 44462306a36Sopenharmony_ci}; 44562306a36Sopenharmony_cimodule_platform_driver(xlp_spi_driver); 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ciMODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>"); 44862306a36Sopenharmony_ciMODULE_DESCRIPTION("Netlogic XLP SPI controller driver"); 44962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 450