162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * PXA2xx SPI DMA engine support. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013, 2021 Intel Corporation 662306a36Sopenharmony_ci * Author: Mika Westerberg <mika.westerberg@linux.intel.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/device.h> 1062306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1162306a36Sopenharmony_ci#include <linux/dmaengine.h> 1262306a36Sopenharmony_ci#include <linux/scatterlist.h> 1362306a36Sopenharmony_ci#include <linux/sizes.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <linux/spi/pxa2xx_spi.h> 1662306a36Sopenharmony_ci#include <linux/spi/spi.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "spi-pxa2xx.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic void pxa2xx_spi_dma_transfer_complete(struct driver_data *drv_data, 2162306a36Sopenharmony_ci bool error) 2262306a36Sopenharmony_ci{ 2362306a36Sopenharmony_ci struct spi_message *msg = drv_data->controller->cur_msg; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci /* 2662306a36Sopenharmony_ci * It is possible that one CPU is handling ROR interrupt and other 2762306a36Sopenharmony_ci * just gets DMA completion. Calling pump_transfers() twice for the 2862306a36Sopenharmony_ci * same transfer leads to problems thus we prevent concurrent calls 2962306a36Sopenharmony_ci * by using dma_running. 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_ci if (atomic_dec_and_test(&drv_data->dma_running)) { 3262306a36Sopenharmony_ci /* 3362306a36Sopenharmony_ci * If the other CPU is still handling the ROR interrupt we 3462306a36Sopenharmony_ci * might not know about the error yet. So we re-check the 3562306a36Sopenharmony_ci * ROR bit here before we clear the status register. 3662306a36Sopenharmony_ci */ 3762306a36Sopenharmony_ci if (!error) 3862306a36Sopenharmony_ci error = read_SSSR_bits(drv_data, drv_data->mask_sr) & SSSR_ROR; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci /* Clear status & disable interrupts */ 4162306a36Sopenharmony_ci clear_SSCR1_bits(drv_data, drv_data->dma_cr1); 4262306a36Sopenharmony_ci write_SSSR_CS(drv_data, drv_data->clear_sr); 4362306a36Sopenharmony_ci if (!pxa25x_ssp_comp(drv_data)) 4462306a36Sopenharmony_ci pxa2xx_spi_write(drv_data, SSTO, 0); 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci if (error) { 4762306a36Sopenharmony_ci /* In case we got an error we disable the SSP now */ 4862306a36Sopenharmony_ci pxa_ssp_disable(drv_data->ssp); 4962306a36Sopenharmony_ci msg->status = -EIO; 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci spi_finalize_current_transfer(drv_data->controller); 5362306a36Sopenharmony_ci } 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic void pxa2xx_spi_dma_callback(void *data) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci pxa2xx_spi_dma_transfer_complete(data, false); 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic struct dma_async_tx_descriptor * 6262306a36Sopenharmony_cipxa2xx_spi_dma_prepare_one(struct driver_data *drv_data, 6362306a36Sopenharmony_ci enum dma_transfer_direction dir, 6462306a36Sopenharmony_ci struct spi_transfer *xfer) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci struct chip_data *chip = 6762306a36Sopenharmony_ci spi_get_ctldata(drv_data->controller->cur_msg->spi); 6862306a36Sopenharmony_ci enum dma_slave_buswidth width; 6962306a36Sopenharmony_ci struct dma_slave_config cfg; 7062306a36Sopenharmony_ci struct dma_chan *chan; 7162306a36Sopenharmony_ci struct sg_table *sgt; 7262306a36Sopenharmony_ci int ret; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci switch (drv_data->n_bytes) { 7562306a36Sopenharmony_ci case 1: 7662306a36Sopenharmony_ci width = DMA_SLAVE_BUSWIDTH_1_BYTE; 7762306a36Sopenharmony_ci break; 7862306a36Sopenharmony_ci case 2: 7962306a36Sopenharmony_ci width = DMA_SLAVE_BUSWIDTH_2_BYTES; 8062306a36Sopenharmony_ci break; 8162306a36Sopenharmony_ci default: 8262306a36Sopenharmony_ci width = DMA_SLAVE_BUSWIDTH_4_BYTES; 8362306a36Sopenharmony_ci break; 8462306a36Sopenharmony_ci } 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci memset(&cfg, 0, sizeof(cfg)); 8762306a36Sopenharmony_ci cfg.direction = dir; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci if (dir == DMA_MEM_TO_DEV) { 9062306a36Sopenharmony_ci cfg.dst_addr = drv_data->ssp->phys_base + SSDR; 9162306a36Sopenharmony_ci cfg.dst_addr_width = width; 9262306a36Sopenharmony_ci cfg.dst_maxburst = chip->dma_burst_size; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci sgt = &xfer->tx_sg; 9562306a36Sopenharmony_ci chan = drv_data->controller->dma_tx; 9662306a36Sopenharmony_ci } else { 9762306a36Sopenharmony_ci cfg.src_addr = drv_data->ssp->phys_base + SSDR; 9862306a36Sopenharmony_ci cfg.src_addr_width = width; 9962306a36Sopenharmony_ci cfg.src_maxburst = chip->dma_burst_size; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci sgt = &xfer->rx_sg; 10262306a36Sopenharmony_ci chan = drv_data->controller->dma_rx; 10362306a36Sopenharmony_ci } 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci ret = dmaengine_slave_config(chan, &cfg); 10662306a36Sopenharmony_ci if (ret) { 10762306a36Sopenharmony_ci dev_warn(drv_data->ssp->dev, "DMA slave config failed\n"); 10862306a36Sopenharmony_ci return NULL; 10962306a36Sopenharmony_ci } 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci return dmaengine_prep_slave_sg(chan, sgt->sgl, sgt->nents, dir, 11262306a36Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciirqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data) 11662306a36Sopenharmony_ci{ 11762306a36Sopenharmony_ci u32 status; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci status = read_SSSR_bits(drv_data, drv_data->mask_sr); 12062306a36Sopenharmony_ci if (status & SSSR_ROR) { 12162306a36Sopenharmony_ci dev_err(drv_data->ssp->dev, "FIFO overrun\n"); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci dmaengine_terminate_async(drv_data->controller->dma_rx); 12462306a36Sopenharmony_ci dmaengine_terminate_async(drv_data->controller->dma_tx); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci pxa2xx_spi_dma_transfer_complete(drv_data, true); 12762306a36Sopenharmony_ci return IRQ_HANDLED; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci return IRQ_NONE; 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ciint pxa2xx_spi_dma_prepare(struct driver_data *drv_data, 13462306a36Sopenharmony_ci struct spi_transfer *xfer) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci struct dma_async_tx_descriptor *tx_desc, *rx_desc; 13762306a36Sopenharmony_ci int err; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci tx_desc = pxa2xx_spi_dma_prepare_one(drv_data, DMA_MEM_TO_DEV, xfer); 14062306a36Sopenharmony_ci if (!tx_desc) { 14162306a36Sopenharmony_ci dev_err(drv_data->ssp->dev, "failed to get DMA TX descriptor\n"); 14262306a36Sopenharmony_ci err = -EBUSY; 14362306a36Sopenharmony_ci goto err_tx; 14462306a36Sopenharmony_ci } 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci rx_desc = pxa2xx_spi_dma_prepare_one(drv_data, DMA_DEV_TO_MEM, xfer); 14762306a36Sopenharmony_ci if (!rx_desc) { 14862306a36Sopenharmony_ci dev_err(drv_data->ssp->dev, "failed to get DMA RX descriptor\n"); 14962306a36Sopenharmony_ci err = -EBUSY; 15062306a36Sopenharmony_ci goto err_rx; 15162306a36Sopenharmony_ci } 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* We are ready when RX completes */ 15462306a36Sopenharmony_ci rx_desc->callback = pxa2xx_spi_dma_callback; 15562306a36Sopenharmony_ci rx_desc->callback_param = drv_data; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci dmaengine_submit(rx_desc); 15862306a36Sopenharmony_ci dmaengine_submit(tx_desc); 15962306a36Sopenharmony_ci return 0; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cierr_rx: 16262306a36Sopenharmony_ci dmaengine_terminate_async(drv_data->controller->dma_tx); 16362306a36Sopenharmony_cierr_tx: 16462306a36Sopenharmony_ci return err; 16562306a36Sopenharmony_ci} 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_civoid pxa2xx_spi_dma_start(struct driver_data *drv_data) 16862306a36Sopenharmony_ci{ 16962306a36Sopenharmony_ci dma_async_issue_pending(drv_data->controller->dma_rx); 17062306a36Sopenharmony_ci dma_async_issue_pending(drv_data->controller->dma_tx); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci atomic_set(&drv_data->dma_running, 1); 17362306a36Sopenharmony_ci} 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_civoid pxa2xx_spi_dma_stop(struct driver_data *drv_data) 17662306a36Sopenharmony_ci{ 17762306a36Sopenharmony_ci atomic_set(&drv_data->dma_running, 0); 17862306a36Sopenharmony_ci dmaengine_terminate_sync(drv_data->controller->dma_rx); 17962306a36Sopenharmony_ci dmaengine_terminate_sync(drv_data->controller->dma_tx); 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ciint pxa2xx_spi_dma_setup(struct driver_data *drv_data) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci struct pxa2xx_spi_controller *pdata = drv_data->controller_info; 18562306a36Sopenharmony_ci struct spi_controller *controller = drv_data->controller; 18662306a36Sopenharmony_ci struct device *dev = drv_data->ssp->dev; 18762306a36Sopenharmony_ci dma_cap_mask_t mask; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci dma_cap_zero(mask); 19062306a36Sopenharmony_ci dma_cap_set(DMA_SLAVE, mask); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci controller->dma_tx = dma_request_slave_channel_compat(mask, 19362306a36Sopenharmony_ci pdata->dma_filter, pdata->tx_param, dev, "tx"); 19462306a36Sopenharmony_ci if (!controller->dma_tx) 19562306a36Sopenharmony_ci return -ENODEV; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci controller->dma_rx = dma_request_slave_channel_compat(mask, 19862306a36Sopenharmony_ci pdata->dma_filter, pdata->rx_param, dev, "rx"); 19962306a36Sopenharmony_ci if (!controller->dma_rx) { 20062306a36Sopenharmony_ci dma_release_channel(controller->dma_tx); 20162306a36Sopenharmony_ci controller->dma_tx = NULL; 20262306a36Sopenharmony_ci return -ENODEV; 20362306a36Sopenharmony_ci } 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci return 0; 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_civoid pxa2xx_spi_dma_release(struct driver_data *drv_data) 20962306a36Sopenharmony_ci{ 21062306a36Sopenharmony_ci struct spi_controller *controller = drv_data->controller; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci if (controller->dma_rx) { 21362306a36Sopenharmony_ci dmaengine_terminate_sync(controller->dma_rx); 21462306a36Sopenharmony_ci dma_release_channel(controller->dma_rx); 21562306a36Sopenharmony_ci controller->dma_rx = NULL; 21662306a36Sopenharmony_ci } 21762306a36Sopenharmony_ci if (controller->dma_tx) { 21862306a36Sopenharmony_ci dmaengine_terminate_sync(controller->dma_tx); 21962306a36Sopenharmony_ci dma_release_channel(controller->dma_tx); 22062306a36Sopenharmony_ci controller->dma_tx = NULL; 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ciint pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip, 22562306a36Sopenharmony_ci struct spi_device *spi, 22662306a36Sopenharmony_ci u8 bits_per_word, u32 *burst_code, 22762306a36Sopenharmony_ci u32 *threshold) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci struct pxa2xx_spi_chip *chip_info = spi->controller_data; 23062306a36Sopenharmony_ci struct driver_data *drv_data = spi_controller_get_devdata(spi->controller); 23162306a36Sopenharmony_ci u32 dma_burst_size = drv_data->controller_info->dma_burst_size; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* 23462306a36Sopenharmony_ci * If the DMA burst size is given in chip_info we use that, 23562306a36Sopenharmony_ci * otherwise we use the default. Also we use the default FIFO 23662306a36Sopenharmony_ci * thresholds for now. 23762306a36Sopenharmony_ci */ 23862306a36Sopenharmony_ci *burst_code = chip_info ? chip_info->dma_burst_size : dma_burst_size; 23962306a36Sopenharmony_ci *threshold = SSCR1_RxTresh(RX_THRESH_DFLT) 24062306a36Sopenharmony_ci | SSCR1_TxTresh(TX_THRESH_DFLT); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci return 0; 24362306a36Sopenharmony_ci} 244