162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci// PCI1xxxx SPI driver 362306a36Sopenharmony_ci// Copyright (C) 2022 Microchip Technology Inc. 462306a36Sopenharmony_ci// Authors: Tharun Kumar P <tharunkumar.pasumarthi@microchip.com> 562306a36Sopenharmony_ci// Kumaravel Thiagarajan <Kumaravel.Thiagarajan@microchip.com> 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/pci.h> 1062306a36Sopenharmony_ci#include <linux/spi/spi.h> 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define DRV_NAME "spi-pci1xxxx" 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define SYS_FREQ_DEFAULT (62500000) 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define PCI1XXXX_SPI_MAX_CLOCK_HZ (30000000) 1862306a36Sopenharmony_ci#define PCI1XXXX_SPI_CLK_20MHZ (20000000) 1962306a36Sopenharmony_ci#define PCI1XXXX_SPI_CLK_15MHZ (15000000) 2062306a36Sopenharmony_ci#define PCI1XXXX_SPI_CLK_12MHZ (12000000) 2162306a36Sopenharmony_ci#define PCI1XXXX_SPI_CLK_10MHZ (10000000) 2262306a36Sopenharmony_ci#define PCI1XXXX_SPI_MIN_CLOCK_HZ (2000000) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define PCI1XXXX_SPI_BUFFER_SIZE (320) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define SPI_MST_CTL_DEVSEL_MASK (GENMASK(27, 25)) 2762306a36Sopenharmony_ci#define SPI_MST_CTL_CMD_LEN_MASK (GENMASK(16, 8)) 2862306a36Sopenharmony_ci#define SPI_MST_CTL_SPEED_MASK (GENMASK(7, 5)) 2962306a36Sopenharmony_ci#define SPI_MSI_VECTOR_SEL_MASK (GENMASK(4, 4)) 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define SPI_MST_CTL_FORCE_CE (BIT(4)) 3262306a36Sopenharmony_ci#define SPI_MST_CTL_MODE_SEL (BIT(2)) 3362306a36Sopenharmony_ci#define SPI_MST_CTL_GO (BIT(0)) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define SPI_MST1_ADDR_BASE (0x800) 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci/* x refers to SPI Host Controller HW instance id in the below macros - 0 or 1 */ 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define SPI_MST_CMD_BUF_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x00) 4062306a36Sopenharmony_ci#define SPI_MST_RSP_BUF_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x200) 4162306a36Sopenharmony_ci#define SPI_MST_CTL_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x400) 4262306a36Sopenharmony_ci#define SPI_MST_EVENT_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x420) 4362306a36Sopenharmony_ci#define SPI_MST_EVENT_MASK_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x424) 4462306a36Sopenharmony_ci#define SPI_MST_PAD_CTL_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x460) 4562306a36Sopenharmony_ci#define SPIALERT_MST_DB_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x464) 4662306a36Sopenharmony_ci#define SPIALERT_MST_VAL_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x468) 4762306a36Sopenharmony_ci#define SPI_PCI_CTRL_REG_OFFSET(x) (((x) * SPI_MST1_ADDR_BASE) + 0x480) 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci#define PCI1XXXX_IRQ_FLAGS (IRQF_NO_SUSPEND | IRQF_TRIGGER_NONE) 5062306a36Sopenharmony_ci#define SPI_MAX_DATA_LEN 320 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define PCI1XXXX_SPI_TIMEOUT (msecs_to_jiffies(100)) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define SPI_INTR BIT(8) 5562306a36Sopenharmony_ci#define SPI_FORCE_CE BIT(4) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define SPI_CHIP_SEL_COUNT 7 5862306a36Sopenharmony_ci#define VENDOR_ID_MCHP 0x1055 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define SPI_SUSPEND_CONFIG 0x101 6162306a36Sopenharmony_ci#define SPI_RESUME_CONFIG 0x203 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistruct pci1xxxx_spi_internal { 6462306a36Sopenharmony_ci u8 hw_inst; 6562306a36Sopenharmony_ci bool spi_xfer_in_progress; 6662306a36Sopenharmony_ci int irq; 6762306a36Sopenharmony_ci struct completion spi_xfer_done; 6862306a36Sopenharmony_ci struct spi_controller *spi_host; 6962306a36Sopenharmony_ci struct pci1xxxx_spi *parent; 7062306a36Sopenharmony_ci struct { 7162306a36Sopenharmony_ci unsigned int dev_sel : 3; 7262306a36Sopenharmony_ci unsigned int msi_vector_sel : 1; 7362306a36Sopenharmony_ci } prev_val; 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistruct pci1xxxx_spi { 7762306a36Sopenharmony_ci struct pci_dev *dev; 7862306a36Sopenharmony_ci u8 total_hw_instances; 7962306a36Sopenharmony_ci void __iomem *reg_base; 8062306a36Sopenharmony_ci struct pci1xxxx_spi_internal *spi_int[]; 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const struct pci_device_id pci1xxxx_spi_pci_id_table[] = { 8462306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa004, PCI_ANY_ID, 0x0001), 0, 0, 0x02}, 8562306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa004, PCI_ANY_ID, 0x0002), 0, 0, 0x01}, 8662306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa004, PCI_ANY_ID, 0x0003), 0, 0, 0x11}, 8762306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa004, PCI_ANY_ID, PCI_ANY_ID), 0, 0, 0x01}, 8862306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa014, PCI_ANY_ID, 0x0001), 0, 0, 0x02}, 8962306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa014, PCI_ANY_ID, 0x0002), 0, 0, 0x01}, 9062306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa014, PCI_ANY_ID, 0x0003), 0, 0, 0x11}, 9162306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa014, PCI_ANY_ID, PCI_ANY_ID), 0, 0, 0x01}, 9262306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa024, PCI_ANY_ID, 0x0001), 0, 0, 0x02}, 9362306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa024, PCI_ANY_ID, 0x0002), 0, 0, 0x01}, 9462306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa024, PCI_ANY_ID, 0x0003), 0, 0, 0x11}, 9562306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa024, PCI_ANY_ID, PCI_ANY_ID), 0, 0, 0x01}, 9662306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa034, PCI_ANY_ID, 0x0001), 0, 0, 0x02}, 9762306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa034, PCI_ANY_ID, 0x0002), 0, 0, 0x01}, 9862306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa034, PCI_ANY_ID, 0x0003), 0, 0, 0x11}, 9962306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa034, PCI_ANY_ID, PCI_ANY_ID), 0, 0, 0x01}, 10062306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa044, PCI_ANY_ID, 0x0001), 0, 0, 0x02}, 10162306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa044, PCI_ANY_ID, 0x0002), 0, 0, 0x01}, 10262306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa044, PCI_ANY_ID, 0x0003), 0, 0, 0x11}, 10362306a36Sopenharmony_ci { PCI_DEVICE_SUB(VENDOR_ID_MCHP, 0xa044, PCI_ANY_ID, PCI_ANY_ID), 0, 0, 0x01}, 10462306a36Sopenharmony_ci { 0, } 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, pci1xxxx_spi_pci_id_table); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic void pci1xxxx_spi_set_cs(struct spi_device *spi, bool enable) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci struct pci1xxxx_spi_internal *p = spi_controller_get_devdata(spi->controller); 11262306a36Sopenharmony_ci struct pci1xxxx_spi *par = p->parent; 11362306a36Sopenharmony_ci u32 regval; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci /* Set the DEV_SEL bits of the SPI_MST_CTL_REG */ 11662306a36Sopenharmony_ci regval = readl(par->reg_base + SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 11762306a36Sopenharmony_ci if (!enable) { 11862306a36Sopenharmony_ci regval |= SPI_FORCE_CE; 11962306a36Sopenharmony_ci regval &= ~SPI_MST_CTL_DEVSEL_MASK; 12062306a36Sopenharmony_ci regval |= (spi_get_chipselect(spi, 0) << 25); 12162306a36Sopenharmony_ci } else { 12262306a36Sopenharmony_ci regval &= ~SPI_FORCE_CE; 12362306a36Sopenharmony_ci } 12462306a36Sopenharmony_ci writel(regval, par->reg_base + SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic u8 pci1xxxx_get_clock_div(u32 hz) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci u8 val = 0; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci if (hz >= PCI1XXXX_SPI_MAX_CLOCK_HZ) 13262306a36Sopenharmony_ci val = 2; 13362306a36Sopenharmony_ci else if ((hz < PCI1XXXX_SPI_MAX_CLOCK_HZ) && (hz >= PCI1XXXX_SPI_CLK_20MHZ)) 13462306a36Sopenharmony_ci val = 3; 13562306a36Sopenharmony_ci else if ((hz < PCI1XXXX_SPI_CLK_20MHZ) && (hz >= PCI1XXXX_SPI_CLK_15MHZ)) 13662306a36Sopenharmony_ci val = 4; 13762306a36Sopenharmony_ci else if ((hz < PCI1XXXX_SPI_CLK_15MHZ) && (hz >= PCI1XXXX_SPI_CLK_12MHZ)) 13862306a36Sopenharmony_ci val = 5; 13962306a36Sopenharmony_ci else if ((hz < PCI1XXXX_SPI_CLK_12MHZ) && (hz >= PCI1XXXX_SPI_CLK_10MHZ)) 14062306a36Sopenharmony_ci val = 6; 14162306a36Sopenharmony_ci else if ((hz < PCI1XXXX_SPI_CLK_10MHZ) && (hz >= PCI1XXXX_SPI_MIN_CLOCK_HZ)) 14262306a36Sopenharmony_ci val = 7; 14362306a36Sopenharmony_ci else 14462306a36Sopenharmony_ci val = 2; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci return val; 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic int pci1xxxx_spi_transfer_one(struct spi_controller *spi_ctlr, 15062306a36Sopenharmony_ci struct spi_device *spi, struct spi_transfer *xfer) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci struct pci1xxxx_spi_internal *p = spi_controller_get_devdata(spi_ctlr); 15362306a36Sopenharmony_ci int mode, len, loop_iter, transfer_len; 15462306a36Sopenharmony_ci struct pci1xxxx_spi *par = p->parent; 15562306a36Sopenharmony_ci unsigned long bytes_transfered; 15662306a36Sopenharmony_ci unsigned long bytes_recvd; 15762306a36Sopenharmony_ci unsigned long loop_count; 15862306a36Sopenharmony_ci u8 *rx_buf, result; 15962306a36Sopenharmony_ci const u8 *tx_buf; 16062306a36Sopenharmony_ci u32 regval; 16162306a36Sopenharmony_ci u8 clkdiv; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci p->spi_xfer_in_progress = true; 16462306a36Sopenharmony_ci mode = spi->mode; 16562306a36Sopenharmony_ci clkdiv = pci1xxxx_get_clock_div(xfer->speed_hz); 16662306a36Sopenharmony_ci tx_buf = xfer->tx_buf; 16762306a36Sopenharmony_ci rx_buf = xfer->rx_buf; 16862306a36Sopenharmony_ci transfer_len = xfer->len; 16962306a36Sopenharmony_ci regval = readl(par->reg_base + SPI_MST_EVENT_REG_OFFSET(p->hw_inst)); 17062306a36Sopenharmony_ci writel(regval, par->reg_base + SPI_MST_EVENT_REG_OFFSET(p->hw_inst)); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci if (tx_buf) { 17362306a36Sopenharmony_ci bytes_transfered = 0; 17462306a36Sopenharmony_ci bytes_recvd = 0; 17562306a36Sopenharmony_ci loop_count = transfer_len / SPI_MAX_DATA_LEN; 17662306a36Sopenharmony_ci if (transfer_len % SPI_MAX_DATA_LEN != 0) 17762306a36Sopenharmony_ci loop_count += 1; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci for (loop_iter = 0; loop_iter < loop_count; loop_iter++) { 18062306a36Sopenharmony_ci len = SPI_MAX_DATA_LEN; 18162306a36Sopenharmony_ci if ((transfer_len % SPI_MAX_DATA_LEN != 0) && 18262306a36Sopenharmony_ci (loop_iter == loop_count - 1)) 18362306a36Sopenharmony_ci len = transfer_len % SPI_MAX_DATA_LEN; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci reinit_completion(&p->spi_xfer_done); 18662306a36Sopenharmony_ci memcpy_toio(par->reg_base + SPI_MST_CMD_BUF_OFFSET(p->hw_inst), 18762306a36Sopenharmony_ci &tx_buf[bytes_transfered], len); 18862306a36Sopenharmony_ci bytes_transfered += len; 18962306a36Sopenharmony_ci regval = readl(par->reg_base + 19062306a36Sopenharmony_ci SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 19162306a36Sopenharmony_ci regval &= ~(SPI_MST_CTL_MODE_SEL | SPI_MST_CTL_CMD_LEN_MASK | 19262306a36Sopenharmony_ci SPI_MST_CTL_SPEED_MASK); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (mode == SPI_MODE_3) 19562306a36Sopenharmony_ci regval |= SPI_MST_CTL_MODE_SEL; 19662306a36Sopenharmony_ci else 19762306a36Sopenharmony_ci regval &= ~SPI_MST_CTL_MODE_SEL; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci regval |= (clkdiv << 5); 20062306a36Sopenharmony_ci regval &= ~SPI_MST_CTL_CMD_LEN_MASK; 20162306a36Sopenharmony_ci regval |= (len << 8); 20262306a36Sopenharmony_ci writel(regval, par->reg_base + 20362306a36Sopenharmony_ci SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 20462306a36Sopenharmony_ci regval = readl(par->reg_base + 20562306a36Sopenharmony_ci SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 20662306a36Sopenharmony_ci regval |= SPI_MST_CTL_GO; 20762306a36Sopenharmony_ci writel(regval, par->reg_base + 20862306a36Sopenharmony_ci SPI_MST_CTL_REG_OFFSET(p->hw_inst)); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci /* Wait for DMA_TERM interrupt */ 21162306a36Sopenharmony_ci result = wait_for_completion_timeout(&p->spi_xfer_done, 21262306a36Sopenharmony_ci PCI1XXXX_SPI_TIMEOUT); 21362306a36Sopenharmony_ci if (!result) 21462306a36Sopenharmony_ci return -ETIMEDOUT; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci if (rx_buf) { 21762306a36Sopenharmony_ci memcpy_fromio(&rx_buf[bytes_recvd], par->reg_base + 21862306a36Sopenharmony_ci SPI_MST_RSP_BUF_OFFSET(p->hw_inst), len); 21962306a36Sopenharmony_ci bytes_recvd += len; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci } 22362306a36Sopenharmony_ci p->spi_xfer_in_progress = false; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci return 0; 22662306a36Sopenharmony_ci} 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic irqreturn_t pci1xxxx_spi_isr(int irq, void *dev) 22962306a36Sopenharmony_ci{ 23062306a36Sopenharmony_ci struct pci1xxxx_spi_internal *p = dev; 23162306a36Sopenharmony_ci irqreturn_t spi_int_fired = IRQ_NONE; 23262306a36Sopenharmony_ci u32 regval; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* Clear the SPI GO_BIT Interrupt */ 23562306a36Sopenharmony_ci regval = readl(p->parent->reg_base + SPI_MST_EVENT_REG_OFFSET(p->hw_inst)); 23662306a36Sopenharmony_ci if (regval & SPI_INTR) { 23762306a36Sopenharmony_ci /* Clear xfer_done */ 23862306a36Sopenharmony_ci complete(&p->spi_xfer_done); 23962306a36Sopenharmony_ci spi_int_fired = IRQ_HANDLED; 24062306a36Sopenharmony_ci } 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci writel(regval, p->parent->reg_base + SPI_MST_EVENT_REG_OFFSET(p->hw_inst)); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci return spi_int_fired; 24562306a36Sopenharmony_ci} 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic int pci1xxxx_spi_probe(struct pci_dev *pdev, const struct pci_device_id *ent) 24862306a36Sopenharmony_ci{ 24962306a36Sopenharmony_ci u8 hw_inst_cnt, iter, start, only_sec_inst; 25062306a36Sopenharmony_ci struct pci1xxxx_spi_internal *spi_sub_ptr; 25162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 25262306a36Sopenharmony_ci struct pci1xxxx_spi *spi_bus; 25362306a36Sopenharmony_ci struct spi_controller *spi_host; 25462306a36Sopenharmony_ci u32 regval; 25562306a36Sopenharmony_ci int ret; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci hw_inst_cnt = ent->driver_data & 0x0f; 25862306a36Sopenharmony_ci start = (ent->driver_data & 0xf0) >> 4; 25962306a36Sopenharmony_ci if (start == 1) 26062306a36Sopenharmony_ci only_sec_inst = 1; 26162306a36Sopenharmony_ci else 26262306a36Sopenharmony_ci only_sec_inst = 0; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci spi_bus = devm_kzalloc(&pdev->dev, 26562306a36Sopenharmony_ci struct_size(spi_bus, spi_int, hw_inst_cnt), 26662306a36Sopenharmony_ci GFP_KERNEL); 26762306a36Sopenharmony_ci if (!spi_bus) 26862306a36Sopenharmony_ci return -ENOMEM; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci spi_bus->dev = pdev; 27162306a36Sopenharmony_ci spi_bus->total_hw_instances = hw_inst_cnt; 27262306a36Sopenharmony_ci pci_set_master(pdev); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci for (iter = 0; iter < hw_inst_cnt; iter++) { 27562306a36Sopenharmony_ci spi_bus->spi_int[iter] = devm_kzalloc(&pdev->dev, 27662306a36Sopenharmony_ci sizeof(struct pci1xxxx_spi_internal), 27762306a36Sopenharmony_ci GFP_KERNEL); 27862306a36Sopenharmony_ci spi_sub_ptr = spi_bus->spi_int[iter]; 27962306a36Sopenharmony_ci spi_sub_ptr->spi_host = devm_spi_alloc_host(dev, sizeof(struct spi_controller)); 28062306a36Sopenharmony_ci if (!spi_sub_ptr->spi_host) 28162306a36Sopenharmony_ci return -ENOMEM; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci spi_sub_ptr->parent = spi_bus; 28462306a36Sopenharmony_ci spi_sub_ptr->spi_xfer_in_progress = false; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci if (!iter) { 28762306a36Sopenharmony_ci ret = pcim_enable_device(pdev); 28862306a36Sopenharmony_ci if (ret) 28962306a36Sopenharmony_ci return -ENOMEM; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci ret = pci_request_regions(pdev, DRV_NAME); 29262306a36Sopenharmony_ci if (ret) 29362306a36Sopenharmony_ci return -ENOMEM; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci spi_bus->reg_base = pcim_iomap(pdev, 0, pci_resource_len(pdev, 0)); 29662306a36Sopenharmony_ci if (!spi_bus->reg_base) { 29762306a36Sopenharmony_ci ret = -EINVAL; 29862306a36Sopenharmony_ci goto error; 29962306a36Sopenharmony_ci } 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci ret = pci_alloc_irq_vectors(pdev, hw_inst_cnt, hw_inst_cnt, 30262306a36Sopenharmony_ci PCI_IRQ_ALL_TYPES); 30362306a36Sopenharmony_ci if (ret < 0) { 30462306a36Sopenharmony_ci dev_err(&pdev->dev, "Error allocating MSI vectors\n"); 30562306a36Sopenharmony_ci goto error; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci init_completion(&spi_sub_ptr->spi_xfer_done); 30962306a36Sopenharmony_ci /* Initialize Interrupts - SPI_INT */ 31062306a36Sopenharmony_ci regval = readl(spi_bus->reg_base + 31162306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(spi_sub_ptr->hw_inst)); 31262306a36Sopenharmony_ci regval &= ~SPI_INTR; 31362306a36Sopenharmony_ci writel(regval, spi_bus->reg_base + 31462306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(spi_sub_ptr->hw_inst)); 31562306a36Sopenharmony_ci spi_sub_ptr->irq = pci_irq_vector(pdev, 0); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, spi_sub_ptr->irq, 31862306a36Sopenharmony_ci pci1xxxx_spi_isr, PCI1XXXX_IRQ_FLAGS, 31962306a36Sopenharmony_ci pci_name(pdev), spi_sub_ptr); 32062306a36Sopenharmony_ci if (ret < 0) { 32162306a36Sopenharmony_ci dev_err(&pdev->dev, "Unable to request irq : %d", 32262306a36Sopenharmony_ci spi_sub_ptr->irq); 32362306a36Sopenharmony_ci ret = -ENODEV; 32462306a36Sopenharmony_ci goto error; 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci /* This register is only applicable for 1st instance */ 32862306a36Sopenharmony_ci regval = readl(spi_bus->reg_base + SPI_PCI_CTRL_REG_OFFSET(0)); 32962306a36Sopenharmony_ci if (!only_sec_inst) 33062306a36Sopenharmony_ci regval |= (BIT(4)); 33162306a36Sopenharmony_ci else 33262306a36Sopenharmony_ci regval &= ~(BIT(4)); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci writel(regval, spi_bus->reg_base + SPI_PCI_CTRL_REG_OFFSET(0)); 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci spi_sub_ptr->hw_inst = start++; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci if (iter == 1) { 34062306a36Sopenharmony_ci init_completion(&spi_sub_ptr->spi_xfer_done); 34162306a36Sopenharmony_ci /* Initialize Interrupts - SPI_INT */ 34262306a36Sopenharmony_ci regval = readl(spi_bus->reg_base + 34362306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(spi_sub_ptr->hw_inst)); 34462306a36Sopenharmony_ci regval &= ~SPI_INTR; 34562306a36Sopenharmony_ci writel(regval, spi_bus->reg_base + 34662306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(spi_sub_ptr->hw_inst)); 34762306a36Sopenharmony_ci spi_sub_ptr->irq = pci_irq_vector(pdev, iter); 34862306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, spi_sub_ptr->irq, 34962306a36Sopenharmony_ci pci1xxxx_spi_isr, PCI1XXXX_IRQ_FLAGS, 35062306a36Sopenharmony_ci pci_name(pdev), spi_sub_ptr); 35162306a36Sopenharmony_ci if (ret < 0) { 35262306a36Sopenharmony_ci dev_err(&pdev->dev, "Unable to request irq : %d", 35362306a36Sopenharmony_ci spi_sub_ptr->irq); 35462306a36Sopenharmony_ci ret = -ENODEV; 35562306a36Sopenharmony_ci goto error; 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci } 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci spi_host = spi_sub_ptr->spi_host; 36062306a36Sopenharmony_ci spi_host->num_chipselect = SPI_CHIP_SEL_COUNT; 36162306a36Sopenharmony_ci spi_host->mode_bits = SPI_MODE_0 | SPI_MODE_3 | SPI_RX_DUAL | 36262306a36Sopenharmony_ci SPI_TX_DUAL | SPI_LOOP; 36362306a36Sopenharmony_ci spi_host->transfer_one = pci1xxxx_spi_transfer_one; 36462306a36Sopenharmony_ci spi_host->set_cs = pci1xxxx_spi_set_cs; 36562306a36Sopenharmony_ci spi_host->bits_per_word_mask = SPI_BPW_MASK(8); 36662306a36Sopenharmony_ci spi_host->max_speed_hz = PCI1XXXX_SPI_MAX_CLOCK_HZ; 36762306a36Sopenharmony_ci spi_host->min_speed_hz = PCI1XXXX_SPI_MIN_CLOCK_HZ; 36862306a36Sopenharmony_ci spi_host->flags = SPI_CONTROLLER_MUST_TX; 36962306a36Sopenharmony_ci spi_controller_set_devdata(spi_host, spi_sub_ptr); 37062306a36Sopenharmony_ci ret = devm_spi_register_controller(dev, spi_host); 37162306a36Sopenharmony_ci if (ret) 37262306a36Sopenharmony_ci goto error; 37362306a36Sopenharmony_ci } 37462306a36Sopenharmony_ci pci_set_drvdata(pdev, spi_bus); 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci return 0; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_cierror: 37962306a36Sopenharmony_ci pci_release_regions(pdev); 38062306a36Sopenharmony_ci return ret; 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic void store_restore_config(struct pci1xxxx_spi *spi_ptr, 38462306a36Sopenharmony_ci struct pci1xxxx_spi_internal *spi_sub_ptr, 38562306a36Sopenharmony_ci u8 inst, bool store) 38662306a36Sopenharmony_ci{ 38762306a36Sopenharmony_ci u32 regval; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci if (store) { 39062306a36Sopenharmony_ci regval = readl(spi_ptr->reg_base + 39162306a36Sopenharmony_ci SPI_MST_CTL_REG_OFFSET(spi_sub_ptr->hw_inst)); 39262306a36Sopenharmony_ci regval &= SPI_MST_CTL_DEVSEL_MASK; 39362306a36Sopenharmony_ci spi_sub_ptr->prev_val.dev_sel = (regval >> 25) & 7; 39462306a36Sopenharmony_ci regval = readl(spi_ptr->reg_base + 39562306a36Sopenharmony_ci SPI_PCI_CTRL_REG_OFFSET(spi_sub_ptr->hw_inst)); 39662306a36Sopenharmony_ci regval &= SPI_MSI_VECTOR_SEL_MASK; 39762306a36Sopenharmony_ci spi_sub_ptr->prev_val.msi_vector_sel = (regval >> 4) & 1; 39862306a36Sopenharmony_ci } else { 39962306a36Sopenharmony_ci regval = readl(spi_ptr->reg_base + SPI_MST_CTL_REG_OFFSET(inst)); 40062306a36Sopenharmony_ci regval &= ~SPI_MST_CTL_DEVSEL_MASK; 40162306a36Sopenharmony_ci regval |= (spi_sub_ptr->prev_val.dev_sel << 25); 40262306a36Sopenharmony_ci writel(regval, 40362306a36Sopenharmony_ci spi_ptr->reg_base + SPI_MST_CTL_REG_OFFSET(inst)); 40462306a36Sopenharmony_ci writel((spi_sub_ptr->prev_val.msi_vector_sel << 4), 40562306a36Sopenharmony_ci spi_ptr->reg_base + SPI_PCI_CTRL_REG_OFFSET(inst)); 40662306a36Sopenharmony_ci } 40762306a36Sopenharmony_ci} 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic int pci1xxxx_spi_resume(struct device *dev) 41062306a36Sopenharmony_ci{ 41162306a36Sopenharmony_ci struct pci1xxxx_spi *spi_ptr = dev_get_drvdata(dev); 41262306a36Sopenharmony_ci struct pci1xxxx_spi_internal *spi_sub_ptr; 41362306a36Sopenharmony_ci u32 regval = SPI_RESUME_CONFIG; 41462306a36Sopenharmony_ci u8 iter; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci for (iter = 0; iter < spi_ptr->total_hw_instances; iter++) { 41762306a36Sopenharmony_ci spi_sub_ptr = spi_ptr->spi_int[iter]; 41862306a36Sopenharmony_ci spi_controller_resume(spi_sub_ptr->spi_host); 41962306a36Sopenharmony_ci writel(regval, spi_ptr->reg_base + 42062306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(iter)); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci /* Restore config at resume */ 42362306a36Sopenharmony_ci store_restore_config(spi_ptr, spi_sub_ptr, iter, 0); 42462306a36Sopenharmony_ci } 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci return 0; 42762306a36Sopenharmony_ci} 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_cistatic int pci1xxxx_spi_suspend(struct device *dev) 43062306a36Sopenharmony_ci{ 43162306a36Sopenharmony_ci struct pci1xxxx_spi *spi_ptr = dev_get_drvdata(dev); 43262306a36Sopenharmony_ci struct pci1xxxx_spi_internal *spi_sub_ptr; 43362306a36Sopenharmony_ci u32 reg1 = SPI_SUSPEND_CONFIG; 43462306a36Sopenharmony_ci u8 iter; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci for (iter = 0; iter < spi_ptr->total_hw_instances; iter++) { 43762306a36Sopenharmony_ci spi_sub_ptr = spi_ptr->spi_int[iter]; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci while (spi_sub_ptr->spi_xfer_in_progress) 44062306a36Sopenharmony_ci msleep(20); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci /* Store existing config before suspend */ 44362306a36Sopenharmony_ci store_restore_config(spi_ptr, spi_sub_ptr, iter, 1); 44462306a36Sopenharmony_ci spi_controller_suspend(spi_sub_ptr->spi_host); 44562306a36Sopenharmony_ci writel(reg1, spi_ptr->reg_base + 44662306a36Sopenharmony_ci SPI_MST_EVENT_MASK_REG_OFFSET(iter)); 44762306a36Sopenharmony_ci } 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci return 0; 45062306a36Sopenharmony_ci} 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_cistatic DEFINE_SIMPLE_DEV_PM_OPS(spi_pm_ops, pci1xxxx_spi_suspend, 45362306a36Sopenharmony_ci pci1xxxx_spi_resume); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic struct pci_driver pci1xxxx_spi_driver = { 45662306a36Sopenharmony_ci .name = DRV_NAME, 45762306a36Sopenharmony_ci .id_table = pci1xxxx_spi_pci_id_table, 45862306a36Sopenharmony_ci .probe = pci1xxxx_spi_probe, 45962306a36Sopenharmony_ci .driver = { 46062306a36Sopenharmony_ci .pm = pm_sleep_ptr(&spi_pm_ops), 46162306a36Sopenharmony_ci }, 46262306a36Sopenharmony_ci}; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cimodule_pci_driver(pci1xxxx_spi_driver); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ciMODULE_DESCRIPTION("Microchip Technology Inc. pci1xxxx SPI bus driver"); 46762306a36Sopenharmony_ciMODULE_AUTHOR("Tharun Kumar P<tharunkumar.pasumarthi@microchip.com>"); 46862306a36Sopenharmony_ciMODULE_AUTHOR("Kumaravel Thiagarajan<kumaravel.thiagarajan@microchip.com>"); 46962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 470