162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright (c) 2019 Nuvoton Technology corporation.
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/bits.h>
562306a36Sopenharmony_ci#include <linux/init.h>
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/device.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/ioport.h>
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/vmalloc.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/of.h>
1662306a36Sopenharmony_ci#include <linux/spi/spi-mem.h>
1762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/* NPCM7xx GCR module */
2062306a36Sopenharmony_ci#define NPCM7XX_INTCR3_OFFSET		0x9C
2162306a36Sopenharmony_ci#define NPCM7XX_INTCR3_FIU_FIX		BIT(6)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* Flash Interface Unit (FIU) Registers */
2462306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG		0x00
2562306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG		0x04
2662306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG		0x08
2762306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS		0x0C
2862306a36Sopenharmony_ci#define NPCM_FIU_UMA_CMD		0x10
2962306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR		0x14
3062306a36Sopenharmony_ci#define NPCM_FIU_PRT_CFG		0x18
3162306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW0		0x20
3262306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW1		0x24
3362306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW2		0x28
3462306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW3		0x2C
3562306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR0		0x30
3662306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR1		0x34
3762306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR2		0x38
3862306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR3		0x3C
3962306a36Sopenharmony_ci#define NPCM_FIU_CFG			0x78
4062306a36Sopenharmony_ci#define NPCM_FIU_MAX_REG_LIMIT		0x80
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* FIU Direct Read Configuration Register */
4362306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_LCK		BIT(31)
4462306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_R_BURST	GENMASK(25, 24)
4562306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_ADDSIZ		GENMASK(17, 16)
4662306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_DBW		GENMASK(13, 12)
4762306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_ACCTYPE	GENMASK(9, 8)
4862306a36Sopenharmony_ci#define NPCM_FIU_DRD_CFG_RDCMD		GENMASK(7, 0)
4962306a36Sopenharmony_ci#define NPCM_FIU_DRD_ADDSIZ_SHIFT	16
5062306a36Sopenharmony_ci#define NPCM_FIU_DRD_DBW_SHIFT		12
5162306a36Sopenharmony_ci#define NPCM_FIU_DRD_ACCTYPE_SHIFT	8
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/* FIU Direct Write Configuration Register */
5462306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_LCK		BIT(31)
5562306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_W_BURST	GENMASK(25, 24)
5662306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_ADDSIZ		GENMASK(17, 16)
5762306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_ABPCK		GENMASK(11, 10)
5862306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_DBPCK		GENMASK(9, 8)
5962306a36Sopenharmony_ci#define NPCM_FIU_DWR_CFG_WRCMD		GENMASK(7, 0)
6062306a36Sopenharmony_ci#define NPCM_FIU_DWR_ADDSIZ_SHIFT	16
6162306a36Sopenharmony_ci#define NPCM_FIU_DWR_ABPCK_SHIFT	10
6262306a36Sopenharmony_ci#define NPCM_FIU_DWR_DBPCK_SHIFT	8
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/* FIU UMA Configuration Register */
6562306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_LCK		BIT(31)
6662306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_CMMLCK		BIT(30)
6762306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_RDATSIZ	GENMASK(28, 24)
6862306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_DBSIZ		GENMASK(23, 21)
6962306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_WDATSIZ	GENMASK(20, 16)
7062306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_ADDSIZ		GENMASK(13, 11)
7162306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_CMDSIZ		BIT(10)
7262306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_RDBPCK		GENMASK(9, 8)
7362306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_DBPCK		GENMASK(7, 6)
7462306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_WDBPCK		GENMASK(5, 4)
7562306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_ADBPCK		GENMASK(3, 2)
7662306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_CMBPCK		GENMASK(1, 0)
7762306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_ADBPCK_SHIFT	2
7862306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_WDBPCK_SHIFT	4
7962306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_DBPCK_SHIFT	6
8062306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_RDBPCK_SHIFT	8
8162306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_ADDSIZ_SHIFT	11
8262306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_WDATSIZ_SHIFT	16
8362306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_DBSIZ_SHIFT	21
8462306a36Sopenharmony_ci#define NPCM_FIU_UMA_CFG_RDATSIZ_SHIFT	24
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci/* FIU UMA Control and Status Register */
8762306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_RDYIE		BIT(25)
8862306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_RDYST		BIT(24)
8962306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_SW_CS		BIT(16)
9062306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_DEV_NUM	GENMASK(9, 8)
9162306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_EXEC_DONE	BIT(0)
9262306a36Sopenharmony_ci#define NPCM_FIU_UMA_CTS_DEV_NUM_SHIFT	8
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci/* FIU UMA Command Register */
9562306a36Sopenharmony_ci#define NPCM_FIU_UMA_CMD_DUM3		GENMASK(31, 24)
9662306a36Sopenharmony_ci#define NPCM_FIU_UMA_CMD_DUM2		GENMASK(23, 16)
9762306a36Sopenharmony_ci#define NPCM_FIU_UMA_CMD_DUM1		GENMASK(15, 8)
9862306a36Sopenharmony_ci#define NPCM_FIU_UMA_CMD_CMD		GENMASK(7, 0)
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci/* FIU UMA Address Register */
10162306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR_UMA_ADDR	GENMASK(31, 0)
10262306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR_AB3		GENMASK(31, 24)
10362306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR_AB2		GENMASK(23, 16)
10462306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR_AB1		GENMASK(15, 8)
10562306a36Sopenharmony_ci#define NPCM_FIU_UMA_ADDR_AB0		GENMASK(7, 0)
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci/* FIU UMA Write Data Bytes 0-3 Register */
10862306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW0_WB3		GENMASK(31, 24)
10962306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW0_WB2		GENMASK(23, 16)
11062306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW0_WB1		GENMASK(15, 8)
11162306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW0_WB0		GENMASK(7, 0)
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* FIU UMA Write Data Bytes 4-7 Register */
11462306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW1_WB7		GENMASK(31, 24)
11562306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW1_WB6		GENMASK(23, 16)
11662306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW1_WB5		GENMASK(15, 8)
11762306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW1_WB4		GENMASK(7, 0)
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci/* FIU UMA Write Data Bytes 8-11 Register */
12062306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW2_WB11		GENMASK(31, 24)
12162306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW2_WB10		GENMASK(23, 16)
12262306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW2_WB9		GENMASK(15, 8)
12362306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW2_WB8		GENMASK(7, 0)
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci/* FIU UMA Write Data Bytes 12-15 Register */
12662306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW3_WB15		GENMASK(31, 24)
12762306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW3_WB14		GENMASK(23, 16)
12862306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW3_WB13		GENMASK(15, 8)
12962306a36Sopenharmony_ci#define NPCM_FIU_UMA_DW3_WB12		GENMASK(7, 0)
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/* FIU UMA Read Data Bytes 0-3 Register */
13262306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR0_RB3		GENMASK(31, 24)
13362306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR0_RB2		GENMASK(23, 16)
13462306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR0_RB1		GENMASK(15, 8)
13562306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR0_RB0		GENMASK(7, 0)
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci/* FIU UMA Read Data Bytes 4-7 Register */
13862306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR1_RB15		GENMASK(31, 24)
13962306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR1_RB14		GENMASK(23, 16)
14062306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR1_RB13		GENMASK(15, 8)
14162306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR1_RB12		GENMASK(7, 0)
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci/* FIU UMA Read Data Bytes 8-11 Register */
14462306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR2_RB15		GENMASK(31, 24)
14562306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR2_RB14		GENMASK(23, 16)
14662306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR2_RB13		GENMASK(15, 8)
14762306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR2_RB12		GENMASK(7, 0)
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci/* FIU UMA Read Data Bytes 12-15 Register */
15062306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR3_RB15		GENMASK(31, 24)
15162306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR3_RB14		GENMASK(23, 16)
15262306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR3_RB13		GENMASK(15, 8)
15362306a36Sopenharmony_ci#define NPCM_FIU_UMA_DR3_RB12		GENMASK(7, 0)
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci/* FIU Configuration Register */
15662306a36Sopenharmony_ci#define NPCM_FIU_CFG_FIU_FIX		BIT(31)
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci/* FIU Read Mode */
15962306a36Sopenharmony_cienum {
16062306a36Sopenharmony_ci	DRD_SINGLE_WIRE_MODE	= 0,
16162306a36Sopenharmony_ci	DRD_DUAL_IO_MODE	= 1,
16262306a36Sopenharmony_ci	DRD_QUAD_IO_MODE	= 2,
16362306a36Sopenharmony_ci	DRD_SPI_X_MODE		= 3,
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cienum {
16762306a36Sopenharmony_ci	DWR_ABPCK_BIT_PER_CLK	= 0,
16862306a36Sopenharmony_ci	DWR_ABPCK_2_BIT_PER_CLK	= 1,
16962306a36Sopenharmony_ci	DWR_ABPCK_4_BIT_PER_CLK	= 2,
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cienum {
17362306a36Sopenharmony_ci	DWR_DBPCK_BIT_PER_CLK	= 0,
17462306a36Sopenharmony_ci	DWR_DBPCK_2_BIT_PER_CLK	= 1,
17562306a36Sopenharmony_ci	DWR_DBPCK_4_BIT_PER_CLK	= 2,
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci#define NPCM_FIU_DRD_16_BYTE_BURST	0x3000000
17962306a36Sopenharmony_ci#define NPCM_FIU_DWR_16_BYTE_BURST	0x3000000
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci#define MAP_SIZE_128MB			0x8000000
18262306a36Sopenharmony_ci#define MAP_SIZE_16MB			0x1000000
18362306a36Sopenharmony_ci#define MAP_SIZE_8MB			0x800000
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci#define FIU_DRD_MAX_DUMMY_NUMBER	3
18662306a36Sopenharmony_ci#define NPCM_MAX_CHIP_NUM		4
18762306a36Sopenharmony_ci#define CHUNK_SIZE			16
18862306a36Sopenharmony_ci#define UMA_MICRO_SEC_TIMEOUT		150
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cienum {
19162306a36Sopenharmony_ci	FIU0 = 0,
19262306a36Sopenharmony_ci	FIU3,
19362306a36Sopenharmony_ci	FIUX,
19462306a36Sopenharmony_ci	FIU1,
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistruct npcm_fiu_info {
19862306a36Sopenharmony_ci	char *name;
19962306a36Sopenharmony_ci	u32 fiu_id;
20062306a36Sopenharmony_ci	u32 max_map_size;
20162306a36Sopenharmony_ci	u32 max_cs;
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistruct fiu_data {
20562306a36Sopenharmony_ci	const struct npcm_fiu_info *npcm_fiu_data_info;
20662306a36Sopenharmony_ci	int fiu_max;
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic const struct npcm_fiu_info npcm7xx_fiu_info[] = {
21062306a36Sopenharmony_ci	{.name = "FIU0", .fiu_id = FIU0,
21162306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_128MB, .max_cs = 2},
21262306a36Sopenharmony_ci	{.name = "FIU3", .fiu_id = FIU3,
21362306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_128MB, .max_cs = 4},
21462306a36Sopenharmony_ci	{.name = "FIUX", .fiu_id = FIUX,
21562306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_16MB, .max_cs = 2} };
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic const struct fiu_data npcm7xx_fiu_data = {
21862306a36Sopenharmony_ci	.npcm_fiu_data_info = npcm7xx_fiu_info,
21962306a36Sopenharmony_ci	.fiu_max = 3,
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic const struct npcm_fiu_info npxm8xx_fiu_info[] = {
22362306a36Sopenharmony_ci	{.name = "FIU0", .fiu_id = FIU0,
22462306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_128MB, .max_cs = 2},
22562306a36Sopenharmony_ci	{.name = "FIU3", .fiu_id = FIU3,
22662306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_128MB, .max_cs = 4},
22762306a36Sopenharmony_ci	{.name = "FIUX", .fiu_id = FIUX,
22862306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_16MB, .max_cs = 2},
22962306a36Sopenharmony_ci	{.name = "FIU1", .fiu_id = FIU1,
23062306a36Sopenharmony_ci		.max_map_size = MAP_SIZE_16MB, .max_cs = 4} };
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct fiu_data npxm8xx_fiu_data = {
23362306a36Sopenharmony_ci	.npcm_fiu_data_info = npxm8xx_fiu_info,
23462306a36Sopenharmony_ci	.fiu_max = 4,
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistruct npcm_fiu_spi;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistruct npcm_fiu_chip {
24062306a36Sopenharmony_ci	void __iomem *flash_region_mapped_ptr;
24162306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu;
24262306a36Sopenharmony_ci	unsigned long clkrate;
24362306a36Sopenharmony_ci	u32 chipselect;
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistruct npcm_fiu_spi {
24762306a36Sopenharmony_ci	struct npcm_fiu_chip chip[NPCM_MAX_CHIP_NUM];
24862306a36Sopenharmony_ci	const struct npcm_fiu_info *info;
24962306a36Sopenharmony_ci	struct spi_mem_op drd_op;
25062306a36Sopenharmony_ci	struct resource *res_mem;
25162306a36Sopenharmony_ci	struct regmap *regmap;
25262306a36Sopenharmony_ci	unsigned long clkrate;
25362306a36Sopenharmony_ci	struct device *dev;
25462306a36Sopenharmony_ci	struct clk *clk;
25562306a36Sopenharmony_ci	bool spix_mode;
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic const struct regmap_config npcm_mtd_regmap_config = {
25962306a36Sopenharmony_ci	.reg_bits = 32,
26062306a36Sopenharmony_ci	.val_bits = 32,
26162306a36Sopenharmony_ci	.reg_stride = 4,
26262306a36Sopenharmony_ci	.max_register = NPCM_FIU_MAX_REG_LIMIT,
26362306a36Sopenharmony_ci};
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic void npcm_fiu_set_drd(struct npcm_fiu_spi *fiu,
26662306a36Sopenharmony_ci			     const struct spi_mem_op *op)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
26962306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_ACCTYPE,
27062306a36Sopenharmony_ci			   ilog2(op->addr.buswidth) <<
27162306a36Sopenharmony_ci			   NPCM_FIU_DRD_ACCTYPE_SHIFT);
27262306a36Sopenharmony_ci	fiu->drd_op.addr.buswidth = op->addr.buswidth;
27362306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
27462306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_DBW,
27562306a36Sopenharmony_ci			   op->dummy.nbytes << NPCM_FIU_DRD_DBW_SHIFT);
27662306a36Sopenharmony_ci	fiu->drd_op.dummy.nbytes = op->dummy.nbytes;
27762306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
27862306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_RDCMD, op->cmd.opcode);
27962306a36Sopenharmony_ci	fiu->drd_op.cmd.opcode = op->cmd.opcode;
28062306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
28162306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_ADDSIZ,
28262306a36Sopenharmony_ci			   (op->addr.nbytes - 3) << NPCM_FIU_DRD_ADDSIZ_SHIFT);
28362306a36Sopenharmony_ci	fiu->drd_op.addr.nbytes = op->addr.nbytes;
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic ssize_t npcm_fiu_direct_read(struct spi_mem_dirmap_desc *desc,
28762306a36Sopenharmony_ci				    u64 offs, size_t len, void *buf)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
29062306a36Sopenharmony_ci		spi_controller_get_devdata(desc->mem->spi->controller);
29162306a36Sopenharmony_ci	struct npcm_fiu_chip *chip = &fiu->chip[spi_get_chipselect(desc->mem->spi, 0)];
29262306a36Sopenharmony_ci	void __iomem *src = (void __iomem *)(chip->flash_region_mapped_ptr +
29362306a36Sopenharmony_ci					     offs);
29462306a36Sopenharmony_ci	u8 *buf_rx = buf;
29562306a36Sopenharmony_ci	u32 i;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	if (fiu->spix_mode) {
29862306a36Sopenharmony_ci		for (i = 0 ; i < len ; i++)
29962306a36Sopenharmony_ci			*(buf_rx + i) = ioread8(src + i);
30062306a36Sopenharmony_ci	} else {
30162306a36Sopenharmony_ci		if (desc->info.op_tmpl.addr.buswidth != fiu->drd_op.addr.buswidth ||
30262306a36Sopenharmony_ci		    desc->info.op_tmpl.dummy.nbytes != fiu->drd_op.dummy.nbytes ||
30362306a36Sopenharmony_ci		    desc->info.op_tmpl.cmd.opcode != fiu->drd_op.cmd.opcode ||
30462306a36Sopenharmony_ci		    desc->info.op_tmpl.addr.nbytes != fiu->drd_op.addr.nbytes)
30562306a36Sopenharmony_ci			npcm_fiu_set_drd(fiu, &desc->info.op_tmpl);
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci		memcpy_fromio(buf_rx, src, len);
30862306a36Sopenharmony_ci	}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	return len;
31162306a36Sopenharmony_ci}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic ssize_t npcm_fiu_direct_write(struct spi_mem_dirmap_desc *desc,
31462306a36Sopenharmony_ci				     u64 offs, size_t len, const void *buf)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
31762306a36Sopenharmony_ci		spi_controller_get_devdata(desc->mem->spi->controller);
31862306a36Sopenharmony_ci	struct npcm_fiu_chip *chip = &fiu->chip[spi_get_chipselect(desc->mem->spi, 0)];
31962306a36Sopenharmony_ci	void __iomem *dst = (void __iomem *)(chip->flash_region_mapped_ptr +
32062306a36Sopenharmony_ci					     offs);
32162306a36Sopenharmony_ci	const u8 *buf_tx = buf;
32262306a36Sopenharmony_ci	u32 i;
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	if (fiu->spix_mode)
32562306a36Sopenharmony_ci		for (i = 0 ; i < len ; i++)
32662306a36Sopenharmony_ci			iowrite8(*(buf_tx + i), dst + i);
32762306a36Sopenharmony_ci	else
32862306a36Sopenharmony_ci		memcpy_toio(dst, buf_tx, len);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	return len;
33162306a36Sopenharmony_ci}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic int npcm_fiu_uma_read(struct spi_mem *mem,
33462306a36Sopenharmony_ci			     const struct spi_mem_op *op, u32 addr,
33562306a36Sopenharmony_ci			      bool is_address_size, u8 *data, u32 data_size)
33662306a36Sopenharmony_ci{
33762306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
33862306a36Sopenharmony_ci		spi_controller_get_devdata(mem->spi->controller);
33962306a36Sopenharmony_ci	u32 uma_cfg = BIT(10);
34062306a36Sopenharmony_ci	u32 data_reg[4];
34162306a36Sopenharmony_ci	int ret;
34262306a36Sopenharmony_ci	u32 val;
34362306a36Sopenharmony_ci	u32 i;
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
34662306a36Sopenharmony_ci			   NPCM_FIU_UMA_CTS_DEV_NUM,
34762306a36Sopenharmony_ci			   (spi_get_chipselect(mem->spi, 0) <<
34862306a36Sopenharmony_ci			    NPCM_FIU_UMA_CTS_DEV_NUM_SHIFT));
34962306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CMD,
35062306a36Sopenharmony_ci			   NPCM_FIU_UMA_CMD_CMD, op->cmd.opcode);
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	if (is_address_size) {
35362306a36Sopenharmony_ci		uma_cfg |= ilog2(op->cmd.buswidth);
35462306a36Sopenharmony_ci		uma_cfg |= ilog2(op->addr.buswidth)
35562306a36Sopenharmony_ci			<< NPCM_FIU_UMA_CFG_ADBPCK_SHIFT;
35662306a36Sopenharmony_ci		if (op->dummy.nbytes)
35762306a36Sopenharmony_ci			uma_cfg |= ilog2(op->dummy.buswidth)
35862306a36Sopenharmony_ci				<< NPCM_FIU_UMA_CFG_DBPCK_SHIFT;
35962306a36Sopenharmony_ci		uma_cfg |= ilog2(op->data.buswidth)
36062306a36Sopenharmony_ci			<< NPCM_FIU_UMA_CFG_RDBPCK_SHIFT;
36162306a36Sopenharmony_ci		uma_cfg |= op->dummy.nbytes << NPCM_FIU_UMA_CFG_DBSIZ_SHIFT;
36262306a36Sopenharmony_ci		uma_cfg |= op->addr.nbytes << NPCM_FIU_UMA_CFG_ADDSIZ_SHIFT;
36362306a36Sopenharmony_ci		regmap_write(fiu->regmap, NPCM_FIU_UMA_ADDR, addr);
36462306a36Sopenharmony_ci	} else {
36562306a36Sopenharmony_ci		regmap_write(fiu->regmap, NPCM_FIU_UMA_ADDR, 0x0);
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	uma_cfg |= data_size << NPCM_FIU_UMA_CFG_RDATSIZ_SHIFT;
36962306a36Sopenharmony_ci	regmap_write(fiu->regmap, NPCM_FIU_UMA_CFG, uma_cfg);
37062306a36Sopenharmony_ci	regmap_write_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
37162306a36Sopenharmony_ci			  NPCM_FIU_UMA_CTS_EXEC_DONE,
37262306a36Sopenharmony_ci			  NPCM_FIU_UMA_CTS_EXEC_DONE);
37362306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(fiu->regmap, NPCM_FIU_UMA_CTS, val,
37462306a36Sopenharmony_ci				       (!(val & NPCM_FIU_UMA_CTS_EXEC_DONE)), 0,
37562306a36Sopenharmony_ci				       UMA_MICRO_SEC_TIMEOUT);
37662306a36Sopenharmony_ci	if (ret)
37762306a36Sopenharmony_ci		return ret;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	if (data_size) {
38062306a36Sopenharmony_ci		for (i = 0; i < DIV_ROUND_UP(data_size, 4); i++)
38162306a36Sopenharmony_ci			regmap_read(fiu->regmap, NPCM_FIU_UMA_DR0 + (i * 4),
38262306a36Sopenharmony_ci				    &data_reg[i]);
38362306a36Sopenharmony_ci		memcpy(data, data_reg, data_size);
38462306a36Sopenharmony_ci	}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return 0;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic int npcm_fiu_uma_write(struct spi_mem *mem,
39062306a36Sopenharmony_ci			      const struct spi_mem_op *op, u8 cmd,
39162306a36Sopenharmony_ci			      bool is_address_size, u8 *data, u32 data_size)
39262306a36Sopenharmony_ci{
39362306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
39462306a36Sopenharmony_ci		spi_controller_get_devdata(mem->spi->controller);
39562306a36Sopenharmony_ci	u32 uma_cfg = BIT(10);
39662306a36Sopenharmony_ci	u32 data_reg[4] = {0};
39762306a36Sopenharmony_ci	u32 val;
39862306a36Sopenharmony_ci	u32 i;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
40162306a36Sopenharmony_ci			   NPCM_FIU_UMA_CTS_DEV_NUM,
40262306a36Sopenharmony_ci			   (spi_get_chipselect(mem->spi, 0) <<
40362306a36Sopenharmony_ci			    NPCM_FIU_UMA_CTS_DEV_NUM_SHIFT));
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CMD,
40662306a36Sopenharmony_ci			   NPCM_FIU_UMA_CMD_CMD, cmd);
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	if (data_size) {
40962306a36Sopenharmony_ci		memcpy(data_reg, data, data_size);
41062306a36Sopenharmony_ci		for (i = 0; i < DIV_ROUND_UP(data_size, 4); i++)
41162306a36Sopenharmony_ci			regmap_write(fiu->regmap, NPCM_FIU_UMA_DW0 + (i * 4),
41262306a36Sopenharmony_ci				     data_reg[i]);
41362306a36Sopenharmony_ci	}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	if (is_address_size) {
41662306a36Sopenharmony_ci		uma_cfg |= ilog2(op->cmd.buswidth);
41762306a36Sopenharmony_ci		uma_cfg |= ilog2(op->addr.buswidth) <<
41862306a36Sopenharmony_ci			NPCM_FIU_UMA_CFG_ADBPCK_SHIFT;
41962306a36Sopenharmony_ci		uma_cfg |= ilog2(op->data.buswidth) <<
42062306a36Sopenharmony_ci			NPCM_FIU_UMA_CFG_WDBPCK_SHIFT;
42162306a36Sopenharmony_ci		uma_cfg |= op->addr.nbytes << NPCM_FIU_UMA_CFG_ADDSIZ_SHIFT;
42262306a36Sopenharmony_ci		regmap_write(fiu->regmap, NPCM_FIU_UMA_ADDR, op->addr.val);
42362306a36Sopenharmony_ci	} else {
42462306a36Sopenharmony_ci		regmap_write(fiu->regmap, NPCM_FIU_UMA_ADDR, 0x0);
42562306a36Sopenharmony_ci	}
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	uma_cfg |= (data_size << NPCM_FIU_UMA_CFG_WDATSIZ_SHIFT);
42862306a36Sopenharmony_ci	regmap_write(fiu->regmap, NPCM_FIU_UMA_CFG, uma_cfg);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	regmap_write_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
43162306a36Sopenharmony_ci			  NPCM_FIU_UMA_CTS_EXEC_DONE,
43262306a36Sopenharmony_ci			  NPCM_FIU_UMA_CTS_EXEC_DONE);
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	return regmap_read_poll_timeout(fiu->regmap, NPCM_FIU_UMA_CTS, val,
43562306a36Sopenharmony_ci				       (!(val & NPCM_FIU_UMA_CTS_EXEC_DONE)), 0,
43662306a36Sopenharmony_ci					UMA_MICRO_SEC_TIMEOUT);
43762306a36Sopenharmony_ci}
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic int npcm_fiu_manualwrite(struct spi_mem *mem,
44062306a36Sopenharmony_ci				const struct spi_mem_op *op)
44162306a36Sopenharmony_ci{
44262306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
44362306a36Sopenharmony_ci		spi_controller_get_devdata(mem->spi->controller);
44462306a36Sopenharmony_ci	u8 *data = (u8 *)op->data.buf.out;
44562306a36Sopenharmony_ci	u32 num_data_chunks;
44662306a36Sopenharmony_ci	u32 remain_data;
44762306a36Sopenharmony_ci	u32 idx = 0;
44862306a36Sopenharmony_ci	int ret;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	num_data_chunks  = op->data.nbytes / CHUNK_SIZE;
45162306a36Sopenharmony_ci	remain_data  = op->data.nbytes % CHUNK_SIZE;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
45462306a36Sopenharmony_ci			   NPCM_FIU_UMA_CTS_DEV_NUM,
45562306a36Sopenharmony_ci			   (spi_get_chipselect(mem->spi, 0) <<
45662306a36Sopenharmony_ci			    NPCM_FIU_UMA_CTS_DEV_NUM_SHIFT));
45762306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
45862306a36Sopenharmony_ci			   NPCM_FIU_UMA_CTS_SW_CS, 0);
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	ret = npcm_fiu_uma_write(mem, op, op->cmd.opcode, true, NULL, 0);
46162306a36Sopenharmony_ci	if (ret)
46262306a36Sopenharmony_ci		return ret;
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	/* Starting the data writing loop in multiples of 8 */
46562306a36Sopenharmony_ci	for (idx = 0; idx < num_data_chunks; ++idx) {
46662306a36Sopenharmony_ci		ret = npcm_fiu_uma_write(mem, op, data[0], false,
46762306a36Sopenharmony_ci					 &data[1], CHUNK_SIZE - 1);
46862306a36Sopenharmony_ci		if (ret)
46962306a36Sopenharmony_ci			return ret;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci		data += CHUNK_SIZE;
47262306a36Sopenharmony_ci	}
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	/* Handling chunk remains */
47562306a36Sopenharmony_ci	if (remain_data > 0) {
47662306a36Sopenharmony_ci		ret = npcm_fiu_uma_write(mem, op, data[0], false,
47762306a36Sopenharmony_ci					 &data[1], remain_data - 1);
47862306a36Sopenharmony_ci		if (ret)
47962306a36Sopenharmony_ci			return ret;
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_UMA_CTS,
48362306a36Sopenharmony_ci			   NPCM_FIU_UMA_CTS_SW_CS, NPCM_FIU_UMA_CTS_SW_CS);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	return 0;
48662306a36Sopenharmony_ci}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic int npcm_fiu_read(struct spi_mem *mem, const struct spi_mem_op *op)
48962306a36Sopenharmony_ci{
49062306a36Sopenharmony_ci	u8 *data = op->data.buf.in;
49162306a36Sopenharmony_ci	int i, readlen, currlen;
49262306a36Sopenharmony_ci	u8 *buf_ptr;
49362306a36Sopenharmony_ci	u32 addr;
49462306a36Sopenharmony_ci	int ret;
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	i = 0;
49762306a36Sopenharmony_ci	currlen = op->data.nbytes;
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	do {
50062306a36Sopenharmony_ci		addr = ((u32)op->addr.val + i);
50162306a36Sopenharmony_ci		if (currlen < 16)
50262306a36Sopenharmony_ci			readlen = currlen;
50362306a36Sopenharmony_ci		else
50462306a36Sopenharmony_ci			readlen = 16;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci		buf_ptr = data + i;
50762306a36Sopenharmony_ci		ret = npcm_fiu_uma_read(mem, op, addr, true, buf_ptr,
50862306a36Sopenharmony_ci					readlen);
50962306a36Sopenharmony_ci		if (ret)
51062306a36Sopenharmony_ci			return ret;
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci		i += readlen;
51362306a36Sopenharmony_ci		currlen -= 16;
51462306a36Sopenharmony_ci	} while (currlen > 0);
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	return 0;
51762306a36Sopenharmony_ci}
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic void npcm_fiux_set_direct_wr(struct npcm_fiu_spi *fiu)
52062306a36Sopenharmony_ci{
52162306a36Sopenharmony_ci	regmap_write(fiu->regmap, NPCM_FIU_DWR_CFG,
52262306a36Sopenharmony_ci		     NPCM_FIU_DWR_16_BYTE_BURST);
52362306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DWR_CFG,
52462306a36Sopenharmony_ci			   NPCM_FIU_DWR_CFG_ABPCK,
52562306a36Sopenharmony_ci			   DWR_ABPCK_4_BIT_PER_CLK << NPCM_FIU_DWR_ABPCK_SHIFT);
52662306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DWR_CFG,
52762306a36Sopenharmony_ci			   NPCM_FIU_DWR_CFG_DBPCK,
52862306a36Sopenharmony_ci			   DWR_DBPCK_4_BIT_PER_CLK << NPCM_FIU_DWR_DBPCK_SHIFT);
52962306a36Sopenharmony_ci}
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_cistatic void npcm_fiux_set_direct_rd(struct npcm_fiu_spi *fiu)
53262306a36Sopenharmony_ci{
53362306a36Sopenharmony_ci	u32 rx_dummy = 0;
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	regmap_write(fiu->regmap, NPCM_FIU_DRD_CFG,
53662306a36Sopenharmony_ci		     NPCM_FIU_DRD_16_BYTE_BURST);
53762306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
53862306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_ACCTYPE,
53962306a36Sopenharmony_ci			   DRD_SPI_X_MODE << NPCM_FIU_DRD_ACCTYPE_SHIFT);
54062306a36Sopenharmony_ci	regmap_update_bits(fiu->regmap, NPCM_FIU_DRD_CFG,
54162306a36Sopenharmony_ci			   NPCM_FIU_DRD_CFG_DBW,
54262306a36Sopenharmony_ci			   rx_dummy << NPCM_FIU_DRD_DBW_SHIFT);
54362306a36Sopenharmony_ci}
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_cistatic int npcm_fiu_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
54662306a36Sopenharmony_ci{
54762306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
54862306a36Sopenharmony_ci		spi_controller_get_devdata(mem->spi->controller);
54962306a36Sopenharmony_ci	struct npcm_fiu_chip *chip = &fiu->chip[spi_get_chipselect(mem->spi, 0)];
55062306a36Sopenharmony_ci	int ret = 0;
55162306a36Sopenharmony_ci	u8 *buf;
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	dev_dbg(fiu->dev, "cmd:%#x mode:%d.%d.%d.%d addr:%#llx len:%#x\n",
55462306a36Sopenharmony_ci		op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
55562306a36Sopenharmony_ci		op->dummy.buswidth, op->data.buswidth, op->addr.val,
55662306a36Sopenharmony_ci		op->data.nbytes);
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	if (fiu->spix_mode || op->addr.nbytes > 4)
55962306a36Sopenharmony_ci		return -ENOTSUPP;
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci	if (fiu->clkrate != chip->clkrate) {
56262306a36Sopenharmony_ci		ret = clk_set_rate(fiu->clk, chip->clkrate);
56362306a36Sopenharmony_ci		if (ret < 0)
56462306a36Sopenharmony_ci			dev_warn(fiu->dev, "Failed setting %lu frequency, stay at %lu frequency\n",
56562306a36Sopenharmony_ci				 chip->clkrate, fiu->clkrate);
56662306a36Sopenharmony_ci		else
56762306a36Sopenharmony_ci			fiu->clkrate = chip->clkrate;
56862306a36Sopenharmony_ci	}
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	if (op->data.dir == SPI_MEM_DATA_IN) {
57162306a36Sopenharmony_ci		if (!op->addr.nbytes) {
57262306a36Sopenharmony_ci			buf = op->data.buf.in;
57362306a36Sopenharmony_ci			ret = npcm_fiu_uma_read(mem, op, op->addr.val, false,
57462306a36Sopenharmony_ci						buf, op->data.nbytes);
57562306a36Sopenharmony_ci		} else {
57662306a36Sopenharmony_ci			ret = npcm_fiu_read(mem, op);
57762306a36Sopenharmony_ci		}
57862306a36Sopenharmony_ci	} else  {
57962306a36Sopenharmony_ci		if (!op->addr.nbytes && !op->data.nbytes)
58062306a36Sopenharmony_ci			ret = npcm_fiu_uma_write(mem, op, op->cmd.opcode, false,
58162306a36Sopenharmony_ci						 NULL, 0);
58262306a36Sopenharmony_ci		if (op->addr.nbytes && !op->data.nbytes) {
58362306a36Sopenharmony_ci			int i;
58462306a36Sopenharmony_ci			u8 buf_addr[4];
58562306a36Sopenharmony_ci			u32 addr = op->addr.val;
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci			for (i = op->addr.nbytes - 1; i >= 0; i--) {
58862306a36Sopenharmony_ci				buf_addr[i] = addr & 0xff;
58962306a36Sopenharmony_ci				addr >>= 8;
59062306a36Sopenharmony_ci			}
59162306a36Sopenharmony_ci			ret = npcm_fiu_uma_write(mem, op, op->cmd.opcode, false,
59262306a36Sopenharmony_ci						 buf_addr, op->addr.nbytes);
59362306a36Sopenharmony_ci		}
59462306a36Sopenharmony_ci		if (!op->addr.nbytes && op->data.nbytes)
59562306a36Sopenharmony_ci			ret = npcm_fiu_uma_write(mem, op, op->cmd.opcode, false,
59662306a36Sopenharmony_ci						 (u8 *)op->data.buf.out,
59762306a36Sopenharmony_ci						 op->data.nbytes);
59862306a36Sopenharmony_ci		if (op->addr.nbytes && op->data.nbytes)
59962306a36Sopenharmony_ci			ret = npcm_fiu_manualwrite(mem, op);
60062306a36Sopenharmony_ci	}
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci	return ret;
60362306a36Sopenharmony_ci}
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_cistatic int npcm_fiu_dirmap_create(struct spi_mem_dirmap_desc *desc)
60662306a36Sopenharmony_ci{
60762306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu =
60862306a36Sopenharmony_ci		spi_controller_get_devdata(desc->mem->spi->controller);
60962306a36Sopenharmony_ci	struct npcm_fiu_chip *chip = &fiu->chip[spi_get_chipselect(desc->mem->spi, 0)];
61062306a36Sopenharmony_ci	struct regmap *gcr_regmap;
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	if (!fiu->res_mem) {
61362306a36Sopenharmony_ci		dev_warn(fiu->dev, "Reserved memory not defined, direct read disabled\n");
61462306a36Sopenharmony_ci		desc->nodirmap = true;
61562306a36Sopenharmony_ci		return 0;
61662306a36Sopenharmony_ci	}
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	if (!fiu->spix_mode &&
61962306a36Sopenharmony_ci	    desc->info.op_tmpl.data.dir == SPI_MEM_DATA_OUT) {
62062306a36Sopenharmony_ci		desc->nodirmap = true;
62162306a36Sopenharmony_ci		return 0;
62262306a36Sopenharmony_ci	}
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci	if (!chip->flash_region_mapped_ptr) {
62562306a36Sopenharmony_ci		chip->flash_region_mapped_ptr =
62662306a36Sopenharmony_ci			devm_ioremap(fiu->dev, (fiu->res_mem->start +
62762306a36Sopenharmony_ci							(fiu->info->max_map_size *
62862306a36Sopenharmony_ci						    spi_get_chipselect(desc->mem->spi, 0))),
62962306a36Sopenharmony_ci					     (u32)desc->info.length);
63062306a36Sopenharmony_ci		if (!chip->flash_region_mapped_ptr) {
63162306a36Sopenharmony_ci			dev_warn(fiu->dev, "Error mapping memory region, direct read disabled\n");
63262306a36Sopenharmony_ci			desc->nodirmap = true;
63362306a36Sopenharmony_ci			return 0;
63462306a36Sopenharmony_ci		}
63562306a36Sopenharmony_ci	}
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	if (of_device_is_compatible(fiu->dev->of_node, "nuvoton,npcm750-fiu")) {
63862306a36Sopenharmony_ci		gcr_regmap =
63962306a36Sopenharmony_ci			syscon_regmap_lookup_by_compatible("nuvoton,npcm750-gcr");
64062306a36Sopenharmony_ci		if (IS_ERR(gcr_regmap)) {
64162306a36Sopenharmony_ci			dev_warn(fiu->dev, "Didn't find nuvoton,npcm750-gcr, direct read disabled\n");
64262306a36Sopenharmony_ci			desc->nodirmap = true;
64362306a36Sopenharmony_ci			return 0;
64462306a36Sopenharmony_ci		}
64562306a36Sopenharmony_ci		regmap_update_bits(gcr_regmap, NPCM7XX_INTCR3_OFFSET,
64662306a36Sopenharmony_ci				   NPCM7XX_INTCR3_FIU_FIX,
64762306a36Sopenharmony_ci				   NPCM7XX_INTCR3_FIU_FIX);
64862306a36Sopenharmony_ci	} else {
64962306a36Sopenharmony_ci		regmap_update_bits(fiu->regmap, NPCM_FIU_CFG,
65062306a36Sopenharmony_ci				   NPCM_FIU_CFG_FIU_FIX,
65162306a36Sopenharmony_ci				   NPCM_FIU_CFG_FIU_FIX);
65262306a36Sopenharmony_ci	}
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	if (desc->info.op_tmpl.data.dir == SPI_MEM_DATA_IN) {
65562306a36Sopenharmony_ci		if (!fiu->spix_mode)
65662306a36Sopenharmony_ci			npcm_fiu_set_drd(fiu, &desc->info.op_tmpl);
65762306a36Sopenharmony_ci		else
65862306a36Sopenharmony_ci			npcm_fiux_set_direct_rd(fiu);
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	} else {
66162306a36Sopenharmony_ci		npcm_fiux_set_direct_wr(fiu);
66262306a36Sopenharmony_ci	}
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	return 0;
66562306a36Sopenharmony_ci}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic int npcm_fiu_setup(struct spi_device *spi)
66862306a36Sopenharmony_ci{
66962306a36Sopenharmony_ci	struct spi_controller *ctrl = spi->controller;
67062306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu = spi_controller_get_devdata(ctrl);
67162306a36Sopenharmony_ci	struct npcm_fiu_chip *chip;
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	chip = &fiu->chip[spi_get_chipselect(spi, 0)];
67462306a36Sopenharmony_ci	chip->fiu = fiu;
67562306a36Sopenharmony_ci	chip->chipselect = spi_get_chipselect(spi, 0);
67662306a36Sopenharmony_ci	chip->clkrate = spi->max_speed_hz;
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_ci	fiu->clkrate = clk_get_rate(fiu->clk);
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	return 0;
68162306a36Sopenharmony_ci}
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_cistatic const struct spi_controller_mem_ops npcm_fiu_mem_ops = {
68462306a36Sopenharmony_ci	.exec_op = npcm_fiu_exec_op,
68562306a36Sopenharmony_ci	.dirmap_create = npcm_fiu_dirmap_create,
68662306a36Sopenharmony_ci	.dirmap_read = npcm_fiu_direct_read,
68762306a36Sopenharmony_ci	.dirmap_write = npcm_fiu_direct_write,
68862306a36Sopenharmony_ci};
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_cistatic const struct of_device_id npcm_fiu_dt_ids[] = {
69162306a36Sopenharmony_ci	{ .compatible = "nuvoton,npcm750-fiu", .data = &npcm7xx_fiu_data  },
69262306a36Sopenharmony_ci	{ .compatible = "nuvoton,npcm845-fiu", .data = &npxm8xx_fiu_data  },
69362306a36Sopenharmony_ci	{ /* sentinel */ }
69462306a36Sopenharmony_ci};
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic int npcm_fiu_probe(struct platform_device *pdev)
69762306a36Sopenharmony_ci{
69862306a36Sopenharmony_ci	const struct fiu_data *fiu_data_match;
69962306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
70062306a36Sopenharmony_ci	struct spi_controller *ctrl;
70162306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu;
70262306a36Sopenharmony_ci	void __iomem *regbase;
70362306a36Sopenharmony_ci	int id, ret;
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	ctrl = devm_spi_alloc_host(dev, sizeof(*fiu));
70662306a36Sopenharmony_ci	if (!ctrl)
70762306a36Sopenharmony_ci		return -ENOMEM;
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	fiu = spi_controller_get_devdata(ctrl);
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	fiu_data_match = of_device_get_match_data(dev);
71262306a36Sopenharmony_ci	if (!fiu_data_match) {
71362306a36Sopenharmony_ci		dev_err(dev, "No compatible OF match\n");
71462306a36Sopenharmony_ci		return -ENODEV;
71562306a36Sopenharmony_ci	}
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	id = of_alias_get_id(dev->of_node, "fiu");
71862306a36Sopenharmony_ci	if (id < 0 || id >= fiu_data_match->fiu_max) {
71962306a36Sopenharmony_ci		dev_err(dev, "Invalid platform device id: %d\n", id);
72062306a36Sopenharmony_ci		return -EINVAL;
72162306a36Sopenharmony_ci	}
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	fiu->info = &fiu_data_match->npcm_fiu_data_info[id];
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_ci	platform_set_drvdata(pdev, fiu);
72662306a36Sopenharmony_ci	fiu->dev = dev;
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci	regbase = devm_platform_ioremap_resource_byname(pdev, "control");
72962306a36Sopenharmony_ci	if (IS_ERR(regbase))
73062306a36Sopenharmony_ci		return PTR_ERR(regbase);
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	fiu->regmap = devm_regmap_init_mmio(dev, regbase,
73362306a36Sopenharmony_ci					    &npcm_mtd_regmap_config);
73462306a36Sopenharmony_ci	if (IS_ERR(fiu->regmap)) {
73562306a36Sopenharmony_ci		dev_err(dev, "Failed to create regmap\n");
73662306a36Sopenharmony_ci		return PTR_ERR(fiu->regmap);
73762306a36Sopenharmony_ci	}
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	fiu->res_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
74062306a36Sopenharmony_ci						    "memory");
74162306a36Sopenharmony_ci	fiu->clk = devm_clk_get(dev, NULL);
74262306a36Sopenharmony_ci	if (IS_ERR(fiu->clk))
74362306a36Sopenharmony_ci		return PTR_ERR(fiu->clk);
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_ci	fiu->spix_mode = of_property_read_bool(dev->of_node,
74662306a36Sopenharmony_ci					       "nuvoton,spix-mode");
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	platform_set_drvdata(pdev, fiu);
74962306a36Sopenharmony_ci	clk_prepare_enable(fiu->clk);
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	ctrl->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD
75262306a36Sopenharmony_ci		| SPI_TX_DUAL | SPI_TX_QUAD;
75362306a36Sopenharmony_ci	ctrl->setup = npcm_fiu_setup;
75462306a36Sopenharmony_ci	ctrl->bus_num = -1;
75562306a36Sopenharmony_ci	ctrl->mem_ops = &npcm_fiu_mem_ops;
75662306a36Sopenharmony_ci	ctrl->num_chipselect = fiu->info->max_cs;
75762306a36Sopenharmony_ci	ctrl->dev.of_node = dev->of_node;
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci	ret = devm_spi_register_controller(dev, ctrl);
76062306a36Sopenharmony_ci	if (ret)
76162306a36Sopenharmony_ci		clk_disable_unprepare(fiu->clk);
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci	return ret;
76462306a36Sopenharmony_ci}
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_cistatic void npcm_fiu_remove(struct platform_device *pdev)
76762306a36Sopenharmony_ci{
76862306a36Sopenharmony_ci	struct npcm_fiu_spi *fiu = platform_get_drvdata(pdev);
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ci	clk_disable_unprepare(fiu->clk);
77162306a36Sopenharmony_ci}
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, npcm_fiu_dt_ids);
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_cistatic struct platform_driver npcm_fiu_driver = {
77662306a36Sopenharmony_ci	.driver = {
77762306a36Sopenharmony_ci		.name	= "NPCM-FIU",
77862306a36Sopenharmony_ci		.bus	= &platform_bus_type,
77962306a36Sopenharmony_ci		.of_match_table = npcm_fiu_dt_ids,
78062306a36Sopenharmony_ci	},
78162306a36Sopenharmony_ci	.probe      = npcm_fiu_probe,
78262306a36Sopenharmony_ci	.remove_new	    = npcm_fiu_remove,
78362306a36Sopenharmony_ci};
78462306a36Sopenharmony_cimodule_platform_driver(npcm_fiu_driver);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ciMODULE_DESCRIPTION("Nuvoton FLASH Interface Unit SPI Controller Driver");
78762306a36Sopenharmony_ciMODULE_AUTHOR("Tomer Maimon <tomer.maimon@nuvoton.com>");
78862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
789