162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* Copyright (C) 2022 Hewlett-Packard Development Company, L.P. */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include <linux/iopoll.h> 562306a36Sopenharmony_ci#include <linux/of.h> 662306a36Sopenharmony_ci#include <linux/platform_device.h> 762306a36Sopenharmony_ci#include <linux/spi/spi.h> 862306a36Sopenharmony_ci#include <linux/spi/spi-mem.h> 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define GXP_SPI0_MAX_CHIPSELECT 2 1162306a36Sopenharmony_ci#define GXP_SPI_SLEEP_TIME 1 1262306a36Sopenharmony_ci#define GXP_SPI_TIMEOUT (130 * 1000000 / GXP_SPI_SLEEP_TIME) 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define MANUAL_MODE 0 1562306a36Sopenharmony_ci#define DIRECT_MODE 1 1662306a36Sopenharmony_ci#define SPILDAT_LEN 256 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define OFFSET_SPIMCFG 0x0 1962306a36Sopenharmony_ci#define OFFSET_SPIMCTRL 0x4 2062306a36Sopenharmony_ci#define OFFSET_SPICMD 0x5 2162306a36Sopenharmony_ci#define OFFSET_SPIDCNT 0x6 2262306a36Sopenharmony_ci#define OFFSET_SPIADDR 0x8 2362306a36Sopenharmony_ci#define OFFSET_SPIINTSTS 0xc 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define SPIMCTRL_START 0x01 2662306a36Sopenharmony_ci#define SPIMCTRL_BUSY 0x02 2762306a36Sopenharmony_ci#define SPIMCTRL_DIR 0x08 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistruct gxp_spi; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistruct gxp_spi_chip { 3262306a36Sopenharmony_ci struct gxp_spi *spifi; 3362306a36Sopenharmony_ci u32 cs; 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistruct gxp_spi_data { 3762306a36Sopenharmony_ci u32 max_cs; 3862306a36Sopenharmony_ci u32 mode_bits; 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistruct gxp_spi { 4262306a36Sopenharmony_ci const struct gxp_spi_data *data; 4362306a36Sopenharmony_ci void __iomem *reg_base; 4462306a36Sopenharmony_ci void __iomem *dat_base; 4562306a36Sopenharmony_ci void __iomem *dir_base; 4662306a36Sopenharmony_ci struct device *dev; 4762306a36Sopenharmony_ci struct gxp_spi_chip chips[GXP_SPI0_MAX_CHIPSELECT]; 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic void gxp_spi_set_mode(struct gxp_spi *spifi, int mode) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci u8 value; 5362306a36Sopenharmony_ci void __iomem *reg_base = spifi->reg_base; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci value = readb(reg_base + OFFSET_SPIMCTRL); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci if (mode == MANUAL_MODE) { 5862306a36Sopenharmony_ci writeb(0x55, reg_base + OFFSET_SPICMD); 5962306a36Sopenharmony_ci writeb(0xaa, reg_base + OFFSET_SPICMD); 6062306a36Sopenharmony_ci value &= ~0x30; 6162306a36Sopenharmony_ci } else { 6262306a36Sopenharmony_ci value |= 0x30; 6362306a36Sopenharmony_ci } 6462306a36Sopenharmony_ci writeb(value, reg_base + OFFSET_SPIMCTRL); 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic int gxp_spi_read_reg(struct gxp_spi_chip *chip, const struct spi_mem_op *op) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci int ret; 7062306a36Sopenharmony_ci struct gxp_spi *spifi = chip->spifi; 7162306a36Sopenharmony_ci void __iomem *reg_base = spifi->reg_base; 7262306a36Sopenharmony_ci u32 value; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci value = readl(reg_base + OFFSET_SPIMCFG); 7562306a36Sopenharmony_ci value &= ~(1 << 24); 7662306a36Sopenharmony_ci value |= (chip->cs << 24); 7762306a36Sopenharmony_ci value &= ~(0x07 << 16); 7862306a36Sopenharmony_ci value &= ~(0x1f << 19); 7962306a36Sopenharmony_ci writel(value, reg_base + OFFSET_SPIMCFG); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci writel(0, reg_base + OFFSET_SPIADDR); 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci writeb(op->cmd.opcode, reg_base + OFFSET_SPICMD); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci writew(op->data.nbytes, reg_base + OFFSET_SPIDCNT); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci value = readb(reg_base + OFFSET_SPIMCTRL); 8862306a36Sopenharmony_ci value &= ~SPIMCTRL_DIR; 8962306a36Sopenharmony_ci value |= SPIMCTRL_START; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci writeb(value, reg_base + OFFSET_SPIMCTRL); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci ret = readb_poll_timeout(reg_base + OFFSET_SPIMCTRL, value, 9462306a36Sopenharmony_ci !(value & SPIMCTRL_BUSY), 9562306a36Sopenharmony_ci GXP_SPI_SLEEP_TIME, GXP_SPI_TIMEOUT); 9662306a36Sopenharmony_ci if (ret) { 9762306a36Sopenharmony_ci dev_warn(spifi->dev, "read reg busy time out\n"); 9862306a36Sopenharmony_ci return ret; 9962306a36Sopenharmony_ci } 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci memcpy_fromio(op->data.buf.in, spifi->dat_base, op->data.nbytes); 10262306a36Sopenharmony_ci return ret; 10362306a36Sopenharmony_ci} 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic int gxp_spi_write_reg(struct gxp_spi_chip *chip, const struct spi_mem_op *op) 10662306a36Sopenharmony_ci{ 10762306a36Sopenharmony_ci int ret; 10862306a36Sopenharmony_ci struct gxp_spi *spifi = chip->spifi; 10962306a36Sopenharmony_ci void __iomem *reg_base = spifi->reg_base; 11062306a36Sopenharmony_ci u32 value; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci value = readl(reg_base + OFFSET_SPIMCFG); 11362306a36Sopenharmony_ci value &= ~(1 << 24); 11462306a36Sopenharmony_ci value |= (chip->cs << 24); 11562306a36Sopenharmony_ci value &= ~(0x07 << 16); 11662306a36Sopenharmony_ci value &= ~(0x1f << 19); 11762306a36Sopenharmony_ci writel(value, reg_base + OFFSET_SPIMCFG); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci writel(0, reg_base + OFFSET_SPIADDR); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci writeb(op->cmd.opcode, reg_base + OFFSET_SPICMD); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci memcpy_toio(spifi->dat_base, op->data.buf.in, op->data.nbytes); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci writew(op->data.nbytes, reg_base + OFFSET_SPIDCNT); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci value = readb(reg_base + OFFSET_SPIMCTRL); 12862306a36Sopenharmony_ci value |= SPIMCTRL_DIR; 12962306a36Sopenharmony_ci value |= SPIMCTRL_START; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci writeb(value, reg_base + OFFSET_SPIMCTRL); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci ret = readb_poll_timeout(reg_base + OFFSET_SPIMCTRL, value, 13462306a36Sopenharmony_ci !(value & SPIMCTRL_BUSY), 13562306a36Sopenharmony_ci GXP_SPI_SLEEP_TIME, GXP_SPI_TIMEOUT); 13662306a36Sopenharmony_ci if (ret) 13762306a36Sopenharmony_ci dev_warn(spifi->dev, "write reg busy time out\n"); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci return ret; 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic ssize_t gxp_spi_read(struct gxp_spi_chip *chip, const struct spi_mem_op *op) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci struct gxp_spi *spifi = chip->spifi; 14562306a36Sopenharmony_ci u32 offset = op->addr.val; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci if (chip->cs == 0) 14862306a36Sopenharmony_ci offset += 0x4000000; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci memcpy_fromio(op->data.buf.in, spifi->dir_base + offset, op->data.nbytes); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci return 0; 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic ssize_t gxp_spi_write(struct gxp_spi_chip *chip, const struct spi_mem_op *op) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci struct gxp_spi *spifi = chip->spifi; 15862306a36Sopenharmony_ci void __iomem *reg_base = spifi->reg_base; 15962306a36Sopenharmony_ci u32 write_len; 16062306a36Sopenharmony_ci u32 value; 16162306a36Sopenharmony_ci int ret; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci write_len = op->data.nbytes; 16462306a36Sopenharmony_ci if (write_len > SPILDAT_LEN) 16562306a36Sopenharmony_ci write_len = SPILDAT_LEN; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci value = readl(reg_base + OFFSET_SPIMCFG); 16862306a36Sopenharmony_ci value &= ~(1 << 24); 16962306a36Sopenharmony_ci value |= (chip->cs << 24); 17062306a36Sopenharmony_ci value &= ~(0x07 << 16); 17162306a36Sopenharmony_ci value |= (op->addr.nbytes << 16); 17262306a36Sopenharmony_ci value &= ~(0x1f << 19); 17362306a36Sopenharmony_ci writel(value, reg_base + OFFSET_SPIMCFG); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci writel(op->addr.val, reg_base + OFFSET_SPIADDR); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci writeb(op->cmd.opcode, reg_base + OFFSET_SPICMD); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci writew(write_len, reg_base + OFFSET_SPIDCNT); 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci memcpy_toio(spifi->dat_base, op->data.buf.in, write_len); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci value = readb(reg_base + OFFSET_SPIMCTRL); 18462306a36Sopenharmony_ci value |= SPIMCTRL_DIR; 18562306a36Sopenharmony_ci value |= SPIMCTRL_START; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci writeb(value, reg_base + OFFSET_SPIMCTRL); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci ret = readb_poll_timeout(reg_base + OFFSET_SPIMCTRL, value, 19062306a36Sopenharmony_ci !(value & SPIMCTRL_BUSY), 19162306a36Sopenharmony_ci GXP_SPI_SLEEP_TIME, GXP_SPI_TIMEOUT); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci dev_warn(spifi->dev, "write busy time out\n"); 19462306a36Sopenharmony_ci return ret; 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci return 0; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic int do_gxp_exec_mem_op(struct spi_mem *mem, const struct spi_mem_op *op) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci struct gxp_spi *spifi = spi_controller_get_devdata(mem->spi->controller); 20362306a36Sopenharmony_ci struct gxp_spi_chip *chip = &spifi->chips[spi_get_chipselect(mem->spi, 0)]; 20462306a36Sopenharmony_ci int ret; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci if (op->data.dir == SPI_MEM_DATA_IN) { 20762306a36Sopenharmony_ci if (!op->addr.nbytes) 20862306a36Sopenharmony_ci ret = gxp_spi_read_reg(chip, op); 20962306a36Sopenharmony_ci else 21062306a36Sopenharmony_ci ret = gxp_spi_read(chip, op); 21162306a36Sopenharmony_ci } else { 21262306a36Sopenharmony_ci if (!op->addr.nbytes) 21362306a36Sopenharmony_ci ret = gxp_spi_write_reg(chip, op); 21462306a36Sopenharmony_ci else 21562306a36Sopenharmony_ci ret = gxp_spi_write(chip, op); 21662306a36Sopenharmony_ci } 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci return ret; 21962306a36Sopenharmony_ci} 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic int gxp_exec_mem_op(struct spi_mem *mem, const struct spi_mem_op *op) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci int ret; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci ret = do_gxp_exec_mem_op(mem, op); 22662306a36Sopenharmony_ci if (ret) 22762306a36Sopenharmony_ci dev_err(&mem->spi->dev, "operation failed: %d", ret); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci return ret; 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const struct spi_controller_mem_ops gxp_spi_mem_ops = { 23362306a36Sopenharmony_ci .exec_op = gxp_exec_mem_op, 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic int gxp_spi_setup(struct spi_device *spi) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci struct gxp_spi *spifi = spi_controller_get_devdata(spi->controller); 23962306a36Sopenharmony_ci unsigned int cs = spi_get_chipselect(spi, 0); 24062306a36Sopenharmony_ci struct gxp_spi_chip *chip = &spifi->chips[cs]; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci chip->spifi = spifi; 24362306a36Sopenharmony_ci chip->cs = cs; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci gxp_spi_set_mode(spifi, MANUAL_MODE); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci return 0; 24862306a36Sopenharmony_ci} 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic int gxp_spifi_probe(struct platform_device *pdev) 25162306a36Sopenharmony_ci{ 25262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 25362306a36Sopenharmony_ci const struct gxp_spi_data *data; 25462306a36Sopenharmony_ci struct spi_controller *ctlr; 25562306a36Sopenharmony_ci struct gxp_spi *spifi; 25662306a36Sopenharmony_ci int ret; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci data = of_device_get_match_data(&pdev->dev); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci ctlr = devm_spi_alloc_host(dev, sizeof(*spifi)); 26162306a36Sopenharmony_ci if (!ctlr) 26262306a36Sopenharmony_ci return -ENOMEM; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci spifi = spi_controller_get_devdata(ctlr); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci platform_set_drvdata(pdev, spifi); 26762306a36Sopenharmony_ci spifi->data = data; 26862306a36Sopenharmony_ci spifi->dev = dev; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci spifi->reg_base = devm_platform_ioremap_resource(pdev, 0); 27162306a36Sopenharmony_ci if (IS_ERR(spifi->reg_base)) 27262306a36Sopenharmony_ci return PTR_ERR(spifi->reg_base); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci spifi->dat_base = devm_platform_ioremap_resource(pdev, 1); 27562306a36Sopenharmony_ci if (IS_ERR(spifi->dat_base)) 27662306a36Sopenharmony_ci return PTR_ERR(spifi->dat_base); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci spifi->dir_base = devm_platform_ioremap_resource(pdev, 2); 27962306a36Sopenharmony_ci if (IS_ERR(spifi->dir_base)) 28062306a36Sopenharmony_ci return PTR_ERR(spifi->dir_base); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci ctlr->mode_bits = data->mode_bits; 28362306a36Sopenharmony_ci ctlr->bus_num = pdev->id; 28462306a36Sopenharmony_ci ctlr->mem_ops = &gxp_spi_mem_ops; 28562306a36Sopenharmony_ci ctlr->setup = gxp_spi_setup; 28662306a36Sopenharmony_ci ctlr->num_chipselect = data->max_cs; 28762306a36Sopenharmony_ci ctlr->dev.of_node = dev->of_node; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci ret = devm_spi_register_controller(dev, ctlr); 29062306a36Sopenharmony_ci if (ret) { 29162306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, ret, 29262306a36Sopenharmony_ci "failed to register spi controller\n"); 29362306a36Sopenharmony_ci } 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci return 0; 29662306a36Sopenharmony_ci} 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic const struct gxp_spi_data gxp_spifi_data = { 29962306a36Sopenharmony_ci .max_cs = 2, 30062306a36Sopenharmony_ci .mode_bits = 0, 30162306a36Sopenharmony_ci}; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_cistatic const struct of_device_id gxp_spifi_match[] = { 30462306a36Sopenharmony_ci {.compatible = "hpe,gxp-spifi", .data = &gxp_spifi_data }, 30562306a36Sopenharmony_ci { /* null */ } 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gxp_spifi_match); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic struct platform_driver gxp_spifi_driver = { 31062306a36Sopenharmony_ci .probe = gxp_spifi_probe, 31162306a36Sopenharmony_ci .driver = { 31262306a36Sopenharmony_ci .name = "gxp-spifi", 31362306a36Sopenharmony_ci .of_match_table = gxp_spifi_match, 31462306a36Sopenharmony_ci }, 31562306a36Sopenharmony_ci}; 31662306a36Sopenharmony_cimodule_platform_driver(gxp_spifi_driver); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ciMODULE_DESCRIPTION("HPE GXP SPI Flash Interface driver"); 31962306a36Sopenharmony_ciMODULE_AUTHOR("Nick Hawkins <nick.hawkins@hpe.com>"); 32062306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 321