162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Freescale i.MX7ULP LPSPI driver 462306a36Sopenharmony_ci// 562306a36Sopenharmony_ci// Copyright 2016 Freescale Semiconductor, Inc. 662306a36Sopenharmony_ci// Copyright 2018 NXP Semiconductors 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/completion.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include <linux/dmaengine.h> 1262306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1362306a36Sopenharmony_ci#include <linux/err.h> 1462306a36Sopenharmony_ci#include <linux/interrupt.h> 1562306a36Sopenharmony_ci#include <linux/io.h> 1662306a36Sopenharmony_ci#include <linux/irq.h> 1762306a36Sopenharmony_ci#include <linux/kernel.h> 1862306a36Sopenharmony_ci#include <linux/module.h> 1962306a36Sopenharmony_ci#include <linux/of.h> 2062306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h> 2162306a36Sopenharmony_ci#include <linux/platform_device.h> 2262306a36Sopenharmony_ci#include <linux/dma/imx-dma.h> 2362306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2462306a36Sopenharmony_ci#include <linux/slab.h> 2562306a36Sopenharmony_ci#include <linux/spi/spi.h> 2662306a36Sopenharmony_ci#include <linux/spi/spi_bitbang.h> 2762306a36Sopenharmony_ci#include <linux/types.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define DRIVER_NAME "fsl_lpspi" 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define FSL_LPSPI_RPM_TIMEOUT 50 /* 50ms */ 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* The maximum bytes that edma can transfer once.*/ 3462306a36Sopenharmony_ci#define FSL_LPSPI_MAX_EDMA_BYTES ((1 << 15) - 1) 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* i.MX7ULP LPSPI registers */ 3762306a36Sopenharmony_ci#define IMX7ULP_VERID 0x0 3862306a36Sopenharmony_ci#define IMX7ULP_PARAM 0x4 3962306a36Sopenharmony_ci#define IMX7ULP_CR 0x10 4062306a36Sopenharmony_ci#define IMX7ULP_SR 0x14 4162306a36Sopenharmony_ci#define IMX7ULP_IER 0x18 4262306a36Sopenharmony_ci#define IMX7ULP_DER 0x1c 4362306a36Sopenharmony_ci#define IMX7ULP_CFGR0 0x20 4462306a36Sopenharmony_ci#define IMX7ULP_CFGR1 0x24 4562306a36Sopenharmony_ci#define IMX7ULP_DMR0 0x30 4662306a36Sopenharmony_ci#define IMX7ULP_DMR1 0x34 4762306a36Sopenharmony_ci#define IMX7ULP_CCR 0x40 4862306a36Sopenharmony_ci#define IMX7ULP_FCR 0x58 4962306a36Sopenharmony_ci#define IMX7ULP_FSR 0x5c 5062306a36Sopenharmony_ci#define IMX7ULP_TCR 0x60 5162306a36Sopenharmony_ci#define IMX7ULP_TDR 0x64 5262306a36Sopenharmony_ci#define IMX7ULP_RSR 0x70 5362306a36Sopenharmony_ci#define IMX7ULP_RDR 0x74 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* General control register field define */ 5662306a36Sopenharmony_ci#define CR_RRF BIT(9) 5762306a36Sopenharmony_ci#define CR_RTF BIT(8) 5862306a36Sopenharmony_ci#define CR_RST BIT(1) 5962306a36Sopenharmony_ci#define CR_MEN BIT(0) 6062306a36Sopenharmony_ci#define SR_MBF BIT(24) 6162306a36Sopenharmony_ci#define SR_TCF BIT(10) 6262306a36Sopenharmony_ci#define SR_FCF BIT(9) 6362306a36Sopenharmony_ci#define SR_RDF BIT(1) 6462306a36Sopenharmony_ci#define SR_TDF BIT(0) 6562306a36Sopenharmony_ci#define IER_TCIE BIT(10) 6662306a36Sopenharmony_ci#define IER_FCIE BIT(9) 6762306a36Sopenharmony_ci#define IER_RDIE BIT(1) 6862306a36Sopenharmony_ci#define IER_TDIE BIT(0) 6962306a36Sopenharmony_ci#define DER_RDDE BIT(1) 7062306a36Sopenharmony_ci#define DER_TDDE BIT(0) 7162306a36Sopenharmony_ci#define CFGR1_PCSCFG BIT(27) 7262306a36Sopenharmony_ci#define CFGR1_PINCFG (BIT(24)|BIT(25)) 7362306a36Sopenharmony_ci#define CFGR1_PCSPOL BIT(8) 7462306a36Sopenharmony_ci#define CFGR1_NOSTALL BIT(3) 7562306a36Sopenharmony_ci#define CFGR1_HOST BIT(0) 7662306a36Sopenharmony_ci#define FSR_TXCOUNT (0xFF) 7762306a36Sopenharmony_ci#define RSR_RXEMPTY BIT(1) 7862306a36Sopenharmony_ci#define TCR_CPOL BIT(31) 7962306a36Sopenharmony_ci#define TCR_CPHA BIT(30) 8062306a36Sopenharmony_ci#define TCR_CONT BIT(21) 8162306a36Sopenharmony_ci#define TCR_CONTC BIT(20) 8262306a36Sopenharmony_ci#define TCR_RXMSK BIT(19) 8362306a36Sopenharmony_ci#define TCR_TXMSK BIT(18) 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistruct lpspi_config { 8662306a36Sopenharmony_ci u8 bpw; 8762306a36Sopenharmony_ci u8 chip_select; 8862306a36Sopenharmony_ci u8 prescale; 8962306a36Sopenharmony_ci u16 mode; 9062306a36Sopenharmony_ci u32 speed_hz; 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistruct fsl_lpspi_data { 9462306a36Sopenharmony_ci struct device *dev; 9562306a36Sopenharmony_ci void __iomem *base; 9662306a36Sopenharmony_ci unsigned long base_phys; 9762306a36Sopenharmony_ci struct clk *clk_ipg; 9862306a36Sopenharmony_ci struct clk *clk_per; 9962306a36Sopenharmony_ci bool is_target; 10062306a36Sopenharmony_ci bool is_only_cs1; 10162306a36Sopenharmony_ci bool is_first_byte; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci void *rx_buf; 10462306a36Sopenharmony_ci const void *tx_buf; 10562306a36Sopenharmony_ci void (*tx)(struct fsl_lpspi_data *); 10662306a36Sopenharmony_ci void (*rx)(struct fsl_lpspi_data *); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci u32 remain; 10962306a36Sopenharmony_ci u8 watermark; 11062306a36Sopenharmony_ci u8 txfifosize; 11162306a36Sopenharmony_ci u8 rxfifosize; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci struct lpspi_config config; 11462306a36Sopenharmony_ci struct completion xfer_done; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci bool target_aborted; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci /* DMA */ 11962306a36Sopenharmony_ci bool usedma; 12062306a36Sopenharmony_ci struct completion dma_rx_completion; 12162306a36Sopenharmony_ci struct completion dma_tx_completion; 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct of_device_id fsl_lpspi_dt_ids[] = { 12562306a36Sopenharmony_ci { .compatible = "fsl,imx7ulp-spi", }, 12662306a36Sopenharmony_ci { /* sentinel */ } 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_lpspi_dt_ids); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci#define LPSPI_BUF_RX(type) \ 13162306a36Sopenharmony_cistatic void fsl_lpspi_buf_rx_##type(struct fsl_lpspi_data *fsl_lpspi) \ 13262306a36Sopenharmony_ci{ \ 13362306a36Sopenharmony_ci unsigned int val = readl(fsl_lpspi->base + IMX7ULP_RDR); \ 13462306a36Sopenharmony_ci \ 13562306a36Sopenharmony_ci if (fsl_lpspi->rx_buf) { \ 13662306a36Sopenharmony_ci *(type *)fsl_lpspi->rx_buf = val; \ 13762306a36Sopenharmony_ci fsl_lpspi->rx_buf += sizeof(type); \ 13862306a36Sopenharmony_ci } \ 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci#define LPSPI_BUF_TX(type) \ 14262306a36Sopenharmony_cistatic void fsl_lpspi_buf_tx_##type(struct fsl_lpspi_data *fsl_lpspi) \ 14362306a36Sopenharmony_ci{ \ 14462306a36Sopenharmony_ci type val = 0; \ 14562306a36Sopenharmony_ci \ 14662306a36Sopenharmony_ci if (fsl_lpspi->tx_buf) { \ 14762306a36Sopenharmony_ci val = *(type *)fsl_lpspi->tx_buf; \ 14862306a36Sopenharmony_ci fsl_lpspi->tx_buf += sizeof(type); \ 14962306a36Sopenharmony_ci } \ 15062306a36Sopenharmony_ci \ 15162306a36Sopenharmony_ci fsl_lpspi->remain -= sizeof(type); \ 15262306a36Sopenharmony_ci writel(val, fsl_lpspi->base + IMX7ULP_TDR); \ 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ciLPSPI_BUF_RX(u8) 15662306a36Sopenharmony_ciLPSPI_BUF_TX(u8) 15762306a36Sopenharmony_ciLPSPI_BUF_RX(u16) 15862306a36Sopenharmony_ciLPSPI_BUF_TX(u16) 15962306a36Sopenharmony_ciLPSPI_BUF_RX(u32) 16062306a36Sopenharmony_ciLPSPI_BUF_TX(u32) 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic void fsl_lpspi_intctrl(struct fsl_lpspi_data *fsl_lpspi, 16362306a36Sopenharmony_ci unsigned int enable) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci writel(enable, fsl_lpspi->base + IMX7ULP_IER); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic int fsl_lpspi_bytes_per_word(const int bpw) 16962306a36Sopenharmony_ci{ 17062306a36Sopenharmony_ci return DIV_ROUND_UP(bpw, BITS_PER_BYTE); 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic bool fsl_lpspi_can_dma(struct spi_controller *controller, 17462306a36Sopenharmony_ci struct spi_device *spi, 17562306a36Sopenharmony_ci struct spi_transfer *transfer) 17662306a36Sopenharmony_ci{ 17762306a36Sopenharmony_ci unsigned int bytes_per_word; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci if (!controller->dma_rx) 18062306a36Sopenharmony_ci return false; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci bytes_per_word = fsl_lpspi_bytes_per_word(transfer->bits_per_word); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci switch (bytes_per_word) { 18562306a36Sopenharmony_ci case 1: 18662306a36Sopenharmony_ci case 2: 18762306a36Sopenharmony_ci case 4: 18862306a36Sopenharmony_ci break; 18962306a36Sopenharmony_ci default: 19062306a36Sopenharmony_ci return false; 19162306a36Sopenharmony_ci } 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci return true; 19462306a36Sopenharmony_ci} 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic int lpspi_prepare_xfer_hardware(struct spi_controller *controller) 19762306a36Sopenharmony_ci{ 19862306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 19962306a36Sopenharmony_ci spi_controller_get_devdata(controller); 20062306a36Sopenharmony_ci int ret; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(fsl_lpspi->dev); 20362306a36Sopenharmony_ci if (ret < 0) { 20462306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "failed to enable clock\n"); 20562306a36Sopenharmony_ci return ret; 20662306a36Sopenharmony_ci } 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return 0; 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic int lpspi_unprepare_xfer_hardware(struct spi_controller *controller) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 21462306a36Sopenharmony_ci spi_controller_get_devdata(controller); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci pm_runtime_mark_last_busy(fsl_lpspi->dev); 21762306a36Sopenharmony_ci pm_runtime_put_autosuspend(fsl_lpspi->dev); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci return 0; 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic void fsl_lpspi_write_tx_fifo(struct fsl_lpspi_data *fsl_lpspi) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci u8 txfifo_cnt; 22562306a36Sopenharmony_ci u32 temp; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci txfifo_cnt = readl(fsl_lpspi->base + IMX7ULP_FSR) & 0xff; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci while (txfifo_cnt < fsl_lpspi->txfifosize) { 23062306a36Sopenharmony_ci if (!fsl_lpspi->remain) 23162306a36Sopenharmony_ci break; 23262306a36Sopenharmony_ci fsl_lpspi->tx(fsl_lpspi); 23362306a36Sopenharmony_ci txfifo_cnt++; 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci if (txfifo_cnt < fsl_lpspi->txfifosize) { 23762306a36Sopenharmony_ci if (!fsl_lpspi->is_target) { 23862306a36Sopenharmony_ci temp = readl(fsl_lpspi->base + IMX7ULP_TCR); 23962306a36Sopenharmony_ci temp &= ~TCR_CONTC; 24062306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_TCR); 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci fsl_lpspi_intctrl(fsl_lpspi, IER_FCIE); 24462306a36Sopenharmony_ci } else 24562306a36Sopenharmony_ci fsl_lpspi_intctrl(fsl_lpspi, IER_TDIE); 24662306a36Sopenharmony_ci} 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic void fsl_lpspi_read_rx_fifo(struct fsl_lpspi_data *fsl_lpspi) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci while (!(readl(fsl_lpspi->base + IMX7ULP_RSR) & RSR_RXEMPTY)) 25162306a36Sopenharmony_ci fsl_lpspi->rx(fsl_lpspi); 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic void fsl_lpspi_set_cmd(struct fsl_lpspi_data *fsl_lpspi) 25562306a36Sopenharmony_ci{ 25662306a36Sopenharmony_ci u32 temp = 0; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci temp |= fsl_lpspi->config.bpw - 1; 25962306a36Sopenharmony_ci temp |= (fsl_lpspi->config.mode & 0x3) << 30; 26062306a36Sopenharmony_ci temp |= (fsl_lpspi->config.chip_select & 0x3) << 24; 26162306a36Sopenharmony_ci if (!fsl_lpspi->is_target) { 26262306a36Sopenharmony_ci temp |= fsl_lpspi->config.prescale << 27; 26362306a36Sopenharmony_ci /* 26462306a36Sopenharmony_ci * Set TCR_CONT will keep SS asserted after current transfer. 26562306a36Sopenharmony_ci * For the first transfer, clear TCR_CONTC to assert SS. 26662306a36Sopenharmony_ci * For subsequent transfer, set TCR_CONTC to keep SS asserted. 26762306a36Sopenharmony_ci */ 26862306a36Sopenharmony_ci if (!fsl_lpspi->usedma) { 26962306a36Sopenharmony_ci temp |= TCR_CONT; 27062306a36Sopenharmony_ci if (fsl_lpspi->is_first_byte) 27162306a36Sopenharmony_ci temp &= ~TCR_CONTC; 27262306a36Sopenharmony_ci else 27362306a36Sopenharmony_ci temp |= TCR_CONTC; 27462306a36Sopenharmony_ci } 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_TCR); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, "TCR=0x%x\n", temp); 27962306a36Sopenharmony_ci} 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic void fsl_lpspi_set_watermark(struct fsl_lpspi_data *fsl_lpspi) 28262306a36Sopenharmony_ci{ 28362306a36Sopenharmony_ci u32 temp; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci if (!fsl_lpspi->usedma) 28662306a36Sopenharmony_ci temp = fsl_lpspi->watermark >> 1 | 28762306a36Sopenharmony_ci (fsl_lpspi->watermark >> 1) << 16; 28862306a36Sopenharmony_ci else 28962306a36Sopenharmony_ci temp = fsl_lpspi->watermark >> 1; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_FCR); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, "FCR=0x%x\n", temp); 29462306a36Sopenharmony_ci} 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic int fsl_lpspi_set_bitrate(struct fsl_lpspi_data *fsl_lpspi) 29762306a36Sopenharmony_ci{ 29862306a36Sopenharmony_ci struct lpspi_config config = fsl_lpspi->config; 29962306a36Sopenharmony_ci unsigned int perclk_rate, scldiv; 30062306a36Sopenharmony_ci u8 prescale; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci perclk_rate = clk_get_rate(fsl_lpspi->clk_per); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci if (!config.speed_hz) { 30562306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, 30662306a36Sopenharmony_ci "error: the transmission speed provided is 0!\n"); 30762306a36Sopenharmony_ci return -EINVAL; 30862306a36Sopenharmony_ci } 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci if (config.speed_hz > perclk_rate / 2) { 31162306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, 31262306a36Sopenharmony_ci "per-clk should be at least two times of transfer speed"); 31362306a36Sopenharmony_ci return -EINVAL; 31462306a36Sopenharmony_ci } 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci for (prescale = 0; prescale < 8; prescale++) { 31762306a36Sopenharmony_ci scldiv = perclk_rate / config.speed_hz / (1 << prescale) - 2; 31862306a36Sopenharmony_ci if (scldiv < 256) { 31962306a36Sopenharmony_ci fsl_lpspi->config.prescale = prescale; 32062306a36Sopenharmony_ci break; 32162306a36Sopenharmony_ci } 32262306a36Sopenharmony_ci } 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci if (scldiv >= 256) 32562306a36Sopenharmony_ci return -EINVAL; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci writel(scldiv | (scldiv << 8) | ((scldiv >> 1) << 16), 32862306a36Sopenharmony_ci fsl_lpspi->base + IMX7ULP_CCR); 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, "perclk=%d, speed=%d, prescale=%d, scldiv=%d\n", 33162306a36Sopenharmony_ci perclk_rate, config.speed_hz, prescale, scldiv); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci return 0; 33462306a36Sopenharmony_ci} 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_cistatic int fsl_lpspi_dma_configure(struct spi_controller *controller) 33762306a36Sopenharmony_ci{ 33862306a36Sopenharmony_ci int ret; 33962306a36Sopenharmony_ci enum dma_slave_buswidth buswidth; 34062306a36Sopenharmony_ci struct dma_slave_config rx = {}, tx = {}; 34162306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 34262306a36Sopenharmony_ci spi_controller_get_devdata(controller); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci switch (fsl_lpspi_bytes_per_word(fsl_lpspi->config.bpw)) { 34562306a36Sopenharmony_ci case 4: 34662306a36Sopenharmony_ci buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES; 34762306a36Sopenharmony_ci break; 34862306a36Sopenharmony_ci case 2: 34962306a36Sopenharmony_ci buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES; 35062306a36Sopenharmony_ci break; 35162306a36Sopenharmony_ci case 1: 35262306a36Sopenharmony_ci buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE; 35362306a36Sopenharmony_ci break; 35462306a36Sopenharmony_ci default: 35562306a36Sopenharmony_ci return -EINVAL; 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci tx.direction = DMA_MEM_TO_DEV; 35962306a36Sopenharmony_ci tx.dst_addr = fsl_lpspi->base_phys + IMX7ULP_TDR; 36062306a36Sopenharmony_ci tx.dst_addr_width = buswidth; 36162306a36Sopenharmony_ci tx.dst_maxburst = 1; 36262306a36Sopenharmony_ci ret = dmaengine_slave_config(controller->dma_tx, &tx); 36362306a36Sopenharmony_ci if (ret) { 36462306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "TX dma configuration failed with %d\n", 36562306a36Sopenharmony_ci ret); 36662306a36Sopenharmony_ci return ret; 36762306a36Sopenharmony_ci } 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci rx.direction = DMA_DEV_TO_MEM; 37062306a36Sopenharmony_ci rx.src_addr = fsl_lpspi->base_phys + IMX7ULP_RDR; 37162306a36Sopenharmony_ci rx.src_addr_width = buswidth; 37262306a36Sopenharmony_ci rx.src_maxburst = 1; 37362306a36Sopenharmony_ci ret = dmaengine_slave_config(controller->dma_rx, &rx); 37462306a36Sopenharmony_ci if (ret) { 37562306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "RX dma configuration failed with %d\n", 37662306a36Sopenharmony_ci ret); 37762306a36Sopenharmony_ci return ret; 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci return 0; 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic int fsl_lpspi_config(struct fsl_lpspi_data *fsl_lpspi) 38462306a36Sopenharmony_ci{ 38562306a36Sopenharmony_ci u32 temp; 38662306a36Sopenharmony_ci int ret; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci if (!fsl_lpspi->is_target) { 38962306a36Sopenharmony_ci ret = fsl_lpspi_set_bitrate(fsl_lpspi); 39062306a36Sopenharmony_ci if (ret) 39162306a36Sopenharmony_ci return ret; 39262306a36Sopenharmony_ci } 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci fsl_lpspi_set_watermark(fsl_lpspi); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci if (!fsl_lpspi->is_target) 39762306a36Sopenharmony_ci temp = CFGR1_HOST; 39862306a36Sopenharmony_ci else 39962306a36Sopenharmony_ci temp = CFGR1_PINCFG; 40062306a36Sopenharmony_ci if (fsl_lpspi->config.mode & SPI_CS_HIGH) 40162306a36Sopenharmony_ci temp |= CFGR1_PCSPOL; 40262306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_CFGR1); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci temp = readl(fsl_lpspi->base + IMX7ULP_CR); 40562306a36Sopenharmony_ci temp |= CR_RRF | CR_RTF | CR_MEN; 40662306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_CR); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci temp = 0; 40962306a36Sopenharmony_ci if (fsl_lpspi->usedma) 41062306a36Sopenharmony_ci temp = DER_TDDE | DER_RDDE; 41162306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_DER); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci return 0; 41462306a36Sopenharmony_ci} 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_cistatic int fsl_lpspi_setup_transfer(struct spi_controller *controller, 41762306a36Sopenharmony_ci struct spi_device *spi, 41862306a36Sopenharmony_ci struct spi_transfer *t) 41962306a36Sopenharmony_ci{ 42062306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 42162306a36Sopenharmony_ci spi_controller_get_devdata(spi->controller); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (t == NULL) 42462306a36Sopenharmony_ci return -EINVAL; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci fsl_lpspi->config.mode = spi->mode; 42762306a36Sopenharmony_ci fsl_lpspi->config.bpw = t->bits_per_word; 42862306a36Sopenharmony_ci fsl_lpspi->config.speed_hz = t->speed_hz; 42962306a36Sopenharmony_ci if (fsl_lpspi->is_only_cs1) 43062306a36Sopenharmony_ci fsl_lpspi->config.chip_select = 1; 43162306a36Sopenharmony_ci else 43262306a36Sopenharmony_ci fsl_lpspi->config.chip_select = spi_get_chipselect(spi, 0); 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci if (!fsl_lpspi->config.speed_hz) 43562306a36Sopenharmony_ci fsl_lpspi->config.speed_hz = spi->max_speed_hz; 43662306a36Sopenharmony_ci if (!fsl_lpspi->config.bpw) 43762306a36Sopenharmony_ci fsl_lpspi->config.bpw = spi->bits_per_word; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci /* Initialize the functions for transfer */ 44062306a36Sopenharmony_ci if (fsl_lpspi->config.bpw <= 8) { 44162306a36Sopenharmony_ci fsl_lpspi->rx = fsl_lpspi_buf_rx_u8; 44262306a36Sopenharmony_ci fsl_lpspi->tx = fsl_lpspi_buf_tx_u8; 44362306a36Sopenharmony_ci } else if (fsl_lpspi->config.bpw <= 16) { 44462306a36Sopenharmony_ci fsl_lpspi->rx = fsl_lpspi_buf_rx_u16; 44562306a36Sopenharmony_ci fsl_lpspi->tx = fsl_lpspi_buf_tx_u16; 44662306a36Sopenharmony_ci } else { 44762306a36Sopenharmony_ci fsl_lpspi->rx = fsl_lpspi_buf_rx_u32; 44862306a36Sopenharmony_ci fsl_lpspi->tx = fsl_lpspi_buf_tx_u32; 44962306a36Sopenharmony_ci } 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci if (t->len <= fsl_lpspi->txfifosize) 45262306a36Sopenharmony_ci fsl_lpspi->watermark = t->len; 45362306a36Sopenharmony_ci else 45462306a36Sopenharmony_ci fsl_lpspi->watermark = fsl_lpspi->txfifosize; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci if (fsl_lpspi_can_dma(controller, spi, t)) 45762306a36Sopenharmony_ci fsl_lpspi->usedma = true; 45862306a36Sopenharmony_ci else 45962306a36Sopenharmony_ci fsl_lpspi->usedma = false; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci return fsl_lpspi_config(fsl_lpspi); 46262306a36Sopenharmony_ci} 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cistatic int fsl_lpspi_target_abort(struct spi_controller *controller) 46562306a36Sopenharmony_ci{ 46662306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 46762306a36Sopenharmony_ci spi_controller_get_devdata(controller); 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci fsl_lpspi->target_aborted = true; 47062306a36Sopenharmony_ci if (!fsl_lpspi->usedma) 47162306a36Sopenharmony_ci complete(&fsl_lpspi->xfer_done); 47262306a36Sopenharmony_ci else { 47362306a36Sopenharmony_ci complete(&fsl_lpspi->dma_tx_completion); 47462306a36Sopenharmony_ci complete(&fsl_lpspi->dma_rx_completion); 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci return 0; 47862306a36Sopenharmony_ci} 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic int fsl_lpspi_wait_for_completion(struct spi_controller *controller) 48162306a36Sopenharmony_ci{ 48262306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 48362306a36Sopenharmony_ci spi_controller_get_devdata(controller); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci if (fsl_lpspi->is_target) { 48662306a36Sopenharmony_ci if (wait_for_completion_interruptible(&fsl_lpspi->xfer_done) || 48762306a36Sopenharmony_ci fsl_lpspi->target_aborted) { 48862306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, "interrupted\n"); 48962306a36Sopenharmony_ci return -EINTR; 49062306a36Sopenharmony_ci } 49162306a36Sopenharmony_ci } else { 49262306a36Sopenharmony_ci if (!wait_for_completion_timeout(&fsl_lpspi->xfer_done, HZ)) { 49362306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, "wait for completion timeout\n"); 49462306a36Sopenharmony_ci return -ETIMEDOUT; 49562306a36Sopenharmony_ci } 49662306a36Sopenharmony_ci } 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci return 0; 49962306a36Sopenharmony_ci} 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic int fsl_lpspi_reset(struct fsl_lpspi_data *fsl_lpspi) 50262306a36Sopenharmony_ci{ 50362306a36Sopenharmony_ci u32 temp; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci if (!fsl_lpspi->usedma) { 50662306a36Sopenharmony_ci /* Disable all interrupt */ 50762306a36Sopenharmony_ci fsl_lpspi_intctrl(fsl_lpspi, 0); 50862306a36Sopenharmony_ci } 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* W1C for all flags in SR */ 51162306a36Sopenharmony_ci temp = 0x3F << 8; 51262306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_SR); 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci /* Clear FIFO and disable module */ 51562306a36Sopenharmony_ci temp = CR_RRF | CR_RTF; 51662306a36Sopenharmony_ci writel(temp, fsl_lpspi->base + IMX7ULP_CR); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci return 0; 51962306a36Sopenharmony_ci} 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_cistatic void fsl_lpspi_dma_rx_callback(void *cookie) 52262306a36Sopenharmony_ci{ 52362306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = (struct fsl_lpspi_data *)cookie; 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci complete(&fsl_lpspi->dma_rx_completion); 52662306a36Sopenharmony_ci} 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_cistatic void fsl_lpspi_dma_tx_callback(void *cookie) 52962306a36Sopenharmony_ci{ 53062306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = (struct fsl_lpspi_data *)cookie; 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci complete(&fsl_lpspi->dma_tx_completion); 53362306a36Sopenharmony_ci} 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_cistatic int fsl_lpspi_calculate_timeout(struct fsl_lpspi_data *fsl_lpspi, 53662306a36Sopenharmony_ci int size) 53762306a36Sopenharmony_ci{ 53862306a36Sopenharmony_ci unsigned long timeout = 0; 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci /* Time with actual data transfer and CS change delay related to HW */ 54162306a36Sopenharmony_ci timeout = (8 + 4) * size / fsl_lpspi->config.speed_hz; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci /* Add extra second for scheduler related activities */ 54462306a36Sopenharmony_ci timeout += 1; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci /* Double calculated timeout */ 54762306a36Sopenharmony_ci return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC); 54862306a36Sopenharmony_ci} 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_cistatic int fsl_lpspi_dma_transfer(struct spi_controller *controller, 55162306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi, 55262306a36Sopenharmony_ci struct spi_transfer *transfer) 55362306a36Sopenharmony_ci{ 55462306a36Sopenharmony_ci struct dma_async_tx_descriptor *desc_tx, *desc_rx; 55562306a36Sopenharmony_ci unsigned long transfer_timeout; 55662306a36Sopenharmony_ci unsigned long timeout; 55762306a36Sopenharmony_ci struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg; 55862306a36Sopenharmony_ci int ret; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci ret = fsl_lpspi_dma_configure(controller); 56162306a36Sopenharmony_ci if (ret) 56262306a36Sopenharmony_ci return ret; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci desc_rx = dmaengine_prep_slave_sg(controller->dma_rx, 56562306a36Sopenharmony_ci rx->sgl, rx->nents, DMA_DEV_TO_MEM, 56662306a36Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 56762306a36Sopenharmony_ci if (!desc_rx) 56862306a36Sopenharmony_ci return -EINVAL; 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ci desc_rx->callback = fsl_lpspi_dma_rx_callback; 57162306a36Sopenharmony_ci desc_rx->callback_param = (void *)fsl_lpspi; 57262306a36Sopenharmony_ci dmaengine_submit(desc_rx); 57362306a36Sopenharmony_ci reinit_completion(&fsl_lpspi->dma_rx_completion); 57462306a36Sopenharmony_ci dma_async_issue_pending(controller->dma_rx); 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci desc_tx = dmaengine_prep_slave_sg(controller->dma_tx, 57762306a36Sopenharmony_ci tx->sgl, tx->nents, DMA_MEM_TO_DEV, 57862306a36Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 57962306a36Sopenharmony_ci if (!desc_tx) { 58062306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_tx); 58162306a36Sopenharmony_ci return -EINVAL; 58262306a36Sopenharmony_ci } 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci desc_tx->callback = fsl_lpspi_dma_tx_callback; 58562306a36Sopenharmony_ci desc_tx->callback_param = (void *)fsl_lpspi; 58662306a36Sopenharmony_ci dmaengine_submit(desc_tx); 58762306a36Sopenharmony_ci reinit_completion(&fsl_lpspi->dma_tx_completion); 58862306a36Sopenharmony_ci dma_async_issue_pending(controller->dma_tx); 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci fsl_lpspi->target_aborted = false; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci if (!fsl_lpspi->is_target) { 59362306a36Sopenharmony_ci transfer_timeout = fsl_lpspi_calculate_timeout(fsl_lpspi, 59462306a36Sopenharmony_ci transfer->len); 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci /* Wait eDMA to finish the data transfer.*/ 59762306a36Sopenharmony_ci timeout = wait_for_completion_timeout(&fsl_lpspi->dma_tx_completion, 59862306a36Sopenharmony_ci transfer_timeout); 59962306a36Sopenharmony_ci if (!timeout) { 60062306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "I/O Error in DMA TX\n"); 60162306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_tx); 60262306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_rx); 60362306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 60462306a36Sopenharmony_ci return -ETIMEDOUT; 60562306a36Sopenharmony_ci } 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci timeout = wait_for_completion_timeout(&fsl_lpspi->dma_rx_completion, 60862306a36Sopenharmony_ci transfer_timeout); 60962306a36Sopenharmony_ci if (!timeout) { 61062306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "I/O Error in DMA RX\n"); 61162306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_tx); 61262306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_rx); 61362306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 61462306a36Sopenharmony_ci return -ETIMEDOUT; 61562306a36Sopenharmony_ci } 61662306a36Sopenharmony_ci } else { 61762306a36Sopenharmony_ci if (wait_for_completion_interruptible(&fsl_lpspi->dma_tx_completion) || 61862306a36Sopenharmony_ci fsl_lpspi->target_aborted) { 61962306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, 62062306a36Sopenharmony_ci "I/O Error in DMA TX interrupted\n"); 62162306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_tx); 62262306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_rx); 62362306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 62462306a36Sopenharmony_ci return -EINTR; 62562306a36Sopenharmony_ci } 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci if (wait_for_completion_interruptible(&fsl_lpspi->dma_rx_completion) || 62862306a36Sopenharmony_ci fsl_lpspi->target_aborted) { 62962306a36Sopenharmony_ci dev_dbg(fsl_lpspi->dev, 63062306a36Sopenharmony_ci "I/O Error in DMA RX interrupted\n"); 63162306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_tx); 63262306a36Sopenharmony_ci dmaengine_terminate_all(controller->dma_rx); 63362306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 63462306a36Sopenharmony_ci return -EINTR; 63562306a36Sopenharmony_ci } 63662306a36Sopenharmony_ci } 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci return 0; 64162306a36Sopenharmony_ci} 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_cistatic void fsl_lpspi_dma_exit(struct spi_controller *controller) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci if (controller->dma_rx) { 64662306a36Sopenharmony_ci dma_release_channel(controller->dma_rx); 64762306a36Sopenharmony_ci controller->dma_rx = NULL; 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci if (controller->dma_tx) { 65162306a36Sopenharmony_ci dma_release_channel(controller->dma_tx); 65262306a36Sopenharmony_ci controller->dma_tx = NULL; 65362306a36Sopenharmony_ci } 65462306a36Sopenharmony_ci} 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_cistatic int fsl_lpspi_dma_init(struct device *dev, 65762306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi, 65862306a36Sopenharmony_ci struct spi_controller *controller) 65962306a36Sopenharmony_ci{ 66062306a36Sopenharmony_ci int ret; 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci /* Prepare for TX DMA: */ 66362306a36Sopenharmony_ci controller->dma_tx = dma_request_chan(dev, "tx"); 66462306a36Sopenharmony_ci if (IS_ERR(controller->dma_tx)) { 66562306a36Sopenharmony_ci ret = PTR_ERR(controller->dma_tx); 66662306a36Sopenharmony_ci dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret); 66762306a36Sopenharmony_ci controller->dma_tx = NULL; 66862306a36Sopenharmony_ci goto err; 66962306a36Sopenharmony_ci } 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci /* Prepare for RX DMA: */ 67262306a36Sopenharmony_ci controller->dma_rx = dma_request_chan(dev, "rx"); 67362306a36Sopenharmony_ci if (IS_ERR(controller->dma_rx)) { 67462306a36Sopenharmony_ci ret = PTR_ERR(controller->dma_rx); 67562306a36Sopenharmony_ci dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret); 67662306a36Sopenharmony_ci controller->dma_rx = NULL; 67762306a36Sopenharmony_ci goto err; 67862306a36Sopenharmony_ci } 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci init_completion(&fsl_lpspi->dma_rx_completion); 68162306a36Sopenharmony_ci init_completion(&fsl_lpspi->dma_tx_completion); 68262306a36Sopenharmony_ci controller->can_dma = fsl_lpspi_can_dma; 68362306a36Sopenharmony_ci controller->max_dma_len = FSL_LPSPI_MAX_EDMA_BYTES; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci return 0; 68662306a36Sopenharmony_cierr: 68762306a36Sopenharmony_ci fsl_lpspi_dma_exit(controller); 68862306a36Sopenharmony_ci return ret; 68962306a36Sopenharmony_ci} 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_cistatic int fsl_lpspi_pio_transfer(struct spi_controller *controller, 69262306a36Sopenharmony_ci struct spi_transfer *t) 69362306a36Sopenharmony_ci{ 69462306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 69562306a36Sopenharmony_ci spi_controller_get_devdata(controller); 69662306a36Sopenharmony_ci int ret; 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci fsl_lpspi->tx_buf = t->tx_buf; 69962306a36Sopenharmony_ci fsl_lpspi->rx_buf = t->rx_buf; 70062306a36Sopenharmony_ci fsl_lpspi->remain = t->len; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci reinit_completion(&fsl_lpspi->xfer_done); 70362306a36Sopenharmony_ci fsl_lpspi->target_aborted = false; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci fsl_lpspi_write_tx_fifo(fsl_lpspi); 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci ret = fsl_lpspi_wait_for_completion(controller); 70862306a36Sopenharmony_ci if (ret) 70962306a36Sopenharmony_ci return ret; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci fsl_lpspi_reset(fsl_lpspi); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci return 0; 71462306a36Sopenharmony_ci} 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_cistatic int fsl_lpspi_transfer_one(struct spi_controller *controller, 71762306a36Sopenharmony_ci struct spi_device *spi, 71862306a36Sopenharmony_ci struct spi_transfer *t) 71962306a36Sopenharmony_ci{ 72062306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 72162306a36Sopenharmony_ci spi_controller_get_devdata(controller); 72262306a36Sopenharmony_ci int ret; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci fsl_lpspi->is_first_byte = true; 72562306a36Sopenharmony_ci ret = fsl_lpspi_setup_transfer(controller, spi, t); 72662306a36Sopenharmony_ci if (ret < 0) 72762306a36Sopenharmony_ci return ret; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci fsl_lpspi_set_cmd(fsl_lpspi); 73062306a36Sopenharmony_ci fsl_lpspi->is_first_byte = false; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci if (fsl_lpspi->usedma) 73362306a36Sopenharmony_ci ret = fsl_lpspi_dma_transfer(controller, fsl_lpspi, t); 73462306a36Sopenharmony_ci else 73562306a36Sopenharmony_ci ret = fsl_lpspi_pio_transfer(controller, t); 73662306a36Sopenharmony_ci if (ret < 0) 73762306a36Sopenharmony_ci return ret; 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci return 0; 74062306a36Sopenharmony_ci} 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_cistatic irqreturn_t fsl_lpspi_isr(int irq, void *dev_id) 74362306a36Sopenharmony_ci{ 74462306a36Sopenharmony_ci u32 temp_SR, temp_IER; 74562306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = dev_id; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci temp_IER = readl(fsl_lpspi->base + IMX7ULP_IER); 74862306a36Sopenharmony_ci fsl_lpspi_intctrl(fsl_lpspi, 0); 74962306a36Sopenharmony_ci temp_SR = readl(fsl_lpspi->base + IMX7ULP_SR); 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci fsl_lpspi_read_rx_fifo(fsl_lpspi); 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_ci if ((temp_SR & SR_TDF) && (temp_IER & IER_TDIE)) { 75462306a36Sopenharmony_ci fsl_lpspi_write_tx_fifo(fsl_lpspi); 75562306a36Sopenharmony_ci return IRQ_HANDLED; 75662306a36Sopenharmony_ci } 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci if (temp_SR & SR_MBF || 75962306a36Sopenharmony_ci readl(fsl_lpspi->base + IMX7ULP_FSR) & FSR_TXCOUNT) { 76062306a36Sopenharmony_ci writel(SR_FCF, fsl_lpspi->base + IMX7ULP_SR); 76162306a36Sopenharmony_ci fsl_lpspi_intctrl(fsl_lpspi, IER_FCIE); 76262306a36Sopenharmony_ci return IRQ_HANDLED; 76362306a36Sopenharmony_ci } 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci if (temp_SR & SR_FCF && (temp_IER & IER_FCIE)) { 76662306a36Sopenharmony_ci writel(SR_FCF, fsl_lpspi->base + IMX7ULP_SR); 76762306a36Sopenharmony_ci complete(&fsl_lpspi->xfer_done); 76862306a36Sopenharmony_ci return IRQ_HANDLED; 76962306a36Sopenharmony_ci } 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci return IRQ_NONE; 77262306a36Sopenharmony_ci} 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci#ifdef CONFIG_PM 77562306a36Sopenharmony_cistatic int fsl_lpspi_runtime_resume(struct device *dev) 77662306a36Sopenharmony_ci{ 77762306a36Sopenharmony_ci struct spi_controller *controller = dev_get_drvdata(dev); 77862306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi; 77962306a36Sopenharmony_ci int ret; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_ci fsl_lpspi = spi_controller_get_devdata(controller); 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_ci ret = clk_prepare_enable(fsl_lpspi->clk_per); 78462306a36Sopenharmony_ci if (ret) 78562306a36Sopenharmony_ci return ret; 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_ci ret = clk_prepare_enable(fsl_lpspi->clk_ipg); 78862306a36Sopenharmony_ci if (ret) { 78962306a36Sopenharmony_ci clk_disable_unprepare(fsl_lpspi->clk_per); 79062306a36Sopenharmony_ci return ret; 79162306a36Sopenharmony_ci } 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_ci return 0; 79462306a36Sopenharmony_ci} 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_cistatic int fsl_lpspi_runtime_suspend(struct device *dev) 79762306a36Sopenharmony_ci{ 79862306a36Sopenharmony_ci struct spi_controller *controller = dev_get_drvdata(dev); 79962306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci fsl_lpspi = spi_controller_get_devdata(controller); 80262306a36Sopenharmony_ci 80362306a36Sopenharmony_ci clk_disable_unprepare(fsl_lpspi->clk_per); 80462306a36Sopenharmony_ci clk_disable_unprepare(fsl_lpspi->clk_ipg); 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci return 0; 80762306a36Sopenharmony_ci} 80862306a36Sopenharmony_ci#endif 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_cistatic int fsl_lpspi_init_rpm(struct fsl_lpspi_data *fsl_lpspi) 81162306a36Sopenharmony_ci{ 81262306a36Sopenharmony_ci struct device *dev = fsl_lpspi->dev; 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci pm_runtime_enable(dev); 81562306a36Sopenharmony_ci pm_runtime_set_autosuspend_delay(dev, FSL_LPSPI_RPM_TIMEOUT); 81662306a36Sopenharmony_ci pm_runtime_use_autosuspend(dev); 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci return 0; 81962306a36Sopenharmony_ci} 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_cistatic int fsl_lpspi_probe(struct platform_device *pdev) 82262306a36Sopenharmony_ci{ 82362306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi; 82462306a36Sopenharmony_ci struct spi_controller *controller; 82562306a36Sopenharmony_ci struct resource *res; 82662306a36Sopenharmony_ci int ret, irq; 82762306a36Sopenharmony_ci u32 num_cs; 82862306a36Sopenharmony_ci u32 temp; 82962306a36Sopenharmony_ci bool is_target; 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci is_target = of_property_read_bool((&pdev->dev)->of_node, "spi-slave"); 83262306a36Sopenharmony_ci if (is_target) 83362306a36Sopenharmony_ci controller = devm_spi_alloc_target(&pdev->dev, 83462306a36Sopenharmony_ci sizeof(struct fsl_lpspi_data)); 83562306a36Sopenharmony_ci else 83662306a36Sopenharmony_ci controller = devm_spi_alloc_host(&pdev->dev, 83762306a36Sopenharmony_ci sizeof(struct fsl_lpspi_data)); 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci if (!controller) 84062306a36Sopenharmony_ci return -ENOMEM; 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci platform_set_drvdata(pdev, controller); 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci fsl_lpspi = spi_controller_get_devdata(controller); 84562306a36Sopenharmony_ci fsl_lpspi->dev = &pdev->dev; 84662306a36Sopenharmony_ci fsl_lpspi->is_target = is_target; 84762306a36Sopenharmony_ci fsl_lpspi->is_only_cs1 = of_property_read_bool((&pdev->dev)->of_node, 84862306a36Sopenharmony_ci "fsl,spi-only-use-cs1-sel"); 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci init_completion(&fsl_lpspi->xfer_done); 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci fsl_lpspi->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 85362306a36Sopenharmony_ci if (IS_ERR(fsl_lpspi->base)) { 85462306a36Sopenharmony_ci ret = PTR_ERR(fsl_lpspi->base); 85562306a36Sopenharmony_ci goto out_controller_put; 85662306a36Sopenharmony_ci } 85762306a36Sopenharmony_ci fsl_lpspi->base_phys = res->start; 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 86062306a36Sopenharmony_ci if (irq < 0) { 86162306a36Sopenharmony_ci ret = irq; 86262306a36Sopenharmony_ci goto out_controller_put; 86362306a36Sopenharmony_ci } 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, irq, fsl_lpspi_isr, 0, 86662306a36Sopenharmony_ci dev_name(&pdev->dev), fsl_lpspi); 86762306a36Sopenharmony_ci if (ret) { 86862306a36Sopenharmony_ci dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret); 86962306a36Sopenharmony_ci goto out_controller_put; 87062306a36Sopenharmony_ci } 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_ci fsl_lpspi->clk_per = devm_clk_get(&pdev->dev, "per"); 87362306a36Sopenharmony_ci if (IS_ERR(fsl_lpspi->clk_per)) { 87462306a36Sopenharmony_ci ret = PTR_ERR(fsl_lpspi->clk_per); 87562306a36Sopenharmony_ci goto out_controller_put; 87662306a36Sopenharmony_ci } 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci fsl_lpspi->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 87962306a36Sopenharmony_ci if (IS_ERR(fsl_lpspi->clk_ipg)) { 88062306a36Sopenharmony_ci ret = PTR_ERR(fsl_lpspi->clk_ipg); 88162306a36Sopenharmony_ci goto out_controller_put; 88262306a36Sopenharmony_ci } 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci /* enable the clock */ 88562306a36Sopenharmony_ci ret = fsl_lpspi_init_rpm(fsl_lpspi); 88662306a36Sopenharmony_ci if (ret) 88762306a36Sopenharmony_ci goto out_controller_put; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci ret = pm_runtime_get_sync(fsl_lpspi->dev); 89062306a36Sopenharmony_ci if (ret < 0) { 89162306a36Sopenharmony_ci dev_err(fsl_lpspi->dev, "failed to enable clock\n"); 89262306a36Sopenharmony_ci goto out_pm_get; 89362306a36Sopenharmony_ci } 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_ci temp = readl(fsl_lpspi->base + IMX7ULP_PARAM); 89662306a36Sopenharmony_ci fsl_lpspi->txfifosize = 1 << (temp & 0x0f); 89762306a36Sopenharmony_ci fsl_lpspi->rxfifosize = 1 << ((temp >> 8) & 0x0f); 89862306a36Sopenharmony_ci if (of_property_read_u32((&pdev->dev)->of_node, "num-cs", 89962306a36Sopenharmony_ci &num_cs)) { 90062306a36Sopenharmony_ci if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx93-spi")) 90162306a36Sopenharmony_ci num_cs = ((temp >> 16) & 0xf); 90262306a36Sopenharmony_ci else 90362306a36Sopenharmony_ci num_cs = 1; 90462306a36Sopenharmony_ci } 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_ci controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32); 90762306a36Sopenharmony_ci controller->transfer_one = fsl_lpspi_transfer_one; 90862306a36Sopenharmony_ci controller->prepare_transfer_hardware = lpspi_prepare_xfer_hardware; 90962306a36Sopenharmony_ci controller->unprepare_transfer_hardware = lpspi_unprepare_xfer_hardware; 91062306a36Sopenharmony_ci controller->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; 91162306a36Sopenharmony_ci controller->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX; 91262306a36Sopenharmony_ci controller->dev.of_node = pdev->dev.of_node; 91362306a36Sopenharmony_ci controller->bus_num = pdev->id; 91462306a36Sopenharmony_ci controller->num_chipselect = num_cs; 91562306a36Sopenharmony_ci controller->target_abort = fsl_lpspi_target_abort; 91662306a36Sopenharmony_ci if (!fsl_lpspi->is_target) 91762306a36Sopenharmony_ci controller->use_gpio_descriptors = true; 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci ret = fsl_lpspi_dma_init(&pdev->dev, fsl_lpspi, controller); 92062306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 92162306a36Sopenharmony_ci goto out_pm_get; 92262306a36Sopenharmony_ci if (ret < 0) 92362306a36Sopenharmony_ci dev_warn(&pdev->dev, "dma setup error %d, use pio\n", ret); 92462306a36Sopenharmony_ci else 92562306a36Sopenharmony_ci /* 92662306a36Sopenharmony_ci * disable LPSPI module IRQ when enable DMA mode successfully, 92762306a36Sopenharmony_ci * to prevent the unexpected LPSPI module IRQ events. 92862306a36Sopenharmony_ci */ 92962306a36Sopenharmony_ci disable_irq(irq); 93062306a36Sopenharmony_ci 93162306a36Sopenharmony_ci ret = devm_spi_register_controller(&pdev->dev, controller); 93262306a36Sopenharmony_ci if (ret < 0) { 93362306a36Sopenharmony_ci dev_err_probe(&pdev->dev, ret, "spi_register_controller error\n"); 93462306a36Sopenharmony_ci goto free_dma; 93562306a36Sopenharmony_ci } 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci pm_runtime_mark_last_busy(fsl_lpspi->dev); 93862306a36Sopenharmony_ci pm_runtime_put_autosuspend(fsl_lpspi->dev); 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci return 0; 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_cifree_dma: 94362306a36Sopenharmony_ci fsl_lpspi_dma_exit(controller); 94462306a36Sopenharmony_ciout_pm_get: 94562306a36Sopenharmony_ci pm_runtime_dont_use_autosuspend(fsl_lpspi->dev); 94662306a36Sopenharmony_ci pm_runtime_put_sync(fsl_lpspi->dev); 94762306a36Sopenharmony_ci pm_runtime_disable(fsl_lpspi->dev); 94862306a36Sopenharmony_ciout_controller_put: 94962306a36Sopenharmony_ci spi_controller_put(controller); 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci return ret; 95262306a36Sopenharmony_ci} 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic void fsl_lpspi_remove(struct platform_device *pdev) 95562306a36Sopenharmony_ci{ 95662306a36Sopenharmony_ci struct spi_controller *controller = platform_get_drvdata(pdev); 95762306a36Sopenharmony_ci struct fsl_lpspi_data *fsl_lpspi = 95862306a36Sopenharmony_ci spi_controller_get_devdata(controller); 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_ci fsl_lpspi_dma_exit(controller); 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci pm_runtime_disable(fsl_lpspi->dev); 96362306a36Sopenharmony_ci} 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_cistatic int __maybe_unused fsl_lpspi_suspend(struct device *dev) 96662306a36Sopenharmony_ci{ 96762306a36Sopenharmony_ci pinctrl_pm_select_sleep_state(dev); 96862306a36Sopenharmony_ci return pm_runtime_force_suspend(dev); 96962306a36Sopenharmony_ci} 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_cistatic int __maybe_unused fsl_lpspi_resume(struct device *dev) 97262306a36Sopenharmony_ci{ 97362306a36Sopenharmony_ci int ret; 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_ci ret = pm_runtime_force_resume(dev); 97662306a36Sopenharmony_ci if (ret) { 97762306a36Sopenharmony_ci dev_err(dev, "Error in resume: %d\n", ret); 97862306a36Sopenharmony_ci return ret; 97962306a36Sopenharmony_ci } 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci pinctrl_pm_select_default_state(dev); 98262306a36Sopenharmony_ci 98362306a36Sopenharmony_ci return 0; 98462306a36Sopenharmony_ci} 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_cistatic const struct dev_pm_ops fsl_lpspi_pm_ops = { 98762306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(fsl_lpspi_runtime_suspend, 98862306a36Sopenharmony_ci fsl_lpspi_runtime_resume, NULL) 98962306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(fsl_lpspi_suspend, fsl_lpspi_resume) 99062306a36Sopenharmony_ci}; 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_cistatic struct platform_driver fsl_lpspi_driver = { 99362306a36Sopenharmony_ci .driver = { 99462306a36Sopenharmony_ci .name = DRIVER_NAME, 99562306a36Sopenharmony_ci .of_match_table = fsl_lpspi_dt_ids, 99662306a36Sopenharmony_ci .pm = &fsl_lpspi_pm_ops, 99762306a36Sopenharmony_ci }, 99862306a36Sopenharmony_ci .probe = fsl_lpspi_probe, 99962306a36Sopenharmony_ci .remove_new = fsl_lpspi_remove, 100062306a36Sopenharmony_ci}; 100162306a36Sopenharmony_cimodule_platform_driver(fsl_lpspi_driver); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ciMODULE_DESCRIPTION("LPSPI Controller driver"); 100462306a36Sopenharmony_ciMODULE_AUTHOR("Gao Pan <pandy.gao@nxp.com>"); 100562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 1006