162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * PCI interface driver for DW SPI Core
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2009, 2014 Intel Corporation.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/pci.h>
962306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1062306a36Sopenharmony_ci#include <linux/slab.h>
1162306a36Sopenharmony_ci#include <linux/spi/spi.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "spi-dw.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#define DRIVER_NAME "dw_spi_pci"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* HW info for MRST Clk Control Unit, 32b reg per controller */
1962306a36Sopenharmony_ci#define MRST_SPI_CLK_BASE	100000000	/* 100m */
2062306a36Sopenharmony_ci#define MRST_CLK_SPI_REG	0xff11d86c
2162306a36Sopenharmony_ci#define CLK_SPI_BDIV_OFFSET	0
2262306a36Sopenharmony_ci#define CLK_SPI_BDIV_MASK	0x00000007
2362306a36Sopenharmony_ci#define CLK_SPI_CDIV_OFFSET	9
2462306a36Sopenharmony_ci#define CLK_SPI_CDIV_MASK	0x00000e00
2562306a36Sopenharmony_ci#define CLK_SPI_DISABLE_OFFSET	8
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistruct dw_spi_pci_desc {
2862306a36Sopenharmony_ci	int	(*setup)(struct dw_spi *);
2962306a36Sopenharmony_ci	u16	num_cs;
3062306a36Sopenharmony_ci	u16	bus_num;
3162306a36Sopenharmony_ci	u32	max_freq;
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic int dw_spi_pci_mid_init(struct dw_spi *dws)
3562306a36Sopenharmony_ci{
3662306a36Sopenharmony_ci	void __iomem *clk_reg;
3762306a36Sopenharmony_ci	u32 clk_cdiv;
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	clk_reg = ioremap(MRST_CLK_SPI_REG, 16);
4062306a36Sopenharmony_ci	if (!clk_reg)
4162306a36Sopenharmony_ci		return -ENOMEM;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	/* Get SPI controller operating freq info */
4462306a36Sopenharmony_ci	clk_cdiv = readl(clk_reg + dws->bus_num * sizeof(u32));
4562306a36Sopenharmony_ci	clk_cdiv &= CLK_SPI_CDIV_MASK;
4662306a36Sopenharmony_ci	clk_cdiv >>= CLK_SPI_CDIV_OFFSET;
4762306a36Sopenharmony_ci	dws->max_freq = MRST_SPI_CLK_BASE / (clk_cdiv + 1);
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	iounmap(clk_reg);
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	dw_spi_dma_setup_mfld(dws);
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	return 0;
5462306a36Sopenharmony_ci}
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic int dw_spi_pci_generic_init(struct dw_spi *dws)
5762306a36Sopenharmony_ci{
5862306a36Sopenharmony_ci	dw_spi_dma_setup_generic(dws);
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	return 0;
6162306a36Sopenharmony_ci}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic struct dw_spi_pci_desc dw_spi_pci_mid_desc_1 = {
6462306a36Sopenharmony_ci	.setup = dw_spi_pci_mid_init,
6562306a36Sopenharmony_ci	.num_cs = 5,
6662306a36Sopenharmony_ci	.bus_num = 0,
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic struct dw_spi_pci_desc dw_spi_pci_mid_desc_2 = {
7062306a36Sopenharmony_ci	.setup = dw_spi_pci_mid_init,
7162306a36Sopenharmony_ci	.num_cs = 2,
7262306a36Sopenharmony_ci	.bus_num = 1,
7362306a36Sopenharmony_ci};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic struct dw_spi_pci_desc dw_spi_pci_ehl_desc = {
7662306a36Sopenharmony_ci	.setup = dw_spi_pci_generic_init,
7762306a36Sopenharmony_ci	.num_cs = 2,
7862306a36Sopenharmony_ci	.bus_num = -1,
7962306a36Sopenharmony_ci	.max_freq = 100000000,
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic int dw_spi_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	struct dw_spi_pci_desc *desc = (struct dw_spi_pci_desc *)ent->driver_data;
8562306a36Sopenharmony_ci	struct dw_spi *dws;
8662306a36Sopenharmony_ci	int pci_bar = 0;
8762306a36Sopenharmony_ci	int ret;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	ret = pcim_enable_device(pdev);
9062306a36Sopenharmony_ci	if (ret)
9162306a36Sopenharmony_ci		return ret;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	dws = devm_kzalloc(&pdev->dev, sizeof(*dws), GFP_KERNEL);
9462306a36Sopenharmony_ci	if (!dws)
9562306a36Sopenharmony_ci		return -ENOMEM;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* Get basic io resource and map it */
9862306a36Sopenharmony_ci	dws->paddr = pci_resource_start(pdev, pci_bar);
9962306a36Sopenharmony_ci	pci_set_master(pdev);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	ret = pcim_iomap_regions(pdev, 1 << pci_bar, pci_name(pdev));
10262306a36Sopenharmony_ci	if (ret)
10362306a36Sopenharmony_ci		return ret;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
10662306a36Sopenharmony_ci	if (ret < 0)
10762306a36Sopenharmony_ci		return ret;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	dws->regs = pcim_iomap_table(pdev)[pci_bar];
11062306a36Sopenharmony_ci	dws->irq = pci_irq_vector(pdev, 0);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	/*
11362306a36Sopenharmony_ci	 * Specific handling for platforms, like dma setup,
11462306a36Sopenharmony_ci	 * clock rate, FIFO depth.
11562306a36Sopenharmony_ci	 */
11662306a36Sopenharmony_ci	if (desc) {
11762306a36Sopenharmony_ci		dws->num_cs = desc->num_cs;
11862306a36Sopenharmony_ci		dws->bus_num = desc->bus_num;
11962306a36Sopenharmony_ci		dws->max_freq = desc->max_freq;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci		if (desc->setup) {
12262306a36Sopenharmony_ci			ret = desc->setup(dws);
12362306a36Sopenharmony_ci			if (ret)
12462306a36Sopenharmony_ci				goto err_free_irq_vectors;
12562306a36Sopenharmony_ci		}
12662306a36Sopenharmony_ci	} else {
12762306a36Sopenharmony_ci		ret = -ENODEV;
12862306a36Sopenharmony_ci		goto err_free_irq_vectors;
12962306a36Sopenharmony_ci	}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	ret = dw_spi_add_host(&pdev->dev, dws);
13262306a36Sopenharmony_ci	if (ret)
13362306a36Sopenharmony_ci		goto err_free_irq_vectors;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* PCI hook and SPI hook use the same drv data */
13662306a36Sopenharmony_ci	pci_set_drvdata(pdev, dws);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	dev_info(&pdev->dev, "found PCI SPI controller(ID: %04x:%04x)\n",
13962306a36Sopenharmony_ci		pdev->vendor, pdev->device);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	pm_runtime_set_autosuspend_delay(&pdev->dev, 1000);
14262306a36Sopenharmony_ci	pm_runtime_use_autosuspend(&pdev->dev);
14362306a36Sopenharmony_ci	pm_runtime_put_autosuspend(&pdev->dev);
14462306a36Sopenharmony_ci	pm_runtime_allow(&pdev->dev);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	return 0;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cierr_free_irq_vectors:
14962306a36Sopenharmony_ci	pci_free_irq_vectors(pdev);
15062306a36Sopenharmony_ci	return ret;
15162306a36Sopenharmony_ci}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic void dw_spi_pci_remove(struct pci_dev *pdev)
15462306a36Sopenharmony_ci{
15562306a36Sopenharmony_ci	struct dw_spi *dws = pci_get_drvdata(pdev);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	pm_runtime_forbid(&pdev->dev);
15862306a36Sopenharmony_ci	pm_runtime_get_noresume(&pdev->dev);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	dw_spi_remove_host(dws);
16162306a36Sopenharmony_ci	pci_free_irq_vectors(pdev);
16262306a36Sopenharmony_ci}
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
16562306a36Sopenharmony_cistatic int dw_spi_pci_suspend(struct device *dev)
16662306a36Sopenharmony_ci{
16762306a36Sopenharmony_ci	struct dw_spi *dws = dev_get_drvdata(dev);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	return dw_spi_suspend_host(dws);
17062306a36Sopenharmony_ci}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic int dw_spi_pci_resume(struct device *dev)
17362306a36Sopenharmony_ci{
17462306a36Sopenharmony_ci	struct dw_spi *dws = dev_get_drvdata(dev);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	return dw_spi_resume_host(dws);
17762306a36Sopenharmony_ci}
17862306a36Sopenharmony_ci#endif
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(dw_spi_pci_pm_ops, dw_spi_pci_suspend, dw_spi_pci_resume);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const struct pci_device_id dw_spi_pci_ids[] = {
18362306a36Sopenharmony_ci	/* Intel MID platform SPI controller 0 */
18462306a36Sopenharmony_ci	/*
18562306a36Sopenharmony_ci	 * The access to the device 8086:0801 is disabled by HW, since it's
18662306a36Sopenharmony_ci	 * exclusively used by SCU to communicate with MSIC.
18762306a36Sopenharmony_ci	 */
18862306a36Sopenharmony_ci	/* Intel MID platform SPI controller 1 */
18962306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x0800), (kernel_ulong_t)&dw_spi_pci_mid_desc_1},
19062306a36Sopenharmony_ci	/* Intel MID platform SPI controller 2 */
19162306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x0812), (kernel_ulong_t)&dw_spi_pci_mid_desc_2},
19262306a36Sopenharmony_ci	/* Intel Elkhart Lake PSE SPI controllers */
19362306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x4b84), (kernel_ulong_t)&dw_spi_pci_ehl_desc},
19462306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x4b85), (kernel_ulong_t)&dw_spi_pci_ehl_desc},
19562306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x4b86), (kernel_ulong_t)&dw_spi_pci_ehl_desc},
19662306a36Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x4b87), (kernel_ulong_t)&dw_spi_pci_ehl_desc},
19762306a36Sopenharmony_ci	{},
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, dw_spi_pci_ids);
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic struct pci_driver dw_spi_pci_driver = {
20262306a36Sopenharmony_ci	.name =		DRIVER_NAME,
20362306a36Sopenharmony_ci	.id_table =	dw_spi_pci_ids,
20462306a36Sopenharmony_ci	.probe =	dw_spi_pci_probe,
20562306a36Sopenharmony_ci	.remove =	dw_spi_pci_remove,
20662306a36Sopenharmony_ci	.driver         = {
20762306a36Sopenharmony_ci		.pm     = &dw_spi_pci_pm_ops,
20862306a36Sopenharmony_ci	},
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_cimodule_pci_driver(dw_spi_pci_driver);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ciMODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
21362306a36Sopenharmony_ciMODULE_DESCRIPTION("PCI interface driver for DW SPI Core");
21462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
21562306a36Sopenharmony_ciMODULE_IMPORT_NS(SPI_DW_CORE);
216