162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Memory-mapped interface driver for DW SPI Core
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2010, Octasic semiconductor.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1262306a36Sopenharmony_ci#include <linux/slab.h>
1362306a36Sopenharmony_ci#include <linux/spi/spi.h>
1462306a36Sopenharmony_ci#include <linux/scatterlist.h>
1562306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/of.h>
1862306a36Sopenharmony_ci#include <linux/of_platform.h>
1962306a36Sopenharmony_ci#include <linux/acpi.h>
2062306a36Sopenharmony_ci#include <linux/property.h>
2162306a36Sopenharmony_ci#include <linux/regmap.h>
2262306a36Sopenharmony_ci#include <linux/reset.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include "spi-dw.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define DRIVER_NAME "dw_spi_mmio"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistruct dw_spi_mmio {
2962306a36Sopenharmony_ci	struct dw_spi  dws;
3062306a36Sopenharmony_ci	struct clk     *clk;
3162306a36Sopenharmony_ci	struct clk     *pclk;
3262306a36Sopenharmony_ci	void           *priv;
3362306a36Sopenharmony_ci	struct reset_control *rstc;
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define MSCC_CPU_SYSTEM_CTRL_GENERAL_CTRL	0x24
3762306a36Sopenharmony_ci#define OCELOT_IF_SI_OWNER_OFFSET		4
3862306a36Sopenharmony_ci#define JAGUAR2_IF_SI_OWNER_OFFSET		6
3962306a36Sopenharmony_ci#define MSCC_IF_SI_OWNER_MASK			GENMASK(1, 0)
4062306a36Sopenharmony_ci#define MSCC_IF_SI_OWNER_SISL			0
4162306a36Sopenharmony_ci#define MSCC_IF_SI_OWNER_SIBM			1
4262306a36Sopenharmony_ci#define MSCC_IF_SI_OWNER_SIMC			2
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci#define MSCC_SPI_MST_SW_MODE			0x14
4562306a36Sopenharmony_ci#define MSCC_SPI_MST_SW_MODE_SW_PIN_CTRL_MODE	BIT(13)
4662306a36Sopenharmony_ci#define MSCC_SPI_MST_SW_MODE_SW_SPI_CS(x)	(x << 5)
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define SPARX5_FORCE_ENA			0xa4
4962306a36Sopenharmony_ci#define SPARX5_FORCE_VAL			0xa8
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistruct dw_spi_mscc {
5262306a36Sopenharmony_ci	struct regmap       *syscon;
5362306a36Sopenharmony_ci	void __iomem        *spi_mst; /* Not sparx5 */
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/*
5762306a36Sopenharmony_ci * Elba SoC does not use ssi, pin override is used for cs 0,1 and
5862306a36Sopenharmony_ci * gpios for cs 2,3 as defined in the device tree.
5962306a36Sopenharmony_ci *
6062306a36Sopenharmony_ci * cs:  |       1               0
6162306a36Sopenharmony_ci * bit: |---3-------2-------1-------0
6262306a36Sopenharmony_ci *      |  cs1   cs1_ovr   cs0   cs0_ovr
6362306a36Sopenharmony_ci */
6462306a36Sopenharmony_ci#define ELBA_SPICS_REG			0x2468
6562306a36Sopenharmony_ci#define ELBA_SPICS_OFFSET(cs)		((cs) << 1)
6662306a36Sopenharmony_ci#define ELBA_SPICS_MASK(cs)		(GENMASK(1, 0) << ELBA_SPICS_OFFSET(cs))
6762306a36Sopenharmony_ci#define ELBA_SPICS_SET(cs, val)		\
6862306a36Sopenharmony_ci		((((val) << 1) | BIT(0)) << ELBA_SPICS_OFFSET(cs))
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/*
7162306a36Sopenharmony_ci * The Designware SPI controller (referred to as master in the documentation)
7262306a36Sopenharmony_ci * automatically deasserts chip select when the tx fifo is empty. The chip
7362306a36Sopenharmony_ci * selects then needs to be either driven as GPIOs or, for the first 4 using
7462306a36Sopenharmony_ci * the SPI boot controller registers. the final chip select is an OR gate
7562306a36Sopenharmony_ci * between the Designware SPI controller and the SPI boot controller.
7662306a36Sopenharmony_ci */
7762306a36Sopenharmony_cistatic void dw_spi_mscc_set_cs(struct spi_device *spi, bool enable)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
8062306a36Sopenharmony_ci	struct dw_spi_mmio *dwsmmio = container_of(dws, struct dw_spi_mmio, dws);
8162306a36Sopenharmony_ci	struct dw_spi_mscc *dwsmscc = dwsmmio->priv;
8262306a36Sopenharmony_ci	u32 cs = spi_get_chipselect(spi, 0);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	if (cs < 4) {
8562306a36Sopenharmony_ci		u32 sw_mode = MSCC_SPI_MST_SW_MODE_SW_PIN_CTRL_MODE;
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci		if (!enable)
8862306a36Sopenharmony_ci			sw_mode |= MSCC_SPI_MST_SW_MODE_SW_SPI_CS(BIT(cs));
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci		writel(sw_mode, dwsmscc->spi_mst + MSCC_SPI_MST_SW_MODE);
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	dw_spi_set_cs(spi, enable);
9462306a36Sopenharmony_ci}
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic int dw_spi_mscc_init(struct platform_device *pdev,
9762306a36Sopenharmony_ci			    struct dw_spi_mmio *dwsmmio,
9862306a36Sopenharmony_ci			    const char *cpu_syscon, u32 if_si_owner_offset)
9962306a36Sopenharmony_ci{
10062306a36Sopenharmony_ci	struct dw_spi_mscc *dwsmscc;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	dwsmscc = devm_kzalloc(&pdev->dev, sizeof(*dwsmscc), GFP_KERNEL);
10362306a36Sopenharmony_ci	if (!dwsmscc)
10462306a36Sopenharmony_ci		return -ENOMEM;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	dwsmscc->spi_mst = devm_platform_ioremap_resource(pdev, 1);
10762306a36Sopenharmony_ci	if (IS_ERR(dwsmscc->spi_mst)) {
10862306a36Sopenharmony_ci		dev_err(&pdev->dev, "SPI_MST region map failed\n");
10962306a36Sopenharmony_ci		return PTR_ERR(dwsmscc->spi_mst);
11062306a36Sopenharmony_ci	}
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	dwsmscc->syscon = syscon_regmap_lookup_by_compatible(cpu_syscon);
11362306a36Sopenharmony_ci	if (IS_ERR(dwsmscc->syscon))
11462306a36Sopenharmony_ci		return PTR_ERR(dwsmscc->syscon);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	/* Deassert all CS */
11762306a36Sopenharmony_ci	writel(0, dwsmscc->spi_mst + MSCC_SPI_MST_SW_MODE);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	/* Select the owner of the SI interface */
12062306a36Sopenharmony_ci	regmap_update_bits(dwsmscc->syscon, MSCC_CPU_SYSTEM_CTRL_GENERAL_CTRL,
12162306a36Sopenharmony_ci			   MSCC_IF_SI_OWNER_MASK << if_si_owner_offset,
12262306a36Sopenharmony_ci			   MSCC_IF_SI_OWNER_SIMC << if_si_owner_offset);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	dwsmmio->dws.set_cs = dw_spi_mscc_set_cs;
12562306a36Sopenharmony_ci	dwsmmio->priv = dwsmscc;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	return 0;
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic int dw_spi_mscc_ocelot_init(struct platform_device *pdev,
13162306a36Sopenharmony_ci				   struct dw_spi_mmio *dwsmmio)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	return dw_spi_mscc_init(pdev, dwsmmio, "mscc,ocelot-cpu-syscon",
13462306a36Sopenharmony_ci				OCELOT_IF_SI_OWNER_OFFSET);
13562306a36Sopenharmony_ci}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int dw_spi_mscc_jaguar2_init(struct platform_device *pdev,
13862306a36Sopenharmony_ci				    struct dw_spi_mmio *dwsmmio)
13962306a36Sopenharmony_ci{
14062306a36Sopenharmony_ci	return dw_spi_mscc_init(pdev, dwsmmio, "mscc,jaguar2-cpu-syscon",
14162306a36Sopenharmony_ci				JAGUAR2_IF_SI_OWNER_OFFSET);
14262306a36Sopenharmony_ci}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci/*
14562306a36Sopenharmony_ci * The Designware SPI controller (referred to as master in the
14662306a36Sopenharmony_ci * documentation) automatically deasserts chip select when the tx fifo
14762306a36Sopenharmony_ci * is empty. The chip selects then needs to be driven by a CS override
14862306a36Sopenharmony_ci * register. enable is an active low signal.
14962306a36Sopenharmony_ci */
15062306a36Sopenharmony_cistatic void dw_spi_sparx5_set_cs(struct spi_device *spi, bool enable)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
15362306a36Sopenharmony_ci	struct dw_spi_mmio *dwsmmio = container_of(dws, struct dw_spi_mmio, dws);
15462306a36Sopenharmony_ci	struct dw_spi_mscc *dwsmscc = dwsmmio->priv;
15562306a36Sopenharmony_ci	u8 cs = spi_get_chipselect(spi, 0);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	if (!enable) {
15862306a36Sopenharmony_ci		/* CS override drive enable */
15962306a36Sopenharmony_ci		regmap_write(dwsmscc->syscon, SPARX5_FORCE_ENA, 1);
16062306a36Sopenharmony_ci		/* Now set CSx enabled */
16162306a36Sopenharmony_ci		regmap_write(dwsmscc->syscon, SPARX5_FORCE_VAL, ~BIT(cs));
16262306a36Sopenharmony_ci		/* Allow settle */
16362306a36Sopenharmony_ci		usleep_range(1, 5);
16462306a36Sopenharmony_ci	} else {
16562306a36Sopenharmony_ci		/* CS value */
16662306a36Sopenharmony_ci		regmap_write(dwsmscc->syscon, SPARX5_FORCE_VAL, ~0);
16762306a36Sopenharmony_ci		/* Allow settle */
16862306a36Sopenharmony_ci		usleep_range(1, 5);
16962306a36Sopenharmony_ci		/* CS override drive disable */
17062306a36Sopenharmony_ci		regmap_write(dwsmscc->syscon, SPARX5_FORCE_ENA, 0);
17162306a36Sopenharmony_ci	}
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	dw_spi_set_cs(spi, enable);
17462306a36Sopenharmony_ci}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic int dw_spi_mscc_sparx5_init(struct platform_device *pdev,
17762306a36Sopenharmony_ci				   struct dw_spi_mmio *dwsmmio)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	const char *syscon_name = "microchip,sparx5-cpu-syscon";
18062306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
18162306a36Sopenharmony_ci	struct dw_spi_mscc *dwsmscc;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	if (!IS_ENABLED(CONFIG_SPI_MUX)) {
18462306a36Sopenharmony_ci		dev_err(dev, "This driver needs CONFIG_SPI_MUX\n");
18562306a36Sopenharmony_ci		return -EOPNOTSUPP;
18662306a36Sopenharmony_ci	}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	dwsmscc = devm_kzalloc(dev, sizeof(*dwsmscc), GFP_KERNEL);
18962306a36Sopenharmony_ci	if (!dwsmscc)
19062306a36Sopenharmony_ci		return -ENOMEM;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	dwsmscc->syscon =
19362306a36Sopenharmony_ci		syscon_regmap_lookup_by_compatible(syscon_name);
19462306a36Sopenharmony_ci	if (IS_ERR(dwsmscc->syscon)) {
19562306a36Sopenharmony_ci		dev_err(dev, "No syscon map %s\n", syscon_name);
19662306a36Sopenharmony_ci		return PTR_ERR(dwsmscc->syscon);
19762306a36Sopenharmony_ci	}
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	dwsmmio->dws.set_cs = dw_spi_sparx5_set_cs;
20062306a36Sopenharmony_ci	dwsmmio->priv = dwsmscc;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	return 0;
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic int dw_spi_alpine_init(struct platform_device *pdev,
20662306a36Sopenharmony_ci			      struct dw_spi_mmio *dwsmmio)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	dwsmmio->dws.caps = DW_SPI_CAP_CS_OVERRIDE;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	return 0;
21162306a36Sopenharmony_ci}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic int dw_spi_pssi_init(struct platform_device *pdev,
21462306a36Sopenharmony_ci			    struct dw_spi_mmio *dwsmmio)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	dw_spi_dma_setup_generic(&dwsmmio->dws);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	return 0;
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic int dw_spi_hssi_init(struct platform_device *pdev,
22262306a36Sopenharmony_ci			    struct dw_spi_mmio *dwsmmio)
22362306a36Sopenharmony_ci{
22462306a36Sopenharmony_ci	dwsmmio->dws.ip = DW_HSSI_ID;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	dw_spi_dma_setup_generic(&dwsmmio->dws);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	return 0;
22962306a36Sopenharmony_ci}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic int dw_spi_intel_init(struct platform_device *pdev,
23262306a36Sopenharmony_ci			     struct dw_spi_mmio *dwsmmio)
23362306a36Sopenharmony_ci{
23462306a36Sopenharmony_ci	dwsmmio->dws.ip = DW_HSSI_ID;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	return 0;
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci/*
24062306a36Sopenharmony_ci * DMA-based mem ops are not configured for this device and are not tested.
24162306a36Sopenharmony_ci */
24262306a36Sopenharmony_cistatic int dw_spi_mountevans_imc_init(struct platform_device *pdev,
24362306a36Sopenharmony_ci				      struct dw_spi_mmio *dwsmmio)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	/*
24662306a36Sopenharmony_ci	 * The Intel Mount Evans SoC's Integrated Management Complex DW
24762306a36Sopenharmony_ci	 * apb_ssi_v4.02a controller has an errata where a full TX FIFO can
24862306a36Sopenharmony_ci	 * result in data corruption. The suggested workaround is to never
24962306a36Sopenharmony_ci	 * completely fill the FIFO. The TX FIFO has a size of 32 so the
25062306a36Sopenharmony_ci	 * fifo_len is set to 31.
25162306a36Sopenharmony_ci	 */
25262306a36Sopenharmony_ci	dwsmmio->dws.fifo_len = 31;
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	return 0;
25562306a36Sopenharmony_ci}
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic int dw_spi_canaan_k210_init(struct platform_device *pdev,
25862306a36Sopenharmony_ci				   struct dw_spi_mmio *dwsmmio)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	/*
26162306a36Sopenharmony_ci	 * The Canaan Kendryte K210 SoC DW apb_ssi v4 spi controller is
26262306a36Sopenharmony_ci	 * documented to have a 32 word deep TX and RX FIFO, which
26362306a36Sopenharmony_ci	 * spi_hw_init() detects. However, when the RX FIFO is filled up to
26462306a36Sopenharmony_ci	 * 32 entries (RXFLR = 32), an RX FIFO overrun error occurs. Avoid this
26562306a36Sopenharmony_ci	 * problem by force setting fifo_len to 31.
26662306a36Sopenharmony_ci	 */
26762306a36Sopenharmony_ci	dwsmmio->dws.fifo_len = 31;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	return 0;
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic void dw_spi_elba_override_cs(struct regmap *syscon, int cs, int enable)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	regmap_update_bits(syscon, ELBA_SPICS_REG, ELBA_SPICS_MASK(cs),
27562306a36Sopenharmony_ci			   ELBA_SPICS_SET(cs, enable));
27662306a36Sopenharmony_ci}
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic void dw_spi_elba_set_cs(struct spi_device *spi, bool enable)
27962306a36Sopenharmony_ci{
28062306a36Sopenharmony_ci	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
28162306a36Sopenharmony_ci	struct dw_spi_mmio *dwsmmio = container_of(dws, struct dw_spi_mmio, dws);
28262306a36Sopenharmony_ci	struct regmap *syscon = dwsmmio->priv;
28362306a36Sopenharmony_ci	u8 cs;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	cs = spi_get_chipselect(spi, 0);
28662306a36Sopenharmony_ci	if (cs < 2)
28762306a36Sopenharmony_ci		dw_spi_elba_override_cs(syscon, spi_get_chipselect(spi, 0), enable);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	/*
29062306a36Sopenharmony_ci	 * The DW SPI controller needs a native CS bit selected to start
29162306a36Sopenharmony_ci	 * the serial engine.
29262306a36Sopenharmony_ci	 */
29362306a36Sopenharmony_ci	spi_set_chipselect(spi, 0, 0);
29462306a36Sopenharmony_ci	dw_spi_set_cs(spi, enable);
29562306a36Sopenharmony_ci	spi_set_chipselect(spi, 0, cs);
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic int dw_spi_elba_init(struct platform_device *pdev,
29962306a36Sopenharmony_ci			    struct dw_spi_mmio *dwsmmio)
30062306a36Sopenharmony_ci{
30162306a36Sopenharmony_ci	struct regmap *syscon;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	syscon = syscon_regmap_lookup_by_phandle(dev_of_node(&pdev->dev),
30462306a36Sopenharmony_ci						 "amd,pensando-elba-syscon");
30562306a36Sopenharmony_ci	if (IS_ERR(syscon))
30662306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(syscon),
30762306a36Sopenharmony_ci				     "syscon regmap lookup failed\n");
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	dwsmmio->priv = syscon;
31062306a36Sopenharmony_ci	dwsmmio->dws.set_cs = dw_spi_elba_set_cs;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	return 0;
31362306a36Sopenharmony_ci}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic int dw_spi_mmio_probe(struct platform_device *pdev)
31662306a36Sopenharmony_ci{
31762306a36Sopenharmony_ci	int (*init_func)(struct platform_device *pdev,
31862306a36Sopenharmony_ci			 struct dw_spi_mmio *dwsmmio);
31962306a36Sopenharmony_ci	struct dw_spi_mmio *dwsmmio;
32062306a36Sopenharmony_ci	struct resource *mem;
32162306a36Sopenharmony_ci	struct dw_spi *dws;
32262306a36Sopenharmony_ci	int ret;
32362306a36Sopenharmony_ci	int num_cs;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	dwsmmio = devm_kzalloc(&pdev->dev, sizeof(struct dw_spi_mmio),
32662306a36Sopenharmony_ci			GFP_KERNEL);
32762306a36Sopenharmony_ci	if (!dwsmmio)
32862306a36Sopenharmony_ci		return -ENOMEM;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	dws = &dwsmmio->dws;
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	/* Get basic io resource and map it */
33362306a36Sopenharmony_ci	dws->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
33462306a36Sopenharmony_ci	if (IS_ERR(dws->regs))
33562306a36Sopenharmony_ci		return PTR_ERR(dws->regs);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	dws->paddr = mem->start;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	dws->irq = platform_get_irq(pdev, 0);
34062306a36Sopenharmony_ci	if (dws->irq < 0)
34162306a36Sopenharmony_ci		return dws->irq; /* -ENXIO */
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	dwsmmio->clk = devm_clk_get(&pdev->dev, NULL);
34462306a36Sopenharmony_ci	if (IS_ERR(dwsmmio->clk))
34562306a36Sopenharmony_ci		return PTR_ERR(dwsmmio->clk);
34662306a36Sopenharmony_ci	ret = clk_prepare_enable(dwsmmio->clk);
34762306a36Sopenharmony_ci	if (ret)
34862306a36Sopenharmony_ci		return ret;
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	/* Optional clock needed to access the registers */
35162306a36Sopenharmony_ci	dwsmmio->pclk = devm_clk_get_optional(&pdev->dev, "pclk");
35262306a36Sopenharmony_ci	if (IS_ERR(dwsmmio->pclk)) {
35362306a36Sopenharmony_ci		ret = PTR_ERR(dwsmmio->pclk);
35462306a36Sopenharmony_ci		goto out_clk;
35562306a36Sopenharmony_ci	}
35662306a36Sopenharmony_ci	ret = clk_prepare_enable(dwsmmio->pclk);
35762306a36Sopenharmony_ci	if (ret)
35862306a36Sopenharmony_ci		goto out_clk;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	/* find an optional reset controller */
36162306a36Sopenharmony_ci	dwsmmio->rstc = devm_reset_control_get_optional_exclusive(&pdev->dev, "spi");
36262306a36Sopenharmony_ci	if (IS_ERR(dwsmmio->rstc)) {
36362306a36Sopenharmony_ci		ret = PTR_ERR(dwsmmio->rstc);
36462306a36Sopenharmony_ci		goto out_clk;
36562306a36Sopenharmony_ci	}
36662306a36Sopenharmony_ci	reset_control_deassert(dwsmmio->rstc);
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	dws->bus_num = pdev->id;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	dws->max_freq = clk_get_rate(dwsmmio->clk);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	if (device_property_read_u32(&pdev->dev, "reg-io-width",
37362306a36Sopenharmony_ci				     &dws->reg_io_width))
37462306a36Sopenharmony_ci		dws->reg_io_width = 4;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	num_cs = 4;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	device_property_read_u32(&pdev->dev, "num-cs", &num_cs);
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	dws->num_cs = num_cs;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	init_func = device_get_match_data(&pdev->dev);
38362306a36Sopenharmony_ci	if (init_func) {
38462306a36Sopenharmony_ci		ret = init_func(pdev, dwsmmio);
38562306a36Sopenharmony_ci		if (ret)
38662306a36Sopenharmony_ci			goto out;
38762306a36Sopenharmony_ci	}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	ret = dw_spi_add_host(&pdev->dev, dws);
39262306a36Sopenharmony_ci	if (ret)
39362306a36Sopenharmony_ci		goto out;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	platform_set_drvdata(pdev, dwsmmio);
39662306a36Sopenharmony_ci	return 0;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ciout:
39962306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
40062306a36Sopenharmony_ci	clk_disable_unprepare(dwsmmio->pclk);
40162306a36Sopenharmony_ciout_clk:
40262306a36Sopenharmony_ci	clk_disable_unprepare(dwsmmio->clk);
40362306a36Sopenharmony_ci	reset_control_assert(dwsmmio->rstc);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	return ret;
40662306a36Sopenharmony_ci}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic void dw_spi_mmio_remove(struct platform_device *pdev)
40962306a36Sopenharmony_ci{
41062306a36Sopenharmony_ci	struct dw_spi_mmio *dwsmmio = platform_get_drvdata(pdev);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	dw_spi_remove_host(&dwsmmio->dws);
41362306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
41462306a36Sopenharmony_ci	clk_disable_unprepare(dwsmmio->pclk);
41562306a36Sopenharmony_ci	clk_disable_unprepare(dwsmmio->clk);
41662306a36Sopenharmony_ci	reset_control_assert(dwsmmio->rstc);
41762306a36Sopenharmony_ci}
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic const struct of_device_id dw_spi_mmio_of_match[] = {
42062306a36Sopenharmony_ci	{ .compatible = "snps,dw-apb-ssi", .data = dw_spi_pssi_init},
42162306a36Sopenharmony_ci	{ .compatible = "mscc,ocelot-spi", .data = dw_spi_mscc_ocelot_init},
42262306a36Sopenharmony_ci	{ .compatible = "mscc,jaguar2-spi", .data = dw_spi_mscc_jaguar2_init},
42362306a36Sopenharmony_ci	{ .compatible = "amazon,alpine-dw-apb-ssi", .data = dw_spi_alpine_init},
42462306a36Sopenharmony_ci	{ .compatible = "renesas,rzn1-spi", .data = dw_spi_pssi_init},
42562306a36Sopenharmony_ci	{ .compatible = "snps,dwc-ssi-1.01a", .data = dw_spi_hssi_init},
42662306a36Sopenharmony_ci	{ .compatible = "intel,keembay-ssi", .data = dw_spi_intel_init},
42762306a36Sopenharmony_ci	{ .compatible = "intel,thunderbay-ssi", .data = dw_spi_intel_init},
42862306a36Sopenharmony_ci	{
42962306a36Sopenharmony_ci		.compatible = "intel,mountevans-imc-ssi",
43062306a36Sopenharmony_ci		.data = dw_spi_mountevans_imc_init,
43162306a36Sopenharmony_ci	},
43262306a36Sopenharmony_ci	{ .compatible = "microchip,sparx5-spi", dw_spi_mscc_sparx5_init},
43362306a36Sopenharmony_ci	{ .compatible = "canaan,k210-spi", dw_spi_canaan_k210_init},
43462306a36Sopenharmony_ci	{ .compatible = "amd,pensando-elba-spi", .data = dw_spi_elba_init},
43562306a36Sopenharmony_ci	{ /* end of table */}
43662306a36Sopenharmony_ci};
43762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, dw_spi_mmio_of_match);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci#ifdef CONFIG_ACPI
44062306a36Sopenharmony_cistatic const struct acpi_device_id dw_spi_mmio_acpi_match[] = {
44162306a36Sopenharmony_ci	{"HISI0173", (kernel_ulong_t)dw_spi_pssi_init},
44262306a36Sopenharmony_ci	{},
44362306a36Sopenharmony_ci};
44462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, dw_spi_mmio_acpi_match);
44562306a36Sopenharmony_ci#endif
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic struct platform_driver dw_spi_mmio_driver = {
44862306a36Sopenharmony_ci	.probe		= dw_spi_mmio_probe,
44962306a36Sopenharmony_ci	.remove_new	= dw_spi_mmio_remove,
45062306a36Sopenharmony_ci	.driver		= {
45162306a36Sopenharmony_ci		.name	= DRIVER_NAME,
45262306a36Sopenharmony_ci		.of_match_table = dw_spi_mmio_of_match,
45362306a36Sopenharmony_ci		.acpi_match_table = ACPI_PTR(dw_spi_mmio_acpi_match),
45462306a36Sopenharmony_ci	},
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_cimodule_platform_driver(dw_spi_mmio_driver);
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ciMODULE_AUTHOR("Jean-Hugues Deschenes <jean-hugues.deschenes@octasic.com>");
45962306a36Sopenharmony_ciMODULE_DESCRIPTION("Memory-mapped I/O interface driver for DW SPI Core");
46062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
46162306a36Sopenharmony_ciMODULE_IMPORT_NS(SPI_DW_CORE);
462