162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * R9A06G032 Second CA7 enabler.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2018 Renesas Electronics Europe Limited
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Michel Pollet <michel.pollet@bp.renesas.com>, <buserror@gmail.com>
862306a36Sopenharmony_ci * Derived from actions,s500-smp
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci#include <linux/smp.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/*
1762306a36Sopenharmony_ci * The second CPU is parked in ROM at boot time. It requires waking it after
1862306a36Sopenharmony_ci * writing an address into the BOOTADDR register of sysctrl.
1962306a36Sopenharmony_ci *
2062306a36Sopenharmony_ci * So the default value of the "cpu-release-addr" corresponds to BOOTADDR...
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci * *However* the BOOTADDR register is not available when the kernel
2362306a36Sopenharmony_ci * starts in NONSEC mode.
2462306a36Sopenharmony_ci *
2562306a36Sopenharmony_ci * So for NONSEC mode, the bootloader re-parks the second CPU into a pen
2662306a36Sopenharmony_ci * in SRAM, and changes the "cpu-release-addr" of linux's DT to a SRAM address,
2762306a36Sopenharmony_ci * which is not restricted.
2862306a36Sopenharmony_ci */
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic void __iomem *cpu_bootaddr;
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(cpu_lock);
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic int
3562306a36Sopenharmony_cir9a06g032_smp_boot_secondary(unsigned int cpu,
3662306a36Sopenharmony_ci			     struct task_struct *idle)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	if (!cpu_bootaddr)
3962306a36Sopenharmony_ci		return -ENODEV;
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci	spin_lock(&cpu_lock);
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	writel(__pa_symbol(secondary_startup), cpu_bootaddr);
4462306a36Sopenharmony_ci	arch_send_wakeup_ipi_mask(cpumask_of(cpu));
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	spin_unlock(&cpu_lock);
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci	return 0;
4962306a36Sopenharmony_ci}
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic void __init r9a06g032_smp_prepare_cpus(unsigned int max_cpus)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	struct device_node *dn;
5462306a36Sopenharmony_ci	int ret = -EINVAL, dns;
5562306a36Sopenharmony_ci	u32 bootaddr;
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	dn = of_get_cpu_node(1, NULL);
5862306a36Sopenharmony_ci	if (!dn) {
5962306a36Sopenharmony_ci		pr_err("CPU#1: missing device tree node\n");
6062306a36Sopenharmony_ci		return;
6162306a36Sopenharmony_ci	}
6262306a36Sopenharmony_ci	/*
6362306a36Sopenharmony_ci	 * Determine the address from which the CPU is polling.
6462306a36Sopenharmony_ci	 * The bootloader *does* change this property.
6562306a36Sopenharmony_ci	 * Note: The property can be either 64 or 32 bits, so handle both cases
6662306a36Sopenharmony_ci	 */
6762306a36Sopenharmony_ci	if (of_find_property(dn, "cpu-release-addr", &dns)) {
6862306a36Sopenharmony_ci		if (dns == sizeof(u64)) {
6962306a36Sopenharmony_ci			u64 temp;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci			ret = of_property_read_u64(dn,
7262306a36Sopenharmony_ci						   "cpu-release-addr", &temp);
7362306a36Sopenharmony_ci			bootaddr = temp;
7462306a36Sopenharmony_ci		} else {
7562306a36Sopenharmony_ci			ret = of_property_read_u32(dn,
7662306a36Sopenharmony_ci						   "cpu-release-addr",
7762306a36Sopenharmony_ci						   &bootaddr);
7862306a36Sopenharmony_ci		}
7962306a36Sopenharmony_ci	}
8062306a36Sopenharmony_ci	of_node_put(dn);
8162306a36Sopenharmony_ci	if (ret) {
8262306a36Sopenharmony_ci		pr_err("CPU#1: invalid cpu-release-addr property\n");
8362306a36Sopenharmony_ci		return;
8462306a36Sopenharmony_ci	}
8562306a36Sopenharmony_ci	pr_info("CPU#1: cpu-release-addr %08x\n", bootaddr);
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	cpu_bootaddr = ioremap(bootaddr, sizeof(bootaddr));
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic const struct smp_operations r9a06g032_smp_ops __initconst = {
9162306a36Sopenharmony_ci	.smp_prepare_cpus = r9a06g032_smp_prepare_cpus,
9262306a36Sopenharmony_ci	.smp_boot_secondary = r9a06g032_smp_boot_secondary,
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ciCPU_METHOD_OF_DECLARE(r9a06g032_smp,
9662306a36Sopenharmony_ci		      "renesas,r9a06g032-smp", &r9a06g032_smp_ops);
97