162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2023 Renesas Electronics Corporation 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/delay.h> 762306a36Sopenharmony_ci#include <linux/gpio/driver.h> 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci#include <linux/reboot.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#define PWC_PWCRST 0x00 1262306a36Sopenharmony_ci#define PWC_PWCCKEN 0x04 1362306a36Sopenharmony_ci#define PWC_PWCCTL 0x50 1462306a36Sopenharmony_ci#define PWC_GPIO 0x80 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#define PWC_PWCRST_RSTSOFTAX 0x1 1762306a36Sopenharmony_ci#define PWC_PWCCKEN_ENGCKMAIN 0x1 1862306a36Sopenharmony_ci#define PWC_PWCCTL_PWOFF 0x1 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistruct rzv2m_pwc_priv { 2162306a36Sopenharmony_ci void __iomem *base; 2262306a36Sopenharmony_ci struct device *dev; 2362306a36Sopenharmony_ci struct gpio_chip gp; 2462306a36Sopenharmony_ci DECLARE_BITMAP(ch_en_bits, 2); 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistatic void rzv2m_pwc_gpio_set(struct gpio_chip *chip, unsigned int offset, 2862306a36Sopenharmony_ci int value) 2962306a36Sopenharmony_ci{ 3062306a36Sopenharmony_ci struct rzv2m_pwc_priv *priv = gpiochip_get_data(chip); 3162306a36Sopenharmony_ci u32 reg; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci /* BIT 16 enables write to BIT 0, and BIT 17 enables write to BIT 1 */ 3462306a36Sopenharmony_ci reg = BIT(offset + 16); 3562306a36Sopenharmony_ci if (value) 3662306a36Sopenharmony_ci reg |= BIT(offset); 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci writel(reg, priv->base + PWC_GPIO); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci assign_bit(offset, priv->ch_en_bits, value); 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic int rzv2m_pwc_gpio_get(struct gpio_chip *chip, unsigned int offset) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci struct rzv2m_pwc_priv *priv = gpiochip_get_data(chip); 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci return test_bit(offset, priv->ch_en_bits); 4862306a36Sopenharmony_ci} 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic int rzv2m_pwc_gpio_direction_output(struct gpio_chip *gc, 5162306a36Sopenharmony_ci unsigned int nr, int value) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci if (nr > 1) 5462306a36Sopenharmony_ci return -EINVAL; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci rzv2m_pwc_gpio_set(gc, nr, value); 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci return 0; 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic const struct gpio_chip rzv2m_pwc_gc = { 6262306a36Sopenharmony_ci .label = "gpio_rzv2m_pwc", 6362306a36Sopenharmony_ci .owner = THIS_MODULE, 6462306a36Sopenharmony_ci .get = rzv2m_pwc_gpio_get, 6562306a36Sopenharmony_ci .set = rzv2m_pwc_gpio_set, 6662306a36Sopenharmony_ci .direction_output = rzv2m_pwc_gpio_direction_output, 6762306a36Sopenharmony_ci .can_sleep = false, 6862306a36Sopenharmony_ci .ngpio = 2, 6962306a36Sopenharmony_ci .base = -1, 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic int rzv2m_pwc_poweroff(struct sys_off_data *data) 7362306a36Sopenharmony_ci{ 7462306a36Sopenharmony_ci struct rzv2m_pwc_priv *priv = data->cb_data; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci writel(PWC_PWCRST_RSTSOFTAX, priv->base + PWC_PWCRST); 7762306a36Sopenharmony_ci writel(PWC_PWCCKEN_ENGCKMAIN, priv->base + PWC_PWCCKEN); 7862306a36Sopenharmony_ci writel(PWC_PWCCTL_PWOFF, priv->base + PWC_PWCCTL); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci mdelay(150); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci dev_err(priv->dev, "Failed to power off the system"); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci return NOTIFY_DONE; 8562306a36Sopenharmony_ci} 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic int rzv2m_pwc_probe(struct platform_device *pdev) 8862306a36Sopenharmony_ci{ 8962306a36Sopenharmony_ci struct rzv2m_pwc_priv *priv; 9062306a36Sopenharmony_ci int ret; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 9362306a36Sopenharmony_ci if (!priv) 9462306a36Sopenharmony_ci return -ENOMEM; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci priv->base = devm_platform_ioremap_resource(pdev, 0); 9762306a36Sopenharmony_ci if (IS_ERR(priv->base)) 9862306a36Sopenharmony_ci return PTR_ERR(priv->base); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* 10162306a36Sopenharmony_ci * The register used by this driver cannot be read, therefore set the 10262306a36Sopenharmony_ci * outputs to their default values and initialize priv->ch_en_bits 10362306a36Sopenharmony_ci * accordingly. BIT 16 enables write to BIT 0, BIT 17 enables write to 10462306a36Sopenharmony_ci * BIT 1, and the default value of both BIT 0 and BIT 1 is 0. 10562306a36Sopenharmony_ci */ 10662306a36Sopenharmony_ci writel(BIT(17) | BIT(16), priv->base + PWC_GPIO); 10762306a36Sopenharmony_ci bitmap_zero(priv->ch_en_bits, 2); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci priv->gp = rzv2m_pwc_gc; 11062306a36Sopenharmony_ci priv->gp.parent = pdev->dev.parent; 11162306a36Sopenharmony_ci priv->gp.fwnode = dev_fwnode(&pdev->dev); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ret = devm_gpiochip_add_data(&pdev->dev, &priv->gp, priv); 11462306a36Sopenharmony_ci if (ret) 11562306a36Sopenharmony_ci return ret; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci if (device_property_read_bool(&pdev->dev, "renesas,rzv2m-pwc-power")) 11862306a36Sopenharmony_ci ret = devm_register_power_off_handler(&pdev->dev, 11962306a36Sopenharmony_ci rzv2m_pwc_poweroff, priv); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci return ret; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct of_device_id rzv2m_pwc_of_match[] = { 12562306a36Sopenharmony_ci { .compatible = "renesas,rzv2m-pwc" }, 12662306a36Sopenharmony_ci { /* sentinel */ } 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rzv2m_pwc_of_match); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic struct platform_driver rzv2m_pwc_driver = { 13162306a36Sopenharmony_ci .probe = rzv2m_pwc_probe, 13262306a36Sopenharmony_ci .driver = { 13362306a36Sopenharmony_ci .name = "rzv2m_pwc", 13462306a36Sopenharmony_ci .of_match_table = rzv2m_pwc_of_match, 13562306a36Sopenharmony_ci }, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_cimodule_platform_driver(rzv2m_pwc_driver); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 14062306a36Sopenharmony_ciMODULE_AUTHOR("Fabrizio Castro <castro.fabrizio.jz@renesas.com>"); 14162306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas RZ/V2M PWC driver"); 142