162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Qualcomm ICE (Inline Crypto Engine) support. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2013-2019, The Linux Foundation. All rights reserved. 662306a36Sopenharmony_ci * Copyright (c) 2019, Google LLC 762306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/bitfield.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/delay.h> 1362306a36Sopenharmony_ci#include <linux/iopoll.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/of_platform.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <linux/firmware/qcom/qcom_scm.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include <soc/qcom/ice.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define AES_256_XTS_KEY_SIZE 64 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* QCOM ICE registers */ 2562306a36Sopenharmony_ci#define QCOM_ICE_REG_VERSION 0x0008 2662306a36Sopenharmony_ci#define QCOM_ICE_REG_FUSE_SETTING 0x0010 2762306a36Sopenharmony_ci#define QCOM_ICE_REG_BIST_STATUS 0x0070 2862306a36Sopenharmony_ci#define QCOM_ICE_REG_ADVANCED_CONTROL 0x1000 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci/* BIST ("built-in self-test") status flags */ 3162306a36Sopenharmony_ci#define QCOM_ICE_BIST_STATUS_MASK GENMASK(31, 28) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define QCOM_ICE_FUSE_SETTING_MASK 0x1 3462306a36Sopenharmony_ci#define QCOM_ICE_FORCE_HW_KEY0_SETTING_MASK 0x2 3562306a36Sopenharmony_ci#define QCOM_ICE_FORCE_HW_KEY1_SETTING_MASK 0x4 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define qcom_ice_writel(engine, val, reg) \ 3862306a36Sopenharmony_ci writel((val), (engine)->base + (reg)) 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define qcom_ice_readl(engine, reg) \ 4162306a36Sopenharmony_ci readl((engine)->base + (reg)) 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistruct qcom_ice { 4462306a36Sopenharmony_ci struct device *dev; 4562306a36Sopenharmony_ci void __iomem *base; 4662306a36Sopenharmony_ci struct device_link *link; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci struct clk *core_clk; 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic bool qcom_ice_check_supported(struct qcom_ice *ice) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci u32 regval = qcom_ice_readl(ice, QCOM_ICE_REG_VERSION); 5462306a36Sopenharmony_ci struct device *dev = ice->dev; 5562306a36Sopenharmony_ci int major = FIELD_GET(GENMASK(31, 24), regval); 5662306a36Sopenharmony_ci int minor = FIELD_GET(GENMASK(23, 16), regval); 5762306a36Sopenharmony_ci int step = FIELD_GET(GENMASK(15, 0), regval); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci /* For now this driver only supports ICE version 3 and 4. */ 6062306a36Sopenharmony_ci if (major != 3 && major != 4) { 6162306a36Sopenharmony_ci dev_warn(dev, "Unsupported ICE version: v%d.%d.%d\n", 6262306a36Sopenharmony_ci major, minor, step); 6362306a36Sopenharmony_ci return false; 6462306a36Sopenharmony_ci } 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci dev_info(dev, "Found QC Inline Crypto Engine (ICE) v%d.%d.%d\n", 6762306a36Sopenharmony_ci major, minor, step); 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* If fuses are blown, ICE might not work in the standard way. */ 7062306a36Sopenharmony_ci regval = qcom_ice_readl(ice, QCOM_ICE_REG_FUSE_SETTING); 7162306a36Sopenharmony_ci if (regval & (QCOM_ICE_FUSE_SETTING_MASK | 7262306a36Sopenharmony_ci QCOM_ICE_FORCE_HW_KEY0_SETTING_MASK | 7362306a36Sopenharmony_ci QCOM_ICE_FORCE_HW_KEY1_SETTING_MASK)) { 7462306a36Sopenharmony_ci dev_warn(dev, "Fuses are blown; ICE is unusable!\n"); 7562306a36Sopenharmony_ci return false; 7662306a36Sopenharmony_ci } 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci return true; 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic void qcom_ice_low_power_mode_enable(struct qcom_ice *ice) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci u32 regval; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci regval = qcom_ice_readl(ice, QCOM_ICE_REG_ADVANCED_CONTROL); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci /* Enable low power mode sequence */ 8862306a36Sopenharmony_ci regval |= 0x7000; 8962306a36Sopenharmony_ci qcom_ice_writel(ice, regval, QCOM_ICE_REG_ADVANCED_CONTROL); 9062306a36Sopenharmony_ci} 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic void qcom_ice_optimization_enable(struct qcom_ice *ice) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci u32 regval; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* ICE Optimizations Enable Sequence */ 9762306a36Sopenharmony_ci regval = qcom_ice_readl(ice, QCOM_ICE_REG_ADVANCED_CONTROL); 9862306a36Sopenharmony_ci regval |= 0xd807100; 9962306a36Sopenharmony_ci /* ICE HPG requires delay before writing */ 10062306a36Sopenharmony_ci udelay(5); 10162306a36Sopenharmony_ci qcom_ice_writel(ice, regval, QCOM_ICE_REG_ADVANCED_CONTROL); 10262306a36Sopenharmony_ci udelay(5); 10362306a36Sopenharmony_ci} 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* 10662306a36Sopenharmony_ci * Wait until the ICE BIST (built-in self-test) has completed. 10762306a36Sopenharmony_ci * 10862306a36Sopenharmony_ci * This may be necessary before ICE can be used. 10962306a36Sopenharmony_ci * Note that we don't really care whether the BIST passed or failed; 11062306a36Sopenharmony_ci * we really just want to make sure that it isn't still running. This is 11162306a36Sopenharmony_ci * because (a) the BIST is a FIPS compliance thing that never fails in 11262306a36Sopenharmony_ci * practice, (b) ICE is documented to reject crypto requests if the BIST 11362306a36Sopenharmony_ci * fails, so we needn't do it in software too, and (c) properly testing 11462306a36Sopenharmony_ci * storage encryption requires testing the full storage stack anyway, 11562306a36Sopenharmony_ci * and not relying on hardware-level self-tests. 11662306a36Sopenharmony_ci */ 11762306a36Sopenharmony_cistatic int qcom_ice_wait_bist_status(struct qcom_ice *ice) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci u32 regval; 12062306a36Sopenharmony_ci int err; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci err = readl_poll_timeout(ice->base + QCOM_ICE_REG_BIST_STATUS, 12362306a36Sopenharmony_ci regval, !(regval & QCOM_ICE_BIST_STATUS_MASK), 12462306a36Sopenharmony_ci 50, 5000); 12562306a36Sopenharmony_ci if (err) 12662306a36Sopenharmony_ci dev_err(ice->dev, "Timed out waiting for ICE self-test to complete\n"); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci return err; 12962306a36Sopenharmony_ci} 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ciint qcom_ice_enable(struct qcom_ice *ice) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci qcom_ice_low_power_mode_enable(ice); 13462306a36Sopenharmony_ci qcom_ice_optimization_enable(ice); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci return qcom_ice_wait_bist_status(ice); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(qcom_ice_enable); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ciint qcom_ice_resume(struct qcom_ice *ice) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct device *dev = ice->dev; 14362306a36Sopenharmony_ci int err; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci err = clk_prepare_enable(ice->core_clk); 14662306a36Sopenharmony_ci if (err) { 14762306a36Sopenharmony_ci dev_err(dev, "failed to enable core clock (%d)\n", 14862306a36Sopenharmony_ci err); 14962306a36Sopenharmony_ci return err; 15062306a36Sopenharmony_ci } 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci return qcom_ice_wait_bist_status(ice); 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(qcom_ice_resume); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ciint qcom_ice_suspend(struct qcom_ice *ice) 15762306a36Sopenharmony_ci{ 15862306a36Sopenharmony_ci clk_disable_unprepare(ice->core_clk); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return 0; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(qcom_ice_suspend); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ciint qcom_ice_program_key(struct qcom_ice *ice, 16562306a36Sopenharmony_ci u8 algorithm_id, u8 key_size, 16662306a36Sopenharmony_ci const u8 crypto_key[], u8 data_unit_size, 16762306a36Sopenharmony_ci int slot) 16862306a36Sopenharmony_ci{ 16962306a36Sopenharmony_ci struct device *dev = ice->dev; 17062306a36Sopenharmony_ci union { 17162306a36Sopenharmony_ci u8 bytes[AES_256_XTS_KEY_SIZE]; 17262306a36Sopenharmony_ci u32 words[AES_256_XTS_KEY_SIZE / sizeof(u32)]; 17362306a36Sopenharmony_ci } key; 17462306a36Sopenharmony_ci int i; 17562306a36Sopenharmony_ci int err; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci /* Only AES-256-XTS has been tested so far. */ 17862306a36Sopenharmony_ci if (algorithm_id != QCOM_ICE_CRYPTO_ALG_AES_XTS || 17962306a36Sopenharmony_ci key_size != QCOM_ICE_CRYPTO_KEY_SIZE_256) { 18062306a36Sopenharmony_ci dev_err_ratelimited(dev, 18162306a36Sopenharmony_ci "Unhandled crypto capability; algorithm_id=%d, key_size=%d\n", 18262306a36Sopenharmony_ci algorithm_id, key_size); 18362306a36Sopenharmony_ci return -EINVAL; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci memcpy(key.bytes, crypto_key, AES_256_XTS_KEY_SIZE); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* The SCM call requires that the key words are encoded in big endian */ 18962306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(key.words); i++) 19062306a36Sopenharmony_ci __cpu_to_be32s(&key.words[i]); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci err = qcom_scm_ice_set_key(slot, key.bytes, AES_256_XTS_KEY_SIZE, 19362306a36Sopenharmony_ci QCOM_SCM_ICE_CIPHER_AES_256_XTS, 19462306a36Sopenharmony_ci data_unit_size); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci memzero_explicit(&key, sizeof(key)); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci return err; 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(qcom_ice_program_key); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ciint qcom_ice_evict_key(struct qcom_ice *ice, int slot) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci return qcom_scm_ice_invalidate_key(slot); 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(qcom_ice_evict_key); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic struct qcom_ice *qcom_ice_create(struct device *dev, 20962306a36Sopenharmony_ci void __iomem *base) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci struct qcom_ice *engine; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci if (!qcom_scm_is_available()) 21462306a36Sopenharmony_ci return ERR_PTR(-EPROBE_DEFER); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci if (!qcom_scm_ice_available()) { 21762306a36Sopenharmony_ci dev_warn(dev, "ICE SCM interface not found\n"); 21862306a36Sopenharmony_ci return NULL; 21962306a36Sopenharmony_ci } 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci engine = devm_kzalloc(dev, sizeof(*engine), GFP_KERNEL); 22262306a36Sopenharmony_ci if (!engine) 22362306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci engine->dev = dev; 22662306a36Sopenharmony_ci engine->base = base; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci /* 22962306a36Sopenharmony_ci * Legacy DT binding uses different clk names for each consumer, 23062306a36Sopenharmony_ci * so lets try those first. If none of those are a match, it means 23162306a36Sopenharmony_ci * the we only have one clock and it is part of the dedicated DT node. 23262306a36Sopenharmony_ci * Also, enable the clock before we check what HW version the driver 23362306a36Sopenharmony_ci * supports. 23462306a36Sopenharmony_ci */ 23562306a36Sopenharmony_ci engine->core_clk = devm_clk_get_optional_enabled(dev, "ice_core_clk"); 23662306a36Sopenharmony_ci if (!engine->core_clk) 23762306a36Sopenharmony_ci engine->core_clk = devm_clk_get_optional_enabled(dev, "ice"); 23862306a36Sopenharmony_ci if (!engine->core_clk) 23962306a36Sopenharmony_ci engine->core_clk = devm_clk_get_enabled(dev, NULL); 24062306a36Sopenharmony_ci if (IS_ERR(engine->core_clk)) 24162306a36Sopenharmony_ci return ERR_CAST(engine->core_clk); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci if (!qcom_ice_check_supported(engine)) 24462306a36Sopenharmony_ci return ERR_PTR(-EOPNOTSUPP); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci dev_dbg(dev, "Registered Qualcomm Inline Crypto Engine\n"); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci return engine; 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci/** 25262306a36Sopenharmony_ci * of_qcom_ice_get() - get an ICE instance from a DT node 25362306a36Sopenharmony_ci * @dev: device pointer for the consumer device 25462306a36Sopenharmony_ci * 25562306a36Sopenharmony_ci * This function will provide an ICE instance either by creating one for the 25662306a36Sopenharmony_ci * consumer device if its DT node provides the 'ice' reg range and the 'ice' 25762306a36Sopenharmony_ci * clock (for legacy DT style). On the other hand, if consumer provides a 25862306a36Sopenharmony_ci * phandle via 'qcom,ice' property to an ICE DT, the ICE instance will already 25962306a36Sopenharmony_ci * be created and so this function will return that instead. 26062306a36Sopenharmony_ci * 26162306a36Sopenharmony_ci * Return: ICE pointer on success, NULL if there is no ICE data provided by the 26262306a36Sopenharmony_ci * consumer or ERR_PTR() on error. 26362306a36Sopenharmony_ci */ 26462306a36Sopenharmony_cistruct qcom_ice *of_qcom_ice_get(struct device *dev) 26562306a36Sopenharmony_ci{ 26662306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 26762306a36Sopenharmony_ci struct qcom_ice *ice; 26862306a36Sopenharmony_ci struct device_node *node; 26962306a36Sopenharmony_ci struct resource *res; 27062306a36Sopenharmony_ci void __iomem *base; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci if (!dev || !dev->of_node) 27362306a36Sopenharmony_ci return ERR_PTR(-ENODEV); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci /* 27662306a36Sopenharmony_ci * In order to support legacy style devicetree bindings, we need 27762306a36Sopenharmony_ci * to create the ICE instance using the consumer device and the reg 27862306a36Sopenharmony_ci * range called 'ice' it provides. 27962306a36Sopenharmony_ci */ 28062306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ice"); 28162306a36Sopenharmony_ci if (res) { 28262306a36Sopenharmony_ci base = devm_ioremap_resource(&pdev->dev, res); 28362306a36Sopenharmony_ci if (IS_ERR(base)) 28462306a36Sopenharmony_ci return ERR_CAST(base); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci /* create ICE instance using consumer dev */ 28762306a36Sopenharmony_ci return qcom_ice_create(&pdev->dev, base); 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci /* 29162306a36Sopenharmony_ci * If the consumer node does not provider an 'ice' reg range 29262306a36Sopenharmony_ci * (legacy DT binding), then it must at least provide a phandle 29362306a36Sopenharmony_ci * to the ICE devicetree node, otherwise ICE is not supported. 29462306a36Sopenharmony_ci */ 29562306a36Sopenharmony_ci node = of_parse_phandle(dev->of_node, "qcom,ice", 0); 29662306a36Sopenharmony_ci if (!node) 29762306a36Sopenharmony_ci return NULL; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci pdev = of_find_device_by_node(node); 30062306a36Sopenharmony_ci if (!pdev) { 30162306a36Sopenharmony_ci dev_err(dev, "Cannot find device node %s\n", node->name); 30262306a36Sopenharmony_ci ice = ERR_PTR(-EPROBE_DEFER); 30362306a36Sopenharmony_ci goto out; 30462306a36Sopenharmony_ci } 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci ice = platform_get_drvdata(pdev); 30762306a36Sopenharmony_ci if (!ice) { 30862306a36Sopenharmony_ci dev_err(dev, "Cannot get ice instance from %s\n", 30962306a36Sopenharmony_ci dev_name(&pdev->dev)); 31062306a36Sopenharmony_ci platform_device_put(pdev); 31162306a36Sopenharmony_ci ice = ERR_PTR(-EPROBE_DEFER); 31262306a36Sopenharmony_ci goto out; 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci ice->link = device_link_add(dev, &pdev->dev, DL_FLAG_AUTOREMOVE_SUPPLIER); 31662306a36Sopenharmony_ci if (!ice->link) { 31762306a36Sopenharmony_ci dev_err(&pdev->dev, 31862306a36Sopenharmony_ci "Failed to create device link to consumer %s\n", 31962306a36Sopenharmony_ci dev_name(dev)); 32062306a36Sopenharmony_ci platform_device_put(pdev); 32162306a36Sopenharmony_ci ice = ERR_PTR(-EINVAL); 32262306a36Sopenharmony_ci } 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ciout: 32562306a36Sopenharmony_ci of_node_put(node); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci return ice; 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(of_qcom_ice_get); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic int qcom_ice_probe(struct platform_device *pdev) 33262306a36Sopenharmony_ci{ 33362306a36Sopenharmony_ci struct qcom_ice *engine; 33462306a36Sopenharmony_ci void __iomem *base; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 33762306a36Sopenharmony_ci if (IS_ERR(base)) { 33862306a36Sopenharmony_ci dev_warn(&pdev->dev, "ICE registers not found\n"); 33962306a36Sopenharmony_ci return PTR_ERR(base); 34062306a36Sopenharmony_ci } 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci engine = qcom_ice_create(&pdev->dev, base); 34362306a36Sopenharmony_ci if (IS_ERR(engine)) 34462306a36Sopenharmony_ci return PTR_ERR(engine); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci platform_set_drvdata(pdev, engine); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci return 0; 34962306a36Sopenharmony_ci} 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic const struct of_device_id qcom_ice_of_match_table[] = { 35262306a36Sopenharmony_ci { .compatible = "qcom,inline-crypto-engine" }, 35362306a36Sopenharmony_ci { }, 35462306a36Sopenharmony_ci}; 35562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_ice_of_match_table); 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic struct platform_driver qcom_ice_driver = { 35862306a36Sopenharmony_ci .probe = qcom_ice_probe, 35962306a36Sopenharmony_ci .driver = { 36062306a36Sopenharmony_ci .name = "qcom-ice", 36162306a36Sopenharmony_ci .of_match_table = qcom_ice_of_match_table, 36262306a36Sopenharmony_ci }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cimodule_platform_driver(qcom_ice_driver); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm Inline Crypto Engine driver"); 36862306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 369