162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014 MediaTek Inc. 462306a36Sopenharmony_ci * Author: James Liao <jamesjj.liao@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/delay.h> 862306a36Sopenharmony_ci#include <linux/device.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/reset-controller.h> 1462306a36Sopenharmony_ci#include <linux/soc/mediatek/mtk-mmsys.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "mtk-mmsys.h" 1762306a36Sopenharmony_ci#include "mt8167-mmsys.h" 1862306a36Sopenharmony_ci#include "mt8173-mmsys.h" 1962306a36Sopenharmony_ci#include "mt8183-mmsys.h" 2062306a36Sopenharmony_ci#include "mt8186-mmsys.h" 2162306a36Sopenharmony_ci#include "mt8188-mmsys.h" 2262306a36Sopenharmony_ci#include "mt8192-mmsys.h" 2362306a36Sopenharmony_ci#include "mt8195-mmsys.h" 2462306a36Sopenharmony_ci#include "mt8365-mmsys.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define MMSYS_SW_RESET_PER_REG 32 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = { 2962306a36Sopenharmony_ci .clk_driver = "clk-mt2701-mm", 3062306a36Sopenharmony_ci .routes = mmsys_default_routing_table, 3162306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_default_routing_table), 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt2712_mmsys_driver_data = { 3562306a36Sopenharmony_ci .clk_driver = "clk-mt2712-mm", 3662306a36Sopenharmony_ci .routes = mmsys_default_routing_table, 3762306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_default_routing_table), 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt6779_mmsys_driver_data = { 4162306a36Sopenharmony_ci .clk_driver = "clk-mt6779-mm", 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt6795_mmsys_driver_data = { 4562306a36Sopenharmony_ci .clk_driver = "clk-mt6795-mm", 4662306a36Sopenharmony_ci .routes = mt8173_mmsys_routing_table, 4762306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table), 4862306a36Sopenharmony_ci .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B, 4962306a36Sopenharmony_ci .num_resets = 64, 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt6797_mmsys_driver_data = { 5362306a36Sopenharmony_ci .clk_driver = "clk-mt6797-mm", 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8167_mmsys_driver_data = { 5762306a36Sopenharmony_ci .clk_driver = "clk-mt8167-mm", 5862306a36Sopenharmony_ci .routes = mt8167_mmsys_routing_table, 5962306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mt8167_mmsys_routing_table), 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8173_mmsys_driver_data = { 6362306a36Sopenharmony_ci .clk_driver = "clk-mt8173-mm", 6462306a36Sopenharmony_ci .routes = mt8173_mmsys_routing_table, 6562306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table), 6662306a36Sopenharmony_ci .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B, 6762306a36Sopenharmony_ci .num_resets = 64, 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8183_mmsys_driver_data = { 7162306a36Sopenharmony_ci .clk_driver = "clk-mt8183-mm", 7262306a36Sopenharmony_ci .routes = mmsys_mt8183_routing_table, 7362306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8183_routing_table), 7462306a36Sopenharmony_ci .sw0_rst_offset = MT8183_MMSYS_SW0_RST_B, 7562306a36Sopenharmony_ci .num_resets = 32, 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8186_mmsys_driver_data = { 7962306a36Sopenharmony_ci .clk_driver = "clk-mt8186-mm", 8062306a36Sopenharmony_ci .routes = mmsys_mt8186_routing_table, 8162306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8186_routing_table), 8262306a36Sopenharmony_ci .sw0_rst_offset = MT8186_MMSYS_SW0_RST_B, 8362306a36Sopenharmony_ci .num_resets = 32, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8188_vdosys0_driver_data = { 8762306a36Sopenharmony_ci .clk_driver = "clk-mt8188-vdo0", 8862306a36Sopenharmony_ci .routes = mmsys_mt8188_routing_table, 8962306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8188_routing_table), 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8192_mmsys_driver_data = { 9362306a36Sopenharmony_ci .clk_driver = "clk-mt8192-mm", 9462306a36Sopenharmony_ci .routes = mmsys_mt8192_routing_table, 9562306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8192_routing_table), 9662306a36Sopenharmony_ci .sw0_rst_offset = MT8186_MMSYS_SW0_RST_B, 9762306a36Sopenharmony_ci .num_resets = 32, 9862306a36Sopenharmony_ci}; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8195_vdosys0_driver_data = { 10162306a36Sopenharmony_ci .clk_driver = "clk-mt8195-vdo0", 10262306a36Sopenharmony_ci .routes = mmsys_mt8195_routing_table, 10362306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8195_routing_table), 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8195_vdosys1_driver_data = { 10762306a36Sopenharmony_ci .clk_driver = "clk-mt8195-vdo1", 10862306a36Sopenharmony_ci .routes = mmsys_mt8195_vdo1_routing_table, 10962306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mmsys_mt8195_vdo1_routing_table), 11062306a36Sopenharmony_ci .sw0_rst_offset = MT8195_VDO1_SW0_RST_B, 11162306a36Sopenharmony_ci .num_resets = 64, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8195_vppsys0_driver_data = { 11562306a36Sopenharmony_ci .clk_driver = "clk-mt8195-vpp0", 11662306a36Sopenharmony_ci .is_vppsys = true, 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8195_vppsys1_driver_data = { 12062306a36Sopenharmony_ci .clk_driver = "clk-mt8195-vpp1", 12162306a36Sopenharmony_ci .is_vppsys = true, 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct mtk_mmsys_driver_data mt8365_mmsys_driver_data = { 12562306a36Sopenharmony_ci .clk_driver = "clk-mt8365-mm", 12662306a36Sopenharmony_ci .routes = mt8365_mmsys_routing_table, 12762306a36Sopenharmony_ci .num_routes = ARRAY_SIZE(mt8365_mmsys_routing_table), 12862306a36Sopenharmony_ci}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistruct mtk_mmsys { 13162306a36Sopenharmony_ci void __iomem *regs; 13262306a36Sopenharmony_ci const struct mtk_mmsys_driver_data *data; 13362306a36Sopenharmony_ci struct platform_device *clks_pdev; 13462306a36Sopenharmony_ci struct platform_device *drm_pdev; 13562306a36Sopenharmony_ci spinlock_t lock; /* protects mmsys_sw_rst_b reg */ 13662306a36Sopenharmony_ci struct reset_controller_dev rcdev; 13762306a36Sopenharmony_ci struct cmdq_client_reg cmdq_base; 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic void mtk_mmsys_update_bits(struct mtk_mmsys *mmsys, u32 offset, u32 mask, u32 val, 14162306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci int ret; 14462306a36Sopenharmony_ci u32 tmp; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci if (mmsys->cmdq_base.size && cmdq_pkt) { 14762306a36Sopenharmony_ci ret = cmdq_pkt_write_mask(cmdq_pkt, mmsys->cmdq_base.subsys, 14862306a36Sopenharmony_ci mmsys->cmdq_base.offset + offset, val, 14962306a36Sopenharmony_ci mask); 15062306a36Sopenharmony_ci if (ret) 15162306a36Sopenharmony_ci pr_debug("CMDQ unavailable: using CPU write\n"); 15262306a36Sopenharmony_ci else 15362306a36Sopenharmony_ci return; 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci tmp = readl_relaxed(mmsys->regs + offset); 15662306a36Sopenharmony_ci tmp = (tmp & ~mask) | (val & mask); 15762306a36Sopenharmony_ci writel_relaxed(tmp, mmsys->regs + offset); 15862306a36Sopenharmony_ci} 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_civoid mtk_mmsys_ddp_connect(struct device *dev, 16162306a36Sopenharmony_ci enum mtk_ddp_comp_id cur, 16262306a36Sopenharmony_ci enum mtk_ddp_comp_id next) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci struct mtk_mmsys *mmsys = dev_get_drvdata(dev); 16562306a36Sopenharmony_ci const struct mtk_mmsys_routes *routes = mmsys->data->routes; 16662306a36Sopenharmony_ci int i; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci for (i = 0; i < mmsys->data->num_routes; i++) 16962306a36Sopenharmony_ci if (cur == routes[i].from_comp && next == routes[i].to_comp) 17062306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask, 17162306a36Sopenharmony_ci routes[i].val, NULL); 17262306a36Sopenharmony_ci} 17362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_ddp_connect); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_civoid mtk_mmsys_ddp_disconnect(struct device *dev, 17662306a36Sopenharmony_ci enum mtk_ddp_comp_id cur, 17762306a36Sopenharmony_ci enum mtk_ddp_comp_id next) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci struct mtk_mmsys *mmsys = dev_get_drvdata(dev); 18062306a36Sopenharmony_ci const struct mtk_mmsys_routes *routes = mmsys->data->routes; 18162306a36Sopenharmony_ci int i; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci for (i = 0; i < mmsys->data->num_routes; i++) 18462306a36Sopenharmony_ci if (cur == routes[i].from_comp && next == routes[i].to_comp) 18562306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask, 0, NULL); 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_ddp_disconnect); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_civoid mtk_mmsys_merge_async_config(struct device *dev, int idx, int width, int height, 19062306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MERGE0_ASYNC_CFG_WD + 0x10 * idx, 19362306a36Sopenharmony_ci ~0, height << 16 | width, cmdq_pkt); 19462306a36Sopenharmony_ci} 19562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_merge_async_config); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_civoid mtk_mmsys_hdr_config(struct device *dev, int be_width, int be_height, 19862306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 19962306a36Sopenharmony_ci{ 20062306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_HDRBE_ASYNC_CFG_WD, ~0, 20162306a36Sopenharmony_ci be_height << 16 | be_width, cmdq_pkt); 20262306a36Sopenharmony_ci} 20362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_hdr_config); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_civoid mtk_mmsys_mixer_in_config(struct device *dev, int idx, bool alpha_sel, u16 alpha, 20662306a36Sopenharmony_ci u8 mode, u32 biwidth, struct cmdq_pkt *cmdq_pkt) 20762306a36Sopenharmony_ci{ 20862306a36Sopenharmony_ci struct mtk_mmsys *mmsys = dev_get_drvdata(dev); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_ALPHA + (idx - 1) * 4, ~0, 21162306a36Sopenharmony_ci alpha << 16 | alpha, cmdq_pkt); 21262306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8195_VDO1_HDR_TOP_CFG, BIT(19 + idx), 21362306a36Sopenharmony_ci alpha_sel << (19 + idx), cmdq_pkt); 21462306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4, 21562306a36Sopenharmony_ci GENMASK(31, 16) | GENMASK(1, 0), biwidth << 16 | mode, cmdq_pkt); 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_config); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_civoid mtk_mmsys_mixer_in_channel_swap(struct device *dev, int idx, bool channel_swap, 22062306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4, 22362306a36Sopenharmony_ci BIT(4), channel_swap << 4, cmdq_pkt); 22462306a36Sopenharmony_ci} 22562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_channel_swap); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_civoid mtk_mmsys_ddp_dpi_fmt_config(struct device *dev, u32 val) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci struct mtk_mmsys *mmsys = dev_get_drvdata(dev); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci switch (val) { 23262306a36Sopenharmony_ci case MTK_DPI_RGB888_SDR_CON: 23362306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT, 23462306a36Sopenharmony_ci MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_SDR_CON, NULL); 23562306a36Sopenharmony_ci break; 23662306a36Sopenharmony_ci case MTK_DPI_RGB565_SDR_CON: 23762306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT, 23862306a36Sopenharmony_ci MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_SDR_CON, NULL); 23962306a36Sopenharmony_ci break; 24062306a36Sopenharmony_ci case MTK_DPI_RGB565_DDR_CON: 24162306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT, 24262306a36Sopenharmony_ci MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_DDR_CON, NULL); 24362306a36Sopenharmony_ci break; 24462306a36Sopenharmony_ci case MTK_DPI_RGB888_DDR_CON: 24562306a36Sopenharmony_ci default: 24662306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT, 24762306a36Sopenharmony_ci MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_DDR_CON, NULL); 24862306a36Sopenharmony_ci break; 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_ddp_dpi_fmt_config); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_civoid mtk_mmsys_vpp_rsz_merge_config(struct device *dev, u32 id, bool enable, 25462306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 25562306a36Sopenharmony_ci{ 25662306a36Sopenharmony_ci u32 reg; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci switch (id) { 25962306a36Sopenharmony_ci case 2: 26062306a36Sopenharmony_ci reg = MT8195_SVPP2_BUF_BF_RSZ_SWITCH; 26162306a36Sopenharmony_ci break; 26262306a36Sopenharmony_ci case 3: 26362306a36Sopenharmony_ci reg = MT8195_SVPP3_BUF_BF_RSZ_SWITCH; 26462306a36Sopenharmony_ci break; 26562306a36Sopenharmony_ci default: 26662306a36Sopenharmony_ci dev_err(dev, "Invalid id %d\n", id); 26762306a36Sopenharmony_ci return; 26862306a36Sopenharmony_ci } 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), reg, ~0, enable, cmdq_pkt); 27162306a36Sopenharmony_ci} 27262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_merge_config); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_civoid mtk_mmsys_vpp_rsz_dcm_config(struct device *dev, bool enable, 27562306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci u32 client; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci client = MT8195_SVPP1_MDP_RSZ; 28062306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), 28162306a36Sopenharmony_ci MT8195_VPP1_HW_DCM_1ST_DIS0, client, 28262306a36Sopenharmony_ci ((enable) ? client : 0), cmdq_pkt); 28362306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), 28462306a36Sopenharmony_ci MT8195_VPP1_HW_DCM_2ND_DIS0, client, 28562306a36Sopenharmony_ci ((enable) ? client : 0), cmdq_pkt); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci client = MT8195_SVPP2_MDP_RSZ | MT8195_SVPP3_MDP_RSZ; 28862306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), 28962306a36Sopenharmony_ci MT8195_VPP1_HW_DCM_1ST_DIS1, client, 29062306a36Sopenharmony_ci ((enable) ? client : 0), cmdq_pkt); 29162306a36Sopenharmony_ci mtk_mmsys_update_bits(dev_get_drvdata(dev), 29262306a36Sopenharmony_ci MT8195_VPP1_HW_DCM_2ND_DIS1, client, 29362306a36Sopenharmony_ci ((enable) ? client : 0), cmdq_pkt); 29462306a36Sopenharmony_ci} 29562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_dcm_config); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic int mtk_mmsys_reset_update(struct reset_controller_dev *rcdev, unsigned long id, 29862306a36Sopenharmony_ci bool assert) 29962306a36Sopenharmony_ci{ 30062306a36Sopenharmony_ci struct mtk_mmsys *mmsys = container_of(rcdev, struct mtk_mmsys, rcdev); 30162306a36Sopenharmony_ci unsigned long flags; 30262306a36Sopenharmony_ci u32 offset; 30362306a36Sopenharmony_ci u32 reg; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci offset = (id / MMSYS_SW_RESET_PER_REG) * sizeof(u32); 30662306a36Sopenharmony_ci id = id % MMSYS_SW_RESET_PER_REG; 30762306a36Sopenharmony_ci reg = mmsys->data->sw0_rst_offset + offset; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci spin_lock_irqsave(&mmsys->lock, flags); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci if (assert) 31262306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, reg, BIT(id), 0, NULL); 31362306a36Sopenharmony_ci else 31462306a36Sopenharmony_ci mtk_mmsys_update_bits(mmsys, reg, BIT(id), BIT(id), NULL); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci spin_unlock_irqrestore(&mmsys->lock, flags); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci return 0; 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic int mtk_mmsys_reset_assert(struct reset_controller_dev *rcdev, unsigned long id) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci return mtk_mmsys_reset_update(rcdev, id, true); 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic int mtk_mmsys_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id) 32762306a36Sopenharmony_ci{ 32862306a36Sopenharmony_ci return mtk_mmsys_reset_update(rcdev, id, false); 32962306a36Sopenharmony_ci} 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic int mtk_mmsys_reset(struct reset_controller_dev *rcdev, unsigned long id) 33262306a36Sopenharmony_ci{ 33362306a36Sopenharmony_ci int ret; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci ret = mtk_mmsys_reset_assert(rcdev, id); 33662306a36Sopenharmony_ci if (ret) 33762306a36Sopenharmony_ci return ret; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci usleep_range(1000, 1100); 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci return mtk_mmsys_reset_deassert(rcdev, id); 34262306a36Sopenharmony_ci} 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_cistatic const struct reset_control_ops mtk_mmsys_reset_ops = { 34562306a36Sopenharmony_ci .assert = mtk_mmsys_reset_assert, 34662306a36Sopenharmony_ci .deassert = mtk_mmsys_reset_deassert, 34762306a36Sopenharmony_ci .reset = mtk_mmsys_reset, 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic int mtk_mmsys_probe(struct platform_device *pdev) 35162306a36Sopenharmony_ci{ 35262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 35362306a36Sopenharmony_ci struct platform_device *clks; 35462306a36Sopenharmony_ci struct platform_device *drm; 35562306a36Sopenharmony_ci struct mtk_mmsys *mmsys; 35662306a36Sopenharmony_ci int ret; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci mmsys = devm_kzalloc(dev, sizeof(*mmsys), GFP_KERNEL); 35962306a36Sopenharmony_ci if (!mmsys) 36062306a36Sopenharmony_ci return -ENOMEM; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci mmsys->regs = devm_platform_ioremap_resource(pdev, 0); 36362306a36Sopenharmony_ci if (IS_ERR(mmsys->regs)) { 36462306a36Sopenharmony_ci ret = PTR_ERR(mmsys->regs); 36562306a36Sopenharmony_ci dev_err(dev, "Failed to ioremap mmsys registers: %d\n", ret); 36662306a36Sopenharmony_ci return ret; 36762306a36Sopenharmony_ci } 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci mmsys->data = of_device_get_match_data(&pdev->dev); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci if (mmsys->data->num_resets > 0) { 37262306a36Sopenharmony_ci spin_lock_init(&mmsys->lock); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci mmsys->rcdev.owner = THIS_MODULE; 37562306a36Sopenharmony_ci mmsys->rcdev.nr_resets = mmsys->data->num_resets; 37662306a36Sopenharmony_ci mmsys->rcdev.ops = &mtk_mmsys_reset_ops; 37762306a36Sopenharmony_ci mmsys->rcdev.of_node = pdev->dev.of_node; 37862306a36Sopenharmony_ci ret = devm_reset_controller_register(&pdev->dev, &mmsys->rcdev); 37962306a36Sopenharmony_ci if (ret) { 38062306a36Sopenharmony_ci dev_err(&pdev->dev, "Couldn't register mmsys reset controller: %d\n", ret); 38162306a36Sopenharmony_ci return ret; 38262306a36Sopenharmony_ci } 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci /* CMDQ is optional */ 38662306a36Sopenharmony_ci ret = cmdq_dev_get_client_reg(dev, &mmsys->cmdq_base, 0); 38762306a36Sopenharmony_ci if (ret) 38862306a36Sopenharmony_ci dev_dbg(dev, "No mediatek,gce-client-reg!\n"); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci platform_set_drvdata(pdev, mmsys); 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci clks = platform_device_register_data(&pdev->dev, mmsys->data->clk_driver, 39362306a36Sopenharmony_ci PLATFORM_DEVID_AUTO, NULL, 0); 39462306a36Sopenharmony_ci if (IS_ERR(clks)) 39562306a36Sopenharmony_ci return PTR_ERR(clks); 39662306a36Sopenharmony_ci mmsys->clks_pdev = clks; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci if (mmsys->data->is_vppsys) 39962306a36Sopenharmony_ci goto out_probe_done; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci drm = platform_device_register_data(&pdev->dev, "mediatek-drm", 40262306a36Sopenharmony_ci PLATFORM_DEVID_AUTO, NULL, 0); 40362306a36Sopenharmony_ci if (IS_ERR(drm)) { 40462306a36Sopenharmony_ci platform_device_unregister(clks); 40562306a36Sopenharmony_ci return PTR_ERR(drm); 40662306a36Sopenharmony_ci } 40762306a36Sopenharmony_ci mmsys->drm_pdev = drm; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ciout_probe_done: 41062306a36Sopenharmony_ci return 0; 41162306a36Sopenharmony_ci} 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_cistatic int mtk_mmsys_remove(struct platform_device *pdev) 41462306a36Sopenharmony_ci{ 41562306a36Sopenharmony_ci struct mtk_mmsys *mmsys = platform_get_drvdata(pdev); 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci platform_device_unregister(mmsys->drm_pdev); 41862306a36Sopenharmony_ci platform_device_unregister(mmsys->clks_pdev); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci return 0; 42162306a36Sopenharmony_ci} 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic const struct of_device_id of_match_mtk_mmsys[] = { 42462306a36Sopenharmony_ci { .compatible = "mediatek,mt2701-mmsys", .data = &mt2701_mmsys_driver_data }, 42562306a36Sopenharmony_ci { .compatible = "mediatek,mt2712-mmsys", .data = &mt2712_mmsys_driver_data }, 42662306a36Sopenharmony_ci { .compatible = "mediatek,mt6779-mmsys", .data = &mt6779_mmsys_driver_data }, 42762306a36Sopenharmony_ci { .compatible = "mediatek,mt6795-mmsys", .data = &mt6795_mmsys_driver_data }, 42862306a36Sopenharmony_ci { .compatible = "mediatek,mt6797-mmsys", .data = &mt6797_mmsys_driver_data }, 42962306a36Sopenharmony_ci { .compatible = "mediatek,mt8167-mmsys", .data = &mt8167_mmsys_driver_data }, 43062306a36Sopenharmony_ci { .compatible = "mediatek,mt8173-mmsys", .data = &mt8173_mmsys_driver_data }, 43162306a36Sopenharmony_ci { .compatible = "mediatek,mt8183-mmsys", .data = &mt8183_mmsys_driver_data }, 43262306a36Sopenharmony_ci { .compatible = "mediatek,mt8186-mmsys", .data = &mt8186_mmsys_driver_data }, 43362306a36Sopenharmony_ci { .compatible = "mediatek,mt8188-vdosys0", .data = &mt8188_vdosys0_driver_data }, 43462306a36Sopenharmony_ci { .compatible = "mediatek,mt8192-mmsys", .data = &mt8192_mmsys_driver_data }, 43562306a36Sopenharmony_ci /* "mediatek,mt8195-mmsys" compatible is deprecated */ 43662306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-mmsys", .data = &mt8195_vdosys0_driver_data }, 43762306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-vdosys0", .data = &mt8195_vdosys0_driver_data }, 43862306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-vdosys1", .data = &mt8195_vdosys1_driver_data }, 43962306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-vppsys0", .data = &mt8195_vppsys0_driver_data }, 44062306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-vppsys1", .data = &mt8195_vppsys1_driver_data }, 44162306a36Sopenharmony_ci { .compatible = "mediatek,mt8365-mmsys", .data = &mt8365_mmsys_driver_data }, 44262306a36Sopenharmony_ci { /* sentinel */ } 44362306a36Sopenharmony_ci}; 44462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, of_match_mtk_mmsys); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_cistatic struct platform_driver mtk_mmsys_drv = { 44762306a36Sopenharmony_ci .driver = { 44862306a36Sopenharmony_ci .name = "mtk-mmsys", 44962306a36Sopenharmony_ci .of_match_table = of_match_mtk_mmsys, 45062306a36Sopenharmony_ci }, 45162306a36Sopenharmony_ci .probe = mtk_mmsys_probe, 45262306a36Sopenharmony_ci .remove = mtk_mmsys_remove, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_cimodule_platform_driver(mtk_mmsys_drv); 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ciMODULE_AUTHOR("Yongqiang Niu <yongqiang.niu@mediatek.com>"); 45762306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek SoC MMSYS driver"); 45862306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 459