162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2020 MediaTek Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk.h>
762306a36Sopenharmony_ci#include <linux/interrupt.h>
862306a36Sopenharmony_ci#include <linux/iopoll.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_irq.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define VIO_MOD_TO_REG_IND(m)	((m) / 32)
1662306a36Sopenharmony_ci#define VIO_MOD_TO_REG_OFF(m)	((m) % 32)
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistruct mtk_devapc_vio_dbgs {
1962306a36Sopenharmony_ci	union {
2062306a36Sopenharmony_ci		u32 vio_dbg0;
2162306a36Sopenharmony_ci		struct {
2262306a36Sopenharmony_ci			u32 mstid:16;
2362306a36Sopenharmony_ci			u32 dmnid:6;
2462306a36Sopenharmony_ci			u32 vio_w:1;
2562306a36Sopenharmony_ci			u32 vio_r:1;
2662306a36Sopenharmony_ci			u32 addr_h:4;
2762306a36Sopenharmony_ci			u32 resv:4;
2862306a36Sopenharmony_ci		} dbg0_bits;
2962306a36Sopenharmony_ci	};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci	u32 vio_dbg1;
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistruct mtk_devapc_regs_ofs {
3562306a36Sopenharmony_ci	/* reg offset */
3662306a36Sopenharmony_ci	u32 vio_mask_offset;
3762306a36Sopenharmony_ci	u32 vio_sta_offset;
3862306a36Sopenharmony_ci	u32 vio_dbg0_offset;
3962306a36Sopenharmony_ci	u32 vio_dbg1_offset;
4062306a36Sopenharmony_ci	u32 apc_con_offset;
4162306a36Sopenharmony_ci	u32 vio_shift_sta_offset;
4262306a36Sopenharmony_ci	u32 vio_shift_sel_offset;
4362306a36Sopenharmony_ci	u32 vio_shift_con_offset;
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistruct mtk_devapc_data {
4762306a36Sopenharmony_ci	/* numbers of violation index */
4862306a36Sopenharmony_ci	u32 vio_idx_num;
4962306a36Sopenharmony_ci	const struct mtk_devapc_regs_ofs *regs_ofs;
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistruct mtk_devapc_context {
5362306a36Sopenharmony_ci	struct device *dev;
5462306a36Sopenharmony_ci	void __iomem *infra_base;
5562306a36Sopenharmony_ci	struct clk *infra_clk;
5662306a36Sopenharmony_ci	const struct mtk_devapc_data *data;
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic void clear_vio_status(struct mtk_devapc_context *ctx)
6062306a36Sopenharmony_ci{
6162306a36Sopenharmony_ci	void __iomem *reg;
6262306a36Sopenharmony_ci	int i;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	reg = ctx->infra_base + ctx->data->regs_ofs->vio_sta_offset;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	for (i = 0; i < VIO_MOD_TO_REG_IND(ctx->data->vio_idx_num) - 1; i++)
6762306a36Sopenharmony_ci		writel(GENMASK(31, 0), reg + 4 * i);
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	writel(GENMASK(VIO_MOD_TO_REG_OFF(ctx->data->vio_idx_num) - 1, 0),
7062306a36Sopenharmony_ci	       reg + 4 * i);
7162306a36Sopenharmony_ci}
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic void mask_module_irq(struct mtk_devapc_context *ctx, bool mask)
7462306a36Sopenharmony_ci{
7562306a36Sopenharmony_ci	void __iomem *reg;
7662306a36Sopenharmony_ci	u32 val;
7762306a36Sopenharmony_ci	int i;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	reg = ctx->infra_base + ctx->data->regs_ofs->vio_mask_offset;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	if (mask)
8262306a36Sopenharmony_ci		val = GENMASK(31, 0);
8362306a36Sopenharmony_ci	else
8462306a36Sopenharmony_ci		val = 0;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	for (i = 0; i < VIO_MOD_TO_REG_IND(ctx->data->vio_idx_num) - 1; i++)
8762306a36Sopenharmony_ci		writel(val, reg + 4 * i);
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	val = readl(reg + 4 * i);
9062306a36Sopenharmony_ci	if (mask)
9162306a36Sopenharmony_ci		val |= GENMASK(VIO_MOD_TO_REG_OFF(ctx->data->vio_idx_num) - 1,
9262306a36Sopenharmony_ci			       0);
9362306a36Sopenharmony_ci	else
9462306a36Sopenharmony_ci		val &= ~GENMASK(VIO_MOD_TO_REG_OFF(ctx->data->vio_idx_num) - 1,
9562306a36Sopenharmony_ci				0);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	writel(val, reg + 4 * i);
9862306a36Sopenharmony_ci}
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci#define PHY_DEVAPC_TIMEOUT	0x10000
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci/*
10362306a36Sopenharmony_ci * devapc_sync_vio_dbg - do "shift" mechansim" to get full violation information.
10462306a36Sopenharmony_ci *                       shift mechanism is depends on devapc hardware design.
10562306a36Sopenharmony_ci *                       Mediatek devapc set multiple slaves as a group.
10662306a36Sopenharmony_ci *                       When violation is triggered, violation info is kept
10762306a36Sopenharmony_ci *                       inside devapc hardware.
10862306a36Sopenharmony_ci *                       Driver should do shift mechansim to sync full violation
10962306a36Sopenharmony_ci *                       info to VIO_DBGs registers.
11062306a36Sopenharmony_ci *
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_cistatic int devapc_sync_vio_dbg(struct mtk_devapc_context *ctx)
11362306a36Sopenharmony_ci{
11462306a36Sopenharmony_ci	void __iomem *pd_vio_shift_sta_reg;
11562306a36Sopenharmony_ci	void __iomem *pd_vio_shift_sel_reg;
11662306a36Sopenharmony_ci	void __iomem *pd_vio_shift_con_reg;
11762306a36Sopenharmony_ci	int min_shift_group;
11862306a36Sopenharmony_ci	int ret;
11962306a36Sopenharmony_ci	u32 val;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	pd_vio_shift_sta_reg = ctx->infra_base +
12262306a36Sopenharmony_ci			       ctx->data->regs_ofs->vio_shift_sta_offset;
12362306a36Sopenharmony_ci	pd_vio_shift_sel_reg = ctx->infra_base +
12462306a36Sopenharmony_ci			       ctx->data->regs_ofs->vio_shift_sel_offset;
12562306a36Sopenharmony_ci	pd_vio_shift_con_reg = ctx->infra_base +
12662306a36Sopenharmony_ci			       ctx->data->regs_ofs->vio_shift_con_offset;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	/* Find the minimum shift group which has violation */
12962306a36Sopenharmony_ci	val = readl(pd_vio_shift_sta_reg);
13062306a36Sopenharmony_ci	if (!val)
13162306a36Sopenharmony_ci		return false;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	min_shift_group = __ffs(val);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* Assign the group to sync */
13662306a36Sopenharmony_ci	writel(0x1 << min_shift_group, pd_vio_shift_sel_reg);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	/* Start syncing */
13962306a36Sopenharmony_ci	writel(0x1, pd_vio_shift_con_reg);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	ret = readl_poll_timeout(pd_vio_shift_con_reg, val, val == 0x3, 0,
14262306a36Sopenharmony_ci				 PHY_DEVAPC_TIMEOUT);
14362306a36Sopenharmony_ci	if (ret) {
14462306a36Sopenharmony_ci		dev_err(ctx->dev, "%s: Shift violation info failed\n", __func__);
14562306a36Sopenharmony_ci		return false;
14662306a36Sopenharmony_ci	}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	/* Stop syncing */
14962306a36Sopenharmony_ci	writel(0x0, pd_vio_shift_con_reg);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	/* Write clear */
15262306a36Sopenharmony_ci	writel(0x1 << min_shift_group, pd_vio_shift_sta_reg);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	return true;
15562306a36Sopenharmony_ci}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci/*
15862306a36Sopenharmony_ci * devapc_extract_vio_dbg - extract full violation information after doing
15962306a36Sopenharmony_ci *                          shift mechanism.
16062306a36Sopenharmony_ci */
16162306a36Sopenharmony_cistatic void devapc_extract_vio_dbg(struct mtk_devapc_context *ctx)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	struct mtk_devapc_vio_dbgs vio_dbgs;
16462306a36Sopenharmony_ci	void __iomem *vio_dbg0_reg;
16562306a36Sopenharmony_ci	void __iomem *vio_dbg1_reg;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	vio_dbg0_reg = ctx->infra_base + ctx->data->regs_ofs->vio_dbg0_offset;
16862306a36Sopenharmony_ci	vio_dbg1_reg = ctx->infra_base + ctx->data->regs_ofs->vio_dbg1_offset;
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	vio_dbgs.vio_dbg0 = readl(vio_dbg0_reg);
17162306a36Sopenharmony_ci	vio_dbgs.vio_dbg1 = readl(vio_dbg1_reg);
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	/* Print violation information */
17462306a36Sopenharmony_ci	if (vio_dbgs.dbg0_bits.vio_w)
17562306a36Sopenharmony_ci		dev_info(ctx->dev, "Write Violation\n");
17662306a36Sopenharmony_ci	else if (vio_dbgs.dbg0_bits.vio_r)
17762306a36Sopenharmony_ci		dev_info(ctx->dev, "Read Violation\n");
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	dev_info(ctx->dev, "Bus ID:0x%x, Dom ID:0x%x, Vio Addr:0x%x\n",
18062306a36Sopenharmony_ci		 vio_dbgs.dbg0_bits.mstid, vio_dbgs.dbg0_bits.dmnid,
18162306a36Sopenharmony_ci		 vio_dbgs.vio_dbg1);
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci/*
18562306a36Sopenharmony_ci * devapc_violation_irq - the devapc Interrupt Service Routine (ISR) will dump
18662306a36Sopenharmony_ci *                        violation information including which master violates
18762306a36Sopenharmony_ci *                        access slave.
18862306a36Sopenharmony_ci */
18962306a36Sopenharmony_cistatic irqreturn_t devapc_violation_irq(int irq_number, void *data)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	struct mtk_devapc_context *ctx = data;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	while (devapc_sync_vio_dbg(ctx))
19462306a36Sopenharmony_ci		devapc_extract_vio_dbg(ctx);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	clear_vio_status(ctx);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	return IRQ_HANDLED;
19962306a36Sopenharmony_ci}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci/*
20262306a36Sopenharmony_ci * start_devapc - unmask slave's irq to start receiving devapc violation.
20362306a36Sopenharmony_ci */
20462306a36Sopenharmony_cistatic void start_devapc(struct mtk_devapc_context *ctx)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	writel(BIT(31), ctx->infra_base + ctx->data->regs_ofs->apc_con_offset);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	mask_module_irq(ctx, false);
20962306a36Sopenharmony_ci}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci/*
21262306a36Sopenharmony_ci * stop_devapc - mask slave's irq to stop service.
21362306a36Sopenharmony_ci */
21462306a36Sopenharmony_cistatic void stop_devapc(struct mtk_devapc_context *ctx)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	mask_module_irq(ctx, true);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	writel(BIT(2), ctx->infra_base + ctx->data->regs_ofs->apc_con_offset);
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic const struct mtk_devapc_regs_ofs devapc_regs_ofs_mt6779 = {
22262306a36Sopenharmony_ci	.vio_mask_offset = 0x0,
22362306a36Sopenharmony_ci	.vio_sta_offset = 0x400,
22462306a36Sopenharmony_ci	.vio_dbg0_offset = 0x900,
22562306a36Sopenharmony_ci	.vio_dbg1_offset = 0x904,
22662306a36Sopenharmony_ci	.apc_con_offset = 0xF00,
22762306a36Sopenharmony_ci	.vio_shift_sta_offset = 0xF10,
22862306a36Sopenharmony_ci	.vio_shift_sel_offset = 0xF14,
22962306a36Sopenharmony_ci	.vio_shift_con_offset = 0xF20,
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct mtk_devapc_data devapc_mt6779 = {
23362306a36Sopenharmony_ci	.vio_idx_num = 511,
23462306a36Sopenharmony_ci	.regs_ofs = &devapc_regs_ofs_mt6779,
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistatic const struct mtk_devapc_data devapc_mt8186 = {
23862306a36Sopenharmony_ci	.vio_idx_num = 519,
23962306a36Sopenharmony_ci	.regs_ofs = &devapc_regs_ofs_mt6779,
24062306a36Sopenharmony_ci};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic const struct of_device_id mtk_devapc_dt_match[] = {
24362306a36Sopenharmony_ci	{
24462306a36Sopenharmony_ci		.compatible = "mediatek,mt6779-devapc",
24562306a36Sopenharmony_ci		.data = &devapc_mt6779,
24662306a36Sopenharmony_ci	}, {
24762306a36Sopenharmony_ci		.compatible = "mediatek,mt8186-devapc",
24862306a36Sopenharmony_ci		.data = &devapc_mt8186,
24962306a36Sopenharmony_ci	}, {
25062306a36Sopenharmony_ci	},
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_devapc_dt_match);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic int mtk_devapc_probe(struct platform_device *pdev)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
25762306a36Sopenharmony_ci	struct mtk_devapc_context *ctx;
25862306a36Sopenharmony_ci	u32 devapc_irq;
25962306a36Sopenharmony_ci	int ret;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	if (IS_ERR(node))
26262306a36Sopenharmony_ci		return -ENODEV;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
26562306a36Sopenharmony_ci	if (!ctx)
26662306a36Sopenharmony_ci		return -ENOMEM;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	ctx->data = of_device_get_match_data(&pdev->dev);
26962306a36Sopenharmony_ci	ctx->dev = &pdev->dev;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	ctx->infra_base = of_iomap(node, 0);
27262306a36Sopenharmony_ci	if (!ctx->infra_base)
27362306a36Sopenharmony_ci		return -EINVAL;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	devapc_irq = irq_of_parse_and_map(node, 0);
27662306a36Sopenharmony_ci	if (!devapc_irq)
27762306a36Sopenharmony_ci		return -EINVAL;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	ctx->infra_clk = devm_clk_get_enabled(&pdev->dev, "devapc-infra-clock");
28062306a36Sopenharmony_ci	if (IS_ERR(ctx->infra_clk))
28162306a36Sopenharmony_ci		return -EINVAL;
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	ret = devm_request_irq(&pdev->dev, devapc_irq, devapc_violation_irq,
28462306a36Sopenharmony_ci			       IRQF_TRIGGER_NONE, "devapc", ctx);
28562306a36Sopenharmony_ci	if (ret)
28662306a36Sopenharmony_ci		return ret;
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	platform_set_drvdata(pdev, ctx);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	start_devapc(ctx);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	return 0;
29362306a36Sopenharmony_ci}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic int mtk_devapc_remove(struct platform_device *pdev)
29662306a36Sopenharmony_ci{
29762306a36Sopenharmony_ci	struct mtk_devapc_context *ctx = platform_get_drvdata(pdev);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	stop_devapc(ctx);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci	return 0;
30262306a36Sopenharmony_ci}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic struct platform_driver mtk_devapc_driver = {
30562306a36Sopenharmony_ci	.probe = mtk_devapc_probe,
30662306a36Sopenharmony_ci	.remove = mtk_devapc_remove,
30762306a36Sopenharmony_ci	.driver = {
30862306a36Sopenharmony_ci		.name = "mtk-devapc",
30962306a36Sopenharmony_ci		.of_match_table = mtk_devapc_dt_match,
31062306a36Sopenharmony_ci	},
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cimodule_platform_driver(mtk_devapc_driver);
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ciMODULE_DESCRIPTION("Mediatek Device APC Driver");
31662306a36Sopenharmony_ciMODULE_AUTHOR("Neal Liu <neal.liu@mediatek.com>");
31762306a36Sopenharmony_ciMODULE_LICENSE("GPL");
318