162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * QLogic Fibre Channel HBA Driver 462306a36Sopenharmony_ci * Copyright (c) 2003-2014 QLogic Corporation 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#ifndef __QLA_FW_H 762306a36Sopenharmony_ci#define __QLA_FW_H 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/nvme.h> 1062306a36Sopenharmony_ci#include <linux/nvme-fc.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "qla_dsd.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define MBS_CHECKSUM_ERROR 0x4010 1562306a36Sopenharmony_ci#define MBS_INVALID_PRODUCT_KEY 0x4020 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* 1862306a36Sopenharmony_ci * Firmware Options. 1962306a36Sopenharmony_ci */ 2062306a36Sopenharmony_ci#define FO1_ENABLE_PUREX BIT_10 2162306a36Sopenharmony_ci#define FO1_DISABLE_LED_CTRL BIT_6 2262306a36Sopenharmony_ci#define FO1_ENABLE_8016 BIT_0 2362306a36Sopenharmony_ci#define FO2_ENABLE_SEL_CLASS2 BIT_5 2462306a36Sopenharmony_ci#define FO3_NO_ABTS_ON_LINKDOWN BIT_14 2562306a36Sopenharmony_ci#define FO3_HOLD_STS_IOCB BIT_12 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci/* 2862306a36Sopenharmony_ci * Port Database structure definition for ISP 24xx. 2962306a36Sopenharmony_ci */ 3062306a36Sopenharmony_ci#define PDO_FORCE_ADISC BIT_1 3162306a36Sopenharmony_ci#define PDO_FORCE_PLOGI BIT_0 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistruct buffer_credit_24xx { 3462306a36Sopenharmony_ci u32 parameter[28]; 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define PORT_DATABASE_24XX_SIZE 64 3862306a36Sopenharmony_cistruct port_database_24xx { 3962306a36Sopenharmony_ci uint16_t flags; 4062306a36Sopenharmony_ci#define PDF_TASK_RETRY_ID BIT_14 4162306a36Sopenharmony_ci#define PDF_FC_TAPE BIT_7 4262306a36Sopenharmony_ci#define PDF_ACK0_CAPABLE BIT_6 4362306a36Sopenharmony_ci#define PDF_FCP2_CONF BIT_5 4462306a36Sopenharmony_ci#define PDF_CLASS_2 BIT_4 4562306a36Sopenharmony_ci#define PDF_HARD_ADDR BIT_1 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci /* 4862306a36Sopenharmony_ci * for NVMe, the login_state field has been 4962306a36Sopenharmony_ci * split into nibbles. 5062306a36Sopenharmony_ci * The lower nibble is for FCP. 5162306a36Sopenharmony_ci * The upper nibble is for NVMe. 5262306a36Sopenharmony_ci */ 5362306a36Sopenharmony_ci uint8_t current_login_state; 5462306a36Sopenharmony_ci uint8_t last_login_state; 5562306a36Sopenharmony_ci#define PDS_PLOGI_PENDING 0x03 5662306a36Sopenharmony_ci#define PDS_PLOGI_COMPLETE 0x04 5762306a36Sopenharmony_ci#define PDS_PRLI_PENDING 0x05 5862306a36Sopenharmony_ci#define PDS_PRLI_COMPLETE 0x06 5962306a36Sopenharmony_ci#define PDS_PORT_UNAVAILABLE 0x07 6062306a36Sopenharmony_ci#define PDS_PRLO_PENDING 0x09 6162306a36Sopenharmony_ci#define PDS_LOGO_PENDING 0x11 6262306a36Sopenharmony_ci#define PDS_PRLI2_PENDING 0x12 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci uint8_t hard_address[3]; 6562306a36Sopenharmony_ci uint8_t reserved_1; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci uint8_t port_id[3]; 6862306a36Sopenharmony_ci uint8_t sequence_id; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci uint16_t port_timer; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci uint16_t nport_handle; /* N_PORT handle. */ 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci uint16_t receive_data_size; 7562306a36Sopenharmony_ci uint16_t reserved_2; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci uint8_t prli_svc_param_word_0[2]; /* Big endian */ 7862306a36Sopenharmony_ci /* Bits 15-0 of word 0 */ 7962306a36Sopenharmony_ci uint8_t prli_svc_param_word_3[2]; /* Big endian */ 8062306a36Sopenharmony_ci /* Bits 15-0 of word 3 */ 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 8362306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci uint8_t reserved_3[2]; 8662306a36Sopenharmony_ci uint16_t nvme_first_burst_size; 8762306a36Sopenharmony_ci uint16_t prli_nvme_svc_param_word_0; /* Bits 15-0 of word 0 */ 8862306a36Sopenharmony_ci uint16_t prli_nvme_svc_param_word_3; /* Bits 15-0 of word 3 */ 8962306a36Sopenharmony_ci uint8_t secure_login; 9062306a36Sopenharmony_ci uint8_t reserved_4[14]; 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* 9462306a36Sopenharmony_ci * MB 75h returns a list of DB entries similar to port_database_24xx(64B). 9562306a36Sopenharmony_ci * However, in this case it returns 1st 40 bytes. 9662306a36Sopenharmony_ci */ 9762306a36Sopenharmony_cistruct get_name_list_extended { 9862306a36Sopenharmony_ci __le16 flags; 9962306a36Sopenharmony_ci u8 current_login_state; 10062306a36Sopenharmony_ci u8 last_login_state; 10162306a36Sopenharmony_ci u8 hard_address[3]; 10262306a36Sopenharmony_ci u8 reserved_1; 10362306a36Sopenharmony_ci u8 port_id[3]; 10462306a36Sopenharmony_ci u8 sequence_id; 10562306a36Sopenharmony_ci __le16 port_timer; 10662306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 10762306a36Sopenharmony_ci __le16 receive_data_size; 10862306a36Sopenharmony_ci __le16 reserved_2; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci /* PRLI SVC Param are Big endian */ 11162306a36Sopenharmony_ci u8 prli_svc_param_word_0[2]; /* Bits 15-0 of word 0 */ 11262306a36Sopenharmony_ci u8 prli_svc_param_word_3[2]; /* Bits 15-0 of word 3 */ 11362306a36Sopenharmony_ci u8 port_name[WWN_SIZE]; 11462306a36Sopenharmony_ci u8 node_name[WWN_SIZE]; 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* MB 75h: This is the short version of the database */ 11862306a36Sopenharmony_cistruct get_name_list { 11962306a36Sopenharmony_ci u8 port_node_name[WWN_SIZE]; /* B7 most sig, B0 least sig */ 12062306a36Sopenharmony_ci __le16 nport_handle; 12162306a36Sopenharmony_ci u8 reserved; 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistruct vp_database_24xx { 12562306a36Sopenharmony_ci uint16_t vp_status; 12662306a36Sopenharmony_ci uint8_t options; 12762306a36Sopenharmony_ci uint8_t id; 12862306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 12962306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 13062306a36Sopenharmony_ci uint16_t port_id_low; 13162306a36Sopenharmony_ci uint16_t port_id_high; 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistruct nvram_24xx { 13562306a36Sopenharmony_ci /* NVRAM header. */ 13662306a36Sopenharmony_ci uint8_t id[4]; 13762306a36Sopenharmony_ci __le16 nvram_version; 13862306a36Sopenharmony_ci uint16_t reserved_0; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci /* Firmware Initialization Control Block. */ 14162306a36Sopenharmony_ci __le16 version; 14262306a36Sopenharmony_ci uint16_t reserved_1; 14362306a36Sopenharmony_ci __le16 frame_payload_size; 14462306a36Sopenharmony_ci __le16 execution_throttle; 14562306a36Sopenharmony_ci __le16 exchange_count; 14662306a36Sopenharmony_ci __le16 hard_address; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 14962306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci __le16 login_retry_count; 15262306a36Sopenharmony_ci __le16 link_down_on_nos; 15362306a36Sopenharmony_ci __le16 interrupt_delay_timer; 15462306a36Sopenharmony_ci __le16 login_timeout; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci __le32 firmware_options_1; 15762306a36Sopenharmony_ci __le32 firmware_options_2; 15862306a36Sopenharmony_ci __le32 firmware_options_3; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* Offset 56. */ 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci /* 16362306a36Sopenharmony_ci * BIT 0 = Control Enable 16462306a36Sopenharmony_ci * BIT 1-15 = 16562306a36Sopenharmony_ci * 16662306a36Sopenharmony_ci * BIT 0-7 = Reserved 16762306a36Sopenharmony_ci * BIT 8-10 = Output Swing 1G 16862306a36Sopenharmony_ci * BIT 11-13 = Output Emphasis 1G 16962306a36Sopenharmony_ci * BIT 14-15 = Reserved 17062306a36Sopenharmony_ci * 17162306a36Sopenharmony_ci * BIT 0-7 = Reserved 17262306a36Sopenharmony_ci * BIT 8-10 = Output Swing 2G 17362306a36Sopenharmony_ci * BIT 11-13 = Output Emphasis 2G 17462306a36Sopenharmony_ci * BIT 14-15 = Reserved 17562306a36Sopenharmony_ci * 17662306a36Sopenharmony_ci * BIT 0-7 = Reserved 17762306a36Sopenharmony_ci * BIT 8-10 = Output Swing 4G 17862306a36Sopenharmony_ci * BIT 11-13 = Output Emphasis 4G 17962306a36Sopenharmony_ci * BIT 14-15 = Reserved 18062306a36Sopenharmony_ci */ 18162306a36Sopenharmony_ci __le16 seriallink_options[4]; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci uint16_t reserved_2[16]; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* Offset 96. */ 18662306a36Sopenharmony_ci uint16_t reserved_3[16]; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* PCIe table entries. */ 18962306a36Sopenharmony_ci uint16_t reserved_4[16]; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci /* Offset 160. */ 19262306a36Sopenharmony_ci uint16_t reserved_5[16]; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci /* Offset 192. */ 19562306a36Sopenharmony_ci uint16_t reserved_6[16]; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* Offset 224. */ 19862306a36Sopenharmony_ci uint16_t reserved_7[16]; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* 20162306a36Sopenharmony_ci * BIT 0 = Enable spinup delay 20262306a36Sopenharmony_ci * BIT 1 = Disable BIOS 20362306a36Sopenharmony_ci * BIT 2 = Enable Memory Map BIOS 20462306a36Sopenharmony_ci * BIT 3 = Enable Selectable Boot 20562306a36Sopenharmony_ci * BIT 4 = Disable RISC code load 20662306a36Sopenharmony_ci * BIT 5 = Disable Serdes 20762306a36Sopenharmony_ci * BIT 6 = 20862306a36Sopenharmony_ci * BIT 7 = 20962306a36Sopenharmony_ci * 21062306a36Sopenharmony_ci * BIT 8 = 21162306a36Sopenharmony_ci * BIT 9 = 21262306a36Sopenharmony_ci * BIT 10 = Enable lip full login 21362306a36Sopenharmony_ci * BIT 11 = Enable target reset 21462306a36Sopenharmony_ci * BIT 12 = 21562306a36Sopenharmony_ci * BIT 13 = 21662306a36Sopenharmony_ci * BIT 14 = 21762306a36Sopenharmony_ci * BIT 15 = Enable alternate WWN 21862306a36Sopenharmony_ci * 21962306a36Sopenharmony_ci * BIT 16-31 = 22062306a36Sopenharmony_ci */ 22162306a36Sopenharmony_ci __le32 host_p; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci uint8_t alternate_port_name[WWN_SIZE]; 22462306a36Sopenharmony_ci uint8_t alternate_node_name[WWN_SIZE]; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci uint8_t boot_port_name[WWN_SIZE]; 22762306a36Sopenharmony_ci __le16 boot_lun_number; 22862306a36Sopenharmony_ci uint16_t reserved_8; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci uint8_t alt1_boot_port_name[WWN_SIZE]; 23162306a36Sopenharmony_ci __le16 alt1_boot_lun_number; 23262306a36Sopenharmony_ci uint16_t reserved_9; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci uint8_t alt2_boot_port_name[WWN_SIZE]; 23562306a36Sopenharmony_ci __le16 alt2_boot_lun_number; 23662306a36Sopenharmony_ci uint16_t reserved_10; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci uint8_t alt3_boot_port_name[WWN_SIZE]; 23962306a36Sopenharmony_ci __le16 alt3_boot_lun_number; 24062306a36Sopenharmony_ci uint16_t reserved_11; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci /* 24362306a36Sopenharmony_ci * BIT 0 = Selective Login 24462306a36Sopenharmony_ci * BIT 1 = Alt-Boot Enable 24562306a36Sopenharmony_ci * BIT 2 = Reserved 24662306a36Sopenharmony_ci * BIT 3 = Boot Order List 24762306a36Sopenharmony_ci * BIT 4 = Reserved 24862306a36Sopenharmony_ci * BIT 5 = Selective LUN 24962306a36Sopenharmony_ci * BIT 6 = Reserved 25062306a36Sopenharmony_ci * BIT 7-31 = 25162306a36Sopenharmony_ci */ 25262306a36Sopenharmony_ci __le32 efi_parameters; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci uint8_t reset_delay; 25562306a36Sopenharmony_ci uint8_t reserved_12; 25662306a36Sopenharmony_ci uint16_t reserved_13; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci __le16 boot_id_number; 25962306a36Sopenharmony_ci uint16_t reserved_14; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci __le16 max_luns_per_target; 26262306a36Sopenharmony_ci uint16_t reserved_15; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci __le16 port_down_retry_count; 26562306a36Sopenharmony_ci __le16 link_down_timeout; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci /* FCode parameters. */ 26862306a36Sopenharmony_ci __le16 fcode_parameter; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci uint16_t reserved_16[3]; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci /* Offset 352. */ 27362306a36Sopenharmony_ci uint8_t prev_drv_ver_major; 27462306a36Sopenharmony_ci uint8_t prev_drv_ver_submajob; 27562306a36Sopenharmony_ci uint8_t prev_drv_ver_minor; 27662306a36Sopenharmony_ci uint8_t prev_drv_ver_subminor; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci __le16 prev_bios_ver_major; 27962306a36Sopenharmony_ci __le16 prev_bios_ver_minor; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci __le16 prev_efi_ver_major; 28262306a36Sopenharmony_ci __le16 prev_efi_ver_minor; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci __le16 prev_fw_ver_major; 28562306a36Sopenharmony_ci uint8_t prev_fw_ver_minor; 28662306a36Sopenharmony_ci uint8_t prev_fw_ver_subminor; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci uint16_t reserved_17[8]; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci /* Offset 384. */ 29162306a36Sopenharmony_ci uint16_t reserved_18[16]; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* Offset 416. */ 29462306a36Sopenharmony_ci uint16_t reserved_19[16]; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci /* Offset 448. */ 29762306a36Sopenharmony_ci uint16_t reserved_20[16]; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* Offset 480. */ 30062306a36Sopenharmony_ci uint8_t model_name[16]; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci uint16_t reserved_21[2]; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* Offset 500. */ 30562306a36Sopenharmony_ci /* HW Parameter Block. */ 30662306a36Sopenharmony_ci uint16_t pcie_table_sig; 30762306a36Sopenharmony_ci uint16_t pcie_table_offset; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci uint16_t subsystem_vendor_id; 31062306a36Sopenharmony_ci uint16_t subsystem_device_id; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci __le32 checksum; 31362306a36Sopenharmony_ci}; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci/* 31662306a36Sopenharmony_ci * ISP Initialization Control Block. 31762306a36Sopenharmony_ci * Little endian except where noted. 31862306a36Sopenharmony_ci */ 31962306a36Sopenharmony_ci#define ICB_VERSION 1 32062306a36Sopenharmony_cistruct init_cb_24xx { 32162306a36Sopenharmony_ci __le16 version; 32262306a36Sopenharmony_ci uint16_t reserved_1; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci __le16 frame_payload_size; 32562306a36Sopenharmony_ci __le16 execution_throttle; 32662306a36Sopenharmony_ci __le16 exchange_count; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci __le16 hard_address; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; /* Big endian. */ 33162306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; /* Big endian. */ 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci __le16 response_q_inpointer; 33462306a36Sopenharmony_ci __le16 request_q_outpointer; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci __le16 login_retry_count; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci __le16 prio_request_q_outpointer; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci __le16 response_q_length; 34162306a36Sopenharmony_ci __le16 request_q_length; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci __le16 link_down_on_nos; /* Milliseconds. */ 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci __le16 prio_request_q_length; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci __le64 request_q_address __packed; 34862306a36Sopenharmony_ci __le64 response_q_address __packed; 34962306a36Sopenharmony_ci __le64 prio_request_q_address __packed; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci __le16 msix; 35262306a36Sopenharmony_ci __le16 msix_atio; 35362306a36Sopenharmony_ci uint8_t reserved_2[4]; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci __le16 atio_q_inpointer; 35662306a36Sopenharmony_ci __le16 atio_q_length; 35762306a36Sopenharmony_ci __le64 atio_q_address __packed; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci __le16 interrupt_delay_timer; /* 100us increments. */ 36062306a36Sopenharmony_ci __le16 login_timeout; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci /* 36362306a36Sopenharmony_ci * BIT 0 = Enable Hard Loop Id 36462306a36Sopenharmony_ci * BIT 1 = Enable Fairness 36562306a36Sopenharmony_ci * BIT 2 = Enable Full-Duplex 36662306a36Sopenharmony_ci * BIT 3 = Reserved 36762306a36Sopenharmony_ci * BIT 4 = Enable Target Mode 36862306a36Sopenharmony_ci * BIT 5 = Disable Initiator Mode 36962306a36Sopenharmony_ci * BIT 6 = Acquire FA-WWN 37062306a36Sopenharmony_ci * BIT 7 = Enable D-port Diagnostics 37162306a36Sopenharmony_ci * 37262306a36Sopenharmony_ci * BIT 8 = Reserved 37362306a36Sopenharmony_ci * BIT 9 = Non Participating LIP 37462306a36Sopenharmony_ci * BIT 10 = Descending Loop ID Search 37562306a36Sopenharmony_ci * BIT 11 = Acquire Loop ID in LIPA 37662306a36Sopenharmony_ci * BIT 12 = Reserved 37762306a36Sopenharmony_ci * BIT 13 = Full Login after LIP 37862306a36Sopenharmony_ci * BIT 14 = Node Name Option 37962306a36Sopenharmony_ci * BIT 15-31 = Reserved 38062306a36Sopenharmony_ci */ 38162306a36Sopenharmony_ci __le32 firmware_options_1; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci /* 38462306a36Sopenharmony_ci * BIT 0 = Operation Mode bit 0 38562306a36Sopenharmony_ci * BIT 1 = Operation Mode bit 1 38662306a36Sopenharmony_ci * BIT 2 = Operation Mode bit 2 38762306a36Sopenharmony_ci * BIT 3 = Operation Mode bit 3 38862306a36Sopenharmony_ci * BIT 4 = Connection Options bit 0 38962306a36Sopenharmony_ci * BIT 5 = Connection Options bit 1 39062306a36Sopenharmony_ci * BIT 6 = Connection Options bit 2 39162306a36Sopenharmony_ci * BIT 7 = Enable Non part on LIHA failure 39262306a36Sopenharmony_ci * 39362306a36Sopenharmony_ci * BIT 8 = Enable Class 2 39462306a36Sopenharmony_ci * BIT 9 = Enable ACK0 39562306a36Sopenharmony_ci * BIT 10 = Reserved 39662306a36Sopenharmony_ci * BIT 11 = Enable FC-SP Security 39762306a36Sopenharmony_ci * BIT 12 = FC Tape Enable 39862306a36Sopenharmony_ci * BIT 13 = Reserved 39962306a36Sopenharmony_ci * BIT 14 = Enable Target PRLI Control 40062306a36Sopenharmony_ci * BIT 15-31 = Reserved 40162306a36Sopenharmony_ci */ 40262306a36Sopenharmony_ci __le32 firmware_options_2; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci /* 40562306a36Sopenharmony_ci * BIT 0 = Reserved 40662306a36Sopenharmony_ci * BIT 1 = Soft ID only 40762306a36Sopenharmony_ci * BIT 2 = Reserved 40862306a36Sopenharmony_ci * BIT 3 = Reserved 40962306a36Sopenharmony_ci * BIT 4 = FCP RSP Payload bit 0 41062306a36Sopenharmony_ci * BIT 5 = FCP RSP Payload bit 1 41162306a36Sopenharmony_ci * BIT 6 = Enable Receive Out-of-Order data frame handling 41262306a36Sopenharmony_ci * BIT 7 = Disable Automatic PLOGI on Local Loop 41362306a36Sopenharmony_ci * 41462306a36Sopenharmony_ci * BIT 8 = Reserved 41562306a36Sopenharmony_ci * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling 41662306a36Sopenharmony_ci * BIT 10 = Reserved 41762306a36Sopenharmony_ci * BIT 11 = Reserved 41862306a36Sopenharmony_ci * BIT 12 = Reserved 41962306a36Sopenharmony_ci * BIT 13 = Data Rate bit 0 42062306a36Sopenharmony_ci * BIT 14 = Data Rate bit 1 42162306a36Sopenharmony_ci * BIT 15 = Data Rate bit 2 42262306a36Sopenharmony_ci * BIT 16 = Enable 75 ohm Termination Select 42362306a36Sopenharmony_ci * BIT 17-28 = Reserved 42462306a36Sopenharmony_ci * BIT 29 = Enable response queue 0 in index shadowing 42562306a36Sopenharmony_ci * BIT 30 = Enable request queue 0 out index shadowing 42662306a36Sopenharmony_ci * BIT 31 = Reserved 42762306a36Sopenharmony_ci */ 42862306a36Sopenharmony_ci __le32 firmware_options_3; 42962306a36Sopenharmony_ci __le16 qos; 43062306a36Sopenharmony_ci __le16 rid; 43162306a36Sopenharmony_ci uint8_t reserved_3[20]; 43262306a36Sopenharmony_ci}; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci/* 43562306a36Sopenharmony_ci * ISP queue - command entry structure definition. 43662306a36Sopenharmony_ci */ 43762306a36Sopenharmony_ci#define COMMAND_BIDIRECTIONAL 0x75 43862306a36Sopenharmony_cistruct cmd_bidir { 43962306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 44062306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 44162306a36Sopenharmony_ci uint8_t sys_define; /* System defined */ 44262306a36Sopenharmony_ci uint8_t entry_status; /* Entry status. */ 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci __le16 wr_dseg_count; /* Write Data segment count. */ 45162306a36Sopenharmony_ci __le16 rd_dseg_count; /* Read Data segment count. */ 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci struct scsi_lun lun; /* FCP LUN (BE). */ 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 45662306a36Sopenharmony_ci#define BD_WRAP_BACK BIT_3 45762306a36Sopenharmony_ci#define BD_READ_DATA BIT_1 45862306a36Sopenharmony_ci#define BD_WRITE_DATA BIT_0 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci __le16 fcp_cmnd_dseg_len; /* Data segment length. */ 46162306a36Sopenharmony_ci __le64 fcp_cmnd_dseg_address __packed;/* Data segment address. */ 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci uint16_t reserved[2]; /* Reserved */ 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci __le32 rd_byte_count; /* Total Byte count Read. */ 46662306a36Sopenharmony_ci __le32 wr_byte_count; /* Total Byte count write. */ 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port.*/ 46962306a36Sopenharmony_ci uint8_t vp_index; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci struct dsd64 fcp_dsd; 47262306a36Sopenharmony_ci}; 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci#define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */ 47562306a36Sopenharmony_cistruct cmd_type_6 { 47662306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 47762306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 47862306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 47962306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 48462306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci __le16 dseg_count; /* Data segment count. */ 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci __le16 fcp_rsp_dsd_len; /* FCP_RSP DSD length. */ 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci struct scsi_lun lun; /* FCP LUN (BE). */ 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 49362306a36Sopenharmony_ci#define CF_NEW_SA BIT_12 49462306a36Sopenharmony_ci#define CF_EN_EDIF BIT_9 49562306a36Sopenharmony_ci#define CF_ADDITIONAL_PARAM_BLK BIT_8 49662306a36Sopenharmony_ci#define CF_DIF_SEG_DESCR_ENABLE BIT_3 49762306a36Sopenharmony_ci#define CF_DATA_SEG_DESCR_ENABLE BIT_2 49862306a36Sopenharmony_ci#define CF_READ_DATA BIT_1 49962306a36Sopenharmony_ci#define CF_WRITE_DATA BIT_0 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci __le16 fcp_cmnd_dseg_len; /* Data segment length. */ 50262306a36Sopenharmony_ci /* Data segment address. */ 50362306a36Sopenharmony_ci __le64 fcp_cmnd_dseg_address __packed; 50462306a36Sopenharmony_ci /* Data segment address. */ 50562306a36Sopenharmony_ci __le64 fcp_rsp_dseg_address __packed; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci __le32 byte_count; /* Total byte count. */ 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 51062306a36Sopenharmony_ci uint8_t vp_index; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci struct dsd64 fcp_dsd; 51362306a36Sopenharmony_ci}; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci#define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */ 51662306a36Sopenharmony_cistruct cmd_type_7 { 51762306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 51862306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 51962306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 52062306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 52562306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 52662306a36Sopenharmony_ci#define FW_MAX_TIMEOUT 0x1999 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci __le16 dseg_count; /* Data segment count. */ 52962306a36Sopenharmony_ci uint16_t reserved_1; 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci struct scsi_lun lun; /* FCP LUN (BE). */ 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci __le16 task_mgmt_flags; /* Task management flags. */ 53462306a36Sopenharmony_ci#define TMF_CLEAR_ACA BIT_14 53562306a36Sopenharmony_ci#define TMF_TARGET_RESET BIT_13 53662306a36Sopenharmony_ci#define TMF_LUN_RESET BIT_12 53762306a36Sopenharmony_ci#define TMF_CLEAR_TASK_SET BIT_10 53862306a36Sopenharmony_ci#define TMF_ABORT_TASK_SET BIT_9 53962306a36Sopenharmony_ci#define TMF_DSD_LIST_ENABLE BIT_2 54062306a36Sopenharmony_ci#define TMF_READ_DATA BIT_1 54162306a36Sopenharmony_ci#define TMF_WRITE_DATA BIT_0 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci uint8_t task; 54462306a36Sopenharmony_ci#define TSK_SIMPLE 0 54562306a36Sopenharmony_ci#define TSK_HEAD_OF_QUEUE 1 54662306a36Sopenharmony_ci#define TSK_ORDERED 2 54762306a36Sopenharmony_ci#define TSK_ACA 4 54862306a36Sopenharmony_ci#define TSK_UNTAGGED 5 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci uint8_t crn; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */ 55362306a36Sopenharmony_ci __le32 byte_count; /* Total byte count. */ 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 55662306a36Sopenharmony_ci uint8_t vp_index; 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci struct dsd64 dsd; 55962306a36Sopenharmony_ci}; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci#define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6) 56262306a36Sopenharmony_ci * (T10-DIF) */ 56362306a36Sopenharmony_cistruct cmd_type_crc_2 { 56462306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 56562306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 56662306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 56762306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 57262306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci __le16 dseg_count; /* Data segment count. */ 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci __le16 fcp_rsp_dseg_len; /* FCP_RSP DSD length. */ 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci struct scsi_lun lun; /* FCP LUN (BE). */ 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci __le16 fcp_cmnd_dseg_len; /* Data segment length. */ 58362306a36Sopenharmony_ci __le64 fcp_cmnd_dseg_address __packed; 58462306a36Sopenharmony_ci /* Data segment address. */ 58562306a36Sopenharmony_ci __le64 fcp_rsp_dseg_address __packed; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci __le32 byte_count; /* Total byte count. */ 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 59062306a36Sopenharmony_ci uint8_t vp_index; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci __le64 crc_context_address __packed; /* Data segment address. */ 59362306a36Sopenharmony_ci __le16 crc_context_len; /* Data segment length. */ 59462306a36Sopenharmony_ci uint16_t reserved_1; /* MUST be set to 0. */ 59562306a36Sopenharmony_ci}; 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci/* 59962306a36Sopenharmony_ci * ISP queue - status entry structure definition. 60062306a36Sopenharmony_ci */ 60162306a36Sopenharmony_ci#define STATUS_TYPE 0x03 /* Status entry. */ 60262306a36Sopenharmony_cistruct sts_entry_24xx { 60362306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 60462306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 60562306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 60662306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 61162306a36Sopenharmony_ci __le16 ox_id; /* OX_ID used by the firmware. */ 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci __le32 residual_len; /* FW calc residual transfer length. */ 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci union { 61662306a36Sopenharmony_ci __le16 reserved_1; 61762306a36Sopenharmony_ci __le16 nvme_rsp_pyld_len; 61862306a36Sopenharmony_ci __le16 edif_sa_index; /* edif sa_index used for initiator read data */ 61962306a36Sopenharmony_ci }; 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci __le16 state_flags; /* State flags. */ 62262306a36Sopenharmony_ci#define SF_TRANSFERRED_DATA BIT_11 62362306a36Sopenharmony_ci#define SF_NVME_ERSP BIT_6 62462306a36Sopenharmony_ci#define SF_FCP_RSP_DMA BIT_0 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci __le16 status_qualifier; 62762306a36Sopenharmony_ci __le16 scsi_status; /* SCSI status. */ 62862306a36Sopenharmony_ci#define SS_CONFIRMATION_REQ BIT_12 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci __le32 rsp_residual_count; /* FCP RSP residual count. */ 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci __le32 sense_len; /* FCP SENSE length. */ 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci union { 63562306a36Sopenharmony_ci struct { 63662306a36Sopenharmony_ci __le32 rsp_data_len; /* FCP response data length */ 63762306a36Sopenharmony_ci uint8_t data[28]; /* FCP rsp/sense information */ 63862306a36Sopenharmony_ci }; 63962306a36Sopenharmony_ci struct nvme_fc_ersp_iu nvme_ersp; 64062306a36Sopenharmony_ci uint8_t nvme_ersp_data[32]; 64162306a36Sopenharmony_ci }; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci /* 64462306a36Sopenharmony_ci * If DIF Error is set in comp_status, these additional fields are 64562306a36Sopenharmony_ci * defined: 64662306a36Sopenharmony_ci * 64762306a36Sopenharmony_ci * !!! NOTE: Firmware sends expected/actual DIF data in big endian 64862306a36Sopenharmony_ci * format; but all of the "data" field gets swab32-d in the beginning 64962306a36Sopenharmony_ci * of qla2x00_status_entry(). 65062306a36Sopenharmony_ci * 65162306a36Sopenharmony_ci * &data[10] : uint8_t report_runt_bg[2]; - computed guard 65262306a36Sopenharmony_ci * &data[12] : uint8_t actual_dif[8]; - DIF Data received 65362306a36Sopenharmony_ci * &data[20] : uint8_t expected_dif[8]; - DIF Data computed 65462306a36Sopenharmony_ci */ 65562306a36Sopenharmony_ci}; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci/* 65962306a36Sopenharmony_ci * Status entry completion status 66062306a36Sopenharmony_ci */ 66162306a36Sopenharmony_ci#define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */ 66262306a36Sopenharmony_ci#define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */ 66362306a36Sopenharmony_ci#define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */ 66462306a36Sopenharmony_ci#define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */ 66562306a36Sopenharmony_ci#define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */ 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci/* 66862306a36Sopenharmony_ci * ISP queue - marker entry structure definition. 66962306a36Sopenharmony_ci */ 67062306a36Sopenharmony_ci#define MARKER_TYPE 0x04 /* Marker entry. */ 67162306a36Sopenharmony_cistruct mrk_entry_24xx { 67262306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 67362306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 67462306a36Sopenharmony_ci uint8_t handle_count; /* Handle count. */ 67562306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci uint8_t modifier; /* Modifier (7-0). */ 68262306a36Sopenharmony_ci#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */ 68362306a36Sopenharmony_ci#define MK_SYNC_ID 1 /* Synchronize ID */ 68462306a36Sopenharmony_ci#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */ 68562306a36Sopenharmony_ci uint8_t reserved_1; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci uint8_t reserved_2; 68862306a36Sopenharmony_ci uint8_t vp_index; 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci uint16_t reserved_3; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci uint8_t lun[8]; /* FCP LUN (BE). */ 69362306a36Sopenharmony_ci uint8_t reserved_4[40]; 69462306a36Sopenharmony_ci}; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci/* 69762306a36Sopenharmony_ci * ISP queue - CT Pass-Through entry structure definition. 69862306a36Sopenharmony_ci */ 69962306a36Sopenharmony_ci#define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */ 70062306a36Sopenharmony_cistruct ct_entry_24xx { 70162306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 70262306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 70362306a36Sopenharmony_ci uint8_t sys_define; /* System Defined. */ 70462306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci __le16 cmd_dsd_count; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci uint8_t vp_index; 71562306a36Sopenharmony_ci uint8_t reserved_1; 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 71862306a36Sopenharmony_ci uint16_t reserved_2; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci __le16 rsp_dsd_count; 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci uint8_t reserved_3[10]; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci __le32 rsp_byte_count; 72562306a36Sopenharmony_ci __le32 cmd_byte_count; 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci struct dsd64 dsd[2]; 72862306a36Sopenharmony_ci}; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci#define PURX_ELS_HEADER_SIZE 0x18 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci/* 73362306a36Sopenharmony_ci * ISP queue - PUREX IOCB entry structure definition 73462306a36Sopenharmony_ci */ 73562306a36Sopenharmony_ci#define PUREX_IOCB_TYPE 0x51 /* CT Pass Through IOCB entry */ 73662306a36Sopenharmony_cistruct purex_entry_24xx { 73762306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 73862306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 73962306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 74062306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci __le16 reserved1; 74362306a36Sopenharmony_ci uint8_t vp_idx; 74462306a36Sopenharmony_ci uint8_t reserved2; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci __le16 status_flags; 74762306a36Sopenharmony_ci __le16 nport_handle; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci __le16 frame_size; 75062306a36Sopenharmony_ci __le16 trunc_frame_size; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci __le32 rx_xchg_addr; 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci uint8_t d_id[3]; 75562306a36Sopenharmony_ci uint8_t r_ctl; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci uint8_t s_id[3]; 75862306a36Sopenharmony_ci uint8_t cs_ctl; 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci uint8_t f_ctl[3]; 76162306a36Sopenharmony_ci uint8_t type; 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ci __le16 seq_cnt; 76462306a36Sopenharmony_ci uint8_t df_ctl; 76562306a36Sopenharmony_ci uint8_t seq_id; 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci __le16 rx_id; 76862306a36Sopenharmony_ci __le16 ox_id; 76962306a36Sopenharmony_ci __le32 param; 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci uint8_t els_frame_payload[20]; 77262306a36Sopenharmony_ci}; 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci/* 77562306a36Sopenharmony_ci * ISP queue - ELS Pass-Through entry structure definition. 77662306a36Sopenharmony_ci */ 77762306a36Sopenharmony_ci#define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */ 77862306a36Sopenharmony_cistruct els_entry_24xx { 77962306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 78062306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 78162306a36Sopenharmony_ci uint8_t sys_define; /* System Defined. */ 78262306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 78362306a36Sopenharmony_ci 78462306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci __le16 comp_status; /* response only */ 78762306a36Sopenharmony_ci __le16 nport_handle; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci __le16 tx_dsd_count; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci uint8_t vp_index; 79262306a36Sopenharmony_ci uint8_t sof_type; 79362306a36Sopenharmony_ci#define EST_SOFI3 (1 << 4) 79462306a36Sopenharmony_ci#define EST_SOFI2 (3 << 4) 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_ci __le32 rx_xchg_address; /* Receive exchange address. */ 79762306a36Sopenharmony_ci __le16 rx_dsd_count; 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci uint8_t opcode; 80062306a36Sopenharmony_ci uint8_t reserved_2; 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_ci uint8_t d_id[3]; 80362306a36Sopenharmony_ci uint8_t s_id[3]; 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 80662306a36Sopenharmony_ci#define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13) 80762306a36Sopenharmony_ci#define EPD_ELS_COMMAND (0 << 13) 80862306a36Sopenharmony_ci#define EPD_ELS_ACC (1 << 13) 80962306a36Sopenharmony_ci#define EPD_ELS_RJT (2 << 13) 81062306a36Sopenharmony_ci#define EPD_RX_XCHG (3 << 13) /* terminate exchange */ 81162306a36Sopenharmony_ci#define ECF_CLR_PASSTHRU_PEND BIT_12 81262306a36Sopenharmony_ci#define ECF_INCL_FRAME_HDR BIT_11 81362306a36Sopenharmony_ci#define ECF_SEC_LOGIN BIT_3 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci union { 81662306a36Sopenharmony_ci struct { 81762306a36Sopenharmony_ci __le32 rx_byte_count; 81862306a36Sopenharmony_ci __le32 tx_byte_count; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci __le64 tx_address __packed; /* DSD 0 address. */ 82162306a36Sopenharmony_ci __le32 tx_len; /* DSD 0 length. */ 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci __le64 rx_address __packed; /* DSD 1 address. */ 82462306a36Sopenharmony_ci __le32 rx_len; /* DSD 1 length. */ 82562306a36Sopenharmony_ci }; 82662306a36Sopenharmony_ci struct { 82762306a36Sopenharmony_ci __le32 total_byte_count; 82862306a36Sopenharmony_ci __le32 error_subcode_1; 82962306a36Sopenharmony_ci __le32 error_subcode_2; 83062306a36Sopenharmony_ci __le32 error_subcode_3; 83162306a36Sopenharmony_ci }; 83262306a36Sopenharmony_ci }; 83362306a36Sopenharmony_ci}; 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_cistruct els_sts_entry_24xx { 83662306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 83762306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 83862306a36Sopenharmony_ci uint8_t sys_define; /* System Defined. */ 83962306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci __le32 handle; /* System handle. */ 84262306a36Sopenharmony_ci 84362306a36Sopenharmony_ci __le16 comp_status; 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci __le16 reserved_1; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci uint8_t vp_index; 85062306a36Sopenharmony_ci uint8_t sof_type; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci __le32 rx_xchg_address; /* Receive exchange address. */ 85362306a36Sopenharmony_ci __le16 reserved_2; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci uint8_t opcode; 85662306a36Sopenharmony_ci uint8_t reserved_3; 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci uint8_t d_id[3]; 85962306a36Sopenharmony_ci uint8_t s_id[3]; 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 86262306a36Sopenharmony_ci __le32 total_byte_count; 86362306a36Sopenharmony_ci __le32 error_subcode_1; 86462306a36Sopenharmony_ci __le32 error_subcode_2; 86562306a36Sopenharmony_ci __le32 error_subcode_3; 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci __le32 reserved_4[4]; 86862306a36Sopenharmony_ci}; 86962306a36Sopenharmony_ci/* 87062306a36Sopenharmony_ci * ISP queue - Mailbox Command entry structure definition. 87162306a36Sopenharmony_ci */ 87262306a36Sopenharmony_ci#define MBX_IOCB_TYPE 0x39 87362306a36Sopenharmony_cistruct mbx_entry_24xx { 87462306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 87562306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 87662306a36Sopenharmony_ci uint8_t handle_count; /* Handle count. */ 87762306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_ci uint16_t mbx[28]; 88262306a36Sopenharmony_ci}; 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_ci#define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */ 88662306a36Sopenharmony_cistruct logio_entry_24xx { 88762306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 88862306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 88962306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 89062306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 89362306a36Sopenharmony_ci 89462306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 89562306a36Sopenharmony_ci#define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */ 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci __le16 control_flags; /* Control flags. */ 90062306a36Sopenharmony_ci /* Modifiers. */ 90162306a36Sopenharmony_ci#define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */ 90262306a36Sopenharmony_ci#define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */ 90362306a36Sopenharmony_ci#define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */ 90462306a36Sopenharmony_ci#define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */ 90562306a36Sopenharmony_ci#define LCF_COMMON_FEAT BIT_7 /* PLOGI - Set Common Features Field */ 90662306a36Sopenharmony_ci#define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */ 90762306a36Sopenharmony_ci#define LCF_NVME_PRLI BIT_6 /* Perform NVME FC4 PRLI */ 90862306a36Sopenharmony_ci#define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */ 90962306a36Sopenharmony_ci#define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */ 91062306a36Sopenharmony_ci#define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */ 91162306a36Sopenharmony_ci#define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */ 91262306a36Sopenharmony_ci#define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */ 91362306a36Sopenharmony_ci /* Commands. */ 91462306a36Sopenharmony_ci#define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */ 91562306a36Sopenharmony_ci#define LCF_COMMAND_PRLI 0x01 /* PRLI. */ 91662306a36Sopenharmony_ci#define LCF_COMMAND_PDISC 0x02 /* PDISC. */ 91762306a36Sopenharmony_ci#define LCF_COMMAND_ADISC 0x03 /* ADISC. */ 91862306a36Sopenharmony_ci#define LCF_COMMAND_LOGO 0x08 /* LOGO. */ 91962306a36Sopenharmony_ci#define LCF_COMMAND_PRLO 0x09 /* PRLO. */ 92062306a36Sopenharmony_ci#define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */ 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci uint8_t vp_index; 92362306a36Sopenharmony_ci uint8_t reserved_1; 92462306a36Sopenharmony_ci 92562306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci uint8_t rsp_size; /* Response size in 32bit words. */ 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_ci __le32 io_parameter[11]; /* General I/O parameters. */ 93062306a36Sopenharmony_ci#define LIO_COMM_FEAT_FCSP BIT_21 93162306a36Sopenharmony_ci#define LIO_COMM_FEAT_CIO BIT_31 93262306a36Sopenharmony_ci#define LSC_SCODE_NOLINK 0x01 93362306a36Sopenharmony_ci#define LSC_SCODE_NOIOCB 0x02 93462306a36Sopenharmony_ci#define LSC_SCODE_NOXCB 0x03 93562306a36Sopenharmony_ci#define LSC_SCODE_CMD_FAILED 0x04 93662306a36Sopenharmony_ci#define LSC_SCODE_NOFABRIC 0x05 93762306a36Sopenharmony_ci#define LSC_SCODE_FW_NOT_READY 0x07 93862306a36Sopenharmony_ci#define LSC_SCODE_NOT_LOGGED_IN 0x09 93962306a36Sopenharmony_ci#define LSC_SCODE_NOPCB 0x0A 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci#define LSC_SCODE_ELS_REJECT 0x18 94262306a36Sopenharmony_ci#define LSC_SCODE_CMD_PARAM_ERR 0x19 94362306a36Sopenharmony_ci#define LSC_SCODE_PORTID_USED 0x1A 94462306a36Sopenharmony_ci#define LSC_SCODE_NPORT_USED 0x1B 94562306a36Sopenharmony_ci#define LSC_SCODE_NONPORT 0x1C 94662306a36Sopenharmony_ci#define LSC_SCODE_LOGGED_IN 0x1D 94762306a36Sopenharmony_ci#define LSC_SCODE_NOFLOGI_ACC 0x1F 94862306a36Sopenharmony_ci}; 94962306a36Sopenharmony_ci 95062306a36Sopenharmony_ci#define TSK_MGMT_IOCB_TYPE 0x14 95162306a36Sopenharmony_cistruct tsk_mgmt_entry { 95262306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 95362306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 95462306a36Sopenharmony_ci uint8_t handle_count; /* Handle count. */ 95562306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_ci uint16_t reserved_1; 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_ci __le16 delay; /* Activity delay in seconds. */ 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci __le16 timeout; /* Command timeout. */ 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_ci struct scsi_lun lun; /* FCP LUN (BE). */ 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci __le32 control_flags; /* Control Flags. */ 97062306a36Sopenharmony_ci#define TCF_NOTMCMD_TO_TARGET BIT_31 97162306a36Sopenharmony_ci#define TCF_LUN_RESET BIT_4 97262306a36Sopenharmony_ci#define TCF_ABORT_TASK_SET BIT_3 97362306a36Sopenharmony_ci#define TCF_CLEAR_TASK_SET BIT_2 97462306a36Sopenharmony_ci#define TCF_TARGET_RESET BIT_1 97562306a36Sopenharmony_ci#define TCF_CLEAR_ACA BIT_0 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_ci uint8_t reserved_2[20]; 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 98062306a36Sopenharmony_ci uint8_t vp_index; 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_ci uint8_t reserved_3[12]; 98362306a36Sopenharmony_ci}; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_ci#define ABORT_IOCB_TYPE 0x33 98662306a36Sopenharmony_cistruct abort_entry_24xx { 98762306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 98862306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 98962306a36Sopenharmony_ci uint8_t handle_count; /* Handle count. */ 99062306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci union { 99562306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 99662306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 99762306a36Sopenharmony_ci }; 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_ci __le16 options; /* Options. */ 100062306a36Sopenharmony_ci#define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */ 100162306a36Sopenharmony_ci#define AOF_NO_RRQ BIT_1 /* Do not send RRQ. */ 100262306a36Sopenharmony_ci#define AOF_ABTS_TIMEOUT BIT_2 /* Disable logout on ABTS timeout. */ 100362306a36Sopenharmony_ci#define AOF_ABTS_RTY_CNT BIT_3 /* Use driver specified retry count. */ 100462306a36Sopenharmony_ci#define AOF_RSP_TIMEOUT BIT_4 /* Use specified response timeout. */ 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci 100762306a36Sopenharmony_ci uint32_t handle_to_abort; /* System handle to abort. */ 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci __le16 req_que_no; 101062306a36Sopenharmony_ci uint8_t reserved_1[30]; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci uint8_t port_id[3]; /* PortID of destination port. */ 101362306a36Sopenharmony_ci uint8_t vp_index; 101462306a36Sopenharmony_ci u8 reserved_2[4]; 101562306a36Sopenharmony_ci union { 101662306a36Sopenharmony_ci struct { 101762306a36Sopenharmony_ci __le16 abts_rty_cnt; 101862306a36Sopenharmony_ci __le16 rsp_timeout; 101962306a36Sopenharmony_ci } drv; 102062306a36Sopenharmony_ci struct { 102162306a36Sopenharmony_ci u8 ba_rjt_vendorUnique; 102262306a36Sopenharmony_ci u8 ba_rjt_reasonCodeExpl; 102362306a36Sopenharmony_ci u8 ba_rjt_reasonCode; 102462306a36Sopenharmony_ci u8 reserved_3; 102562306a36Sopenharmony_ci } fw; 102662306a36Sopenharmony_ci }; 102762306a36Sopenharmony_ci u8 reserved_4[4]; 102862306a36Sopenharmony_ci}; 102962306a36Sopenharmony_ci 103062306a36Sopenharmony_ci#define ABTS_RCV_TYPE 0x54 103162306a36Sopenharmony_ci#define ABTS_RSP_TYPE 0x55 103262306a36Sopenharmony_cistruct abts_entry_24xx { 103362306a36Sopenharmony_ci uint8_t entry_type; 103462306a36Sopenharmony_ci uint8_t entry_count; 103562306a36Sopenharmony_ci uint8_t handle_count; 103662306a36Sopenharmony_ci uint8_t entry_status; 103762306a36Sopenharmony_ci 103862306a36Sopenharmony_ci __le32 handle; /* type 0x55 only */ 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_ci __le16 comp_status; /* type 0x55 only */ 104162306a36Sopenharmony_ci __le16 nport_handle; /* type 0x54 only */ 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ci __le16 control_flags; /* type 0x55 only */ 104462306a36Sopenharmony_ci uint8_t vp_idx; 104562306a36Sopenharmony_ci uint8_t sof_type; /* sof_type is upper nibble */ 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_ci __le32 rx_xch_addr; 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_ci uint8_t d_id[3]; 105062306a36Sopenharmony_ci uint8_t r_ctl; 105162306a36Sopenharmony_ci 105262306a36Sopenharmony_ci uint8_t s_id[3]; 105362306a36Sopenharmony_ci uint8_t cs_ctl; 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ci uint8_t f_ctl[3]; 105662306a36Sopenharmony_ci uint8_t type; 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_ci __le16 seq_cnt; 105962306a36Sopenharmony_ci uint8_t df_ctl; 106062306a36Sopenharmony_ci uint8_t seq_id; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci __le16 rx_id; 106362306a36Sopenharmony_ci __le16 ox_id; 106462306a36Sopenharmony_ci 106562306a36Sopenharmony_ci __le32 param; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_ci union { 106862306a36Sopenharmony_ci struct { 106962306a36Sopenharmony_ci __le32 subcode3; 107062306a36Sopenharmony_ci __le32 rsvd; 107162306a36Sopenharmony_ci __le32 subcode1; 107262306a36Sopenharmony_ci __le32 subcode2; 107362306a36Sopenharmony_ci } error; 107462306a36Sopenharmony_ci struct { 107562306a36Sopenharmony_ci __le16 rsrvd1; 107662306a36Sopenharmony_ci uint8_t last_seq_id; 107762306a36Sopenharmony_ci uint8_t seq_id_valid; 107862306a36Sopenharmony_ci __le16 aborted_rx_id; 107962306a36Sopenharmony_ci __le16 aborted_ox_id; 108062306a36Sopenharmony_ci __le16 high_seq_cnt; 108162306a36Sopenharmony_ci __le16 low_seq_cnt; 108262306a36Sopenharmony_ci } ba_acc; 108362306a36Sopenharmony_ci struct { 108462306a36Sopenharmony_ci uint8_t vendor_unique; 108562306a36Sopenharmony_ci uint8_t explanation; 108662306a36Sopenharmony_ci uint8_t reason; 108762306a36Sopenharmony_ci } ba_rjt; 108862306a36Sopenharmony_ci } payload; 108962306a36Sopenharmony_ci 109062306a36Sopenharmony_ci __le32 rx_xch_addr_to_abort; 109162306a36Sopenharmony_ci} __packed; 109262306a36Sopenharmony_ci 109362306a36Sopenharmony_ci/* ABTS payload explanation values */ 109462306a36Sopenharmony_ci#define BA_RJT_EXP_NO_ADDITIONAL 0 109562306a36Sopenharmony_ci#define BA_RJT_EXP_INV_OX_RX_ID 3 109662306a36Sopenharmony_ci#define BA_RJT_EXP_SEQ_ABORTED 5 109762306a36Sopenharmony_ci 109862306a36Sopenharmony_ci/* ABTS payload reason values */ 109962306a36Sopenharmony_ci#define BA_RJT_RSN_INV_CMD_CODE 1 110062306a36Sopenharmony_ci#define BA_RJT_RSN_LOGICAL_ERROR 3 110162306a36Sopenharmony_ci#define BA_RJT_RSN_LOGICAL_BUSY 5 110262306a36Sopenharmony_ci#define BA_RJT_RSN_PROTOCOL_ERROR 7 110362306a36Sopenharmony_ci#define BA_RJT_RSN_UNABLE_TO_PERFORM 9 110462306a36Sopenharmony_ci#define BA_RJT_RSN_VENDOR_SPECIFIC 0xff 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_ci/* FC_F values */ 110762306a36Sopenharmony_ci#define FC_TYPE_BLD 0x000 /* Basic link data */ 110862306a36Sopenharmony_ci#define FC_F_CTL_RSP_CNTXT 0x800000 /* Responder of exchange */ 110962306a36Sopenharmony_ci#define FC_F_CTL_LAST_SEQ 0x100000 /* Last sequence */ 111062306a36Sopenharmony_ci#define FC_F_CTL_END_SEQ 0x80000 /* Last sequence */ 111162306a36Sopenharmony_ci#define FC_F_CTL_SEQ_INIT 0x010000 /* Sequence initiative */ 111262306a36Sopenharmony_ci#define FC_ROUTING_BLD 0x80 /* Basic link data frame */ 111362306a36Sopenharmony_ci#define FC_R_CTL_BLD_BA_ACC 0x04 /* BA_ACC (basic accept) */ 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_ci/* 111662306a36Sopenharmony_ci * ISP I/O Register Set structure definitions. 111762306a36Sopenharmony_ci */ 111862306a36Sopenharmony_cistruct device_reg_24xx { 111962306a36Sopenharmony_ci __le32 flash_addr; /* Flash/NVRAM BIOS address. */ 112062306a36Sopenharmony_ci#define FARX_DATA_FLAG BIT_31 112162306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_CONF 0x7FFD0000 112262306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_DATA 0x7FF00000 112362306a36Sopenharmony_ci#define FARX_ACCESS_NVRAM_CONF 0x7FFF0000 112462306a36Sopenharmony_ci#define FARX_ACCESS_NVRAM_DATA 0x7FFE0000 112562306a36Sopenharmony_ci 112662306a36Sopenharmony_ci#define FA_NVRAM_FUNC0_ADDR 0x80 112762306a36Sopenharmony_ci#define FA_NVRAM_FUNC1_ADDR 0x180 112862306a36Sopenharmony_ci 112962306a36Sopenharmony_ci#define FA_NVRAM_VPD_SIZE 0x200 113062306a36Sopenharmony_ci#define FA_NVRAM_VPD0_ADDR 0x00 113162306a36Sopenharmony_ci#define FA_NVRAM_VPD1_ADDR 0x100 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_ci#define FA_BOOT_CODE_ADDR 0x00000 113462306a36Sopenharmony_ci /* 113562306a36Sopenharmony_ci * RISC code begins at offset 512KB 113662306a36Sopenharmony_ci * within flash. Consisting of two 113762306a36Sopenharmony_ci * contiguous RISC code segments. 113862306a36Sopenharmony_ci */ 113962306a36Sopenharmony_ci#define FA_RISC_CODE_ADDR 0x20000 114062306a36Sopenharmony_ci#define FA_RISC_CODE_SEGMENTS 2 114162306a36Sopenharmony_ci 114262306a36Sopenharmony_ci#define FA_FLASH_DESCR_ADDR_24 0x11000 114362306a36Sopenharmony_ci#define FA_FLASH_LAYOUT_ADDR_24 0x11400 114462306a36Sopenharmony_ci#define FA_NPIV_CONF0_ADDR_24 0x16000 114562306a36Sopenharmony_ci#define FA_NPIV_CONF1_ADDR_24 0x17000 114662306a36Sopenharmony_ci 114762306a36Sopenharmony_ci#define FA_FW_AREA_ADDR 0x40000 114862306a36Sopenharmony_ci#define FA_VPD_NVRAM_ADDR 0x48000 114962306a36Sopenharmony_ci#define FA_FEATURE_ADDR 0x4C000 115062306a36Sopenharmony_ci#define FA_FLASH_DESCR_ADDR 0x50000 115162306a36Sopenharmony_ci#define FA_FLASH_LAYOUT_ADDR 0x50400 115262306a36Sopenharmony_ci#define FA_HW_EVENT0_ADDR 0x54000 115362306a36Sopenharmony_ci#define FA_HW_EVENT1_ADDR 0x54400 115462306a36Sopenharmony_ci#define FA_HW_EVENT_SIZE 0x200 115562306a36Sopenharmony_ci#define FA_HW_EVENT_ENTRY_SIZE 4 115662306a36Sopenharmony_ci#define FA_NPIV_CONF0_ADDR 0x5C000 115762306a36Sopenharmony_ci#define FA_NPIV_CONF1_ADDR 0x5D000 115862306a36Sopenharmony_ci#define FA_FCP_PRIO0_ADDR 0x10000 115962306a36Sopenharmony_ci#define FA_FCP_PRIO1_ADDR 0x12000 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_ci/* 116262306a36Sopenharmony_ci * Flash Error Log Event Codes. 116362306a36Sopenharmony_ci */ 116462306a36Sopenharmony_ci#define HW_EVENT_RESET_ERR 0xF00B 116562306a36Sopenharmony_ci#define HW_EVENT_ISP_ERR 0xF020 116662306a36Sopenharmony_ci#define HW_EVENT_PARITY_ERR 0xF022 116762306a36Sopenharmony_ci#define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023 116862306a36Sopenharmony_ci#define HW_EVENT_FLASH_FW_ERR 0xF024 116962306a36Sopenharmony_ci 117062306a36Sopenharmony_ci __le32 flash_data; /* Flash/NVRAM BIOS data. */ 117162306a36Sopenharmony_ci 117262306a36Sopenharmony_ci __le32 ctrl_status; /* Control/Status. */ 117362306a36Sopenharmony_ci#define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */ 117462306a36Sopenharmony_ci#define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */ 117562306a36Sopenharmony_ci#define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */ 117662306a36Sopenharmony_ci#define CSRX_FUNCTION BIT_15 /* Function number. */ 117762306a36Sopenharmony_ci /* PCI-X Bus Mode. */ 117862306a36Sopenharmony_ci#define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8) 117962306a36Sopenharmony_ci#define PBM_PCI_33MHZ (0 << 8) 118062306a36Sopenharmony_ci#define PBM_PCIX_M1_66MHZ (1 << 8) 118162306a36Sopenharmony_ci#define PBM_PCIX_M1_100MHZ (2 << 8) 118262306a36Sopenharmony_ci#define PBM_PCIX_M1_133MHZ (3 << 8) 118362306a36Sopenharmony_ci#define PBM_PCIX_M2_66MHZ (5 << 8) 118462306a36Sopenharmony_ci#define PBM_PCIX_M2_100MHZ (6 << 8) 118562306a36Sopenharmony_ci#define PBM_PCIX_M2_133MHZ (7 << 8) 118662306a36Sopenharmony_ci#define PBM_PCI_66MHZ (8 << 8) 118762306a36Sopenharmony_ci /* Max Write Burst byte count. */ 118862306a36Sopenharmony_ci#define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4) 118962306a36Sopenharmony_ci#define MWB_512_BYTES (0 << 4) 119062306a36Sopenharmony_ci#define MWB_1024_BYTES (1 << 4) 119162306a36Sopenharmony_ci#define MWB_2048_BYTES (2 << 4) 119262306a36Sopenharmony_ci#define MWB_4096_BYTES (3 << 4) 119362306a36Sopenharmony_ci 119462306a36Sopenharmony_ci#define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */ 119562306a36Sopenharmony_ci#define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */ 119662306a36Sopenharmony_ci#define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */ 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ci __le32 ictrl; /* Interrupt control. */ 119962306a36Sopenharmony_ci#define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */ 120062306a36Sopenharmony_ci 120162306a36Sopenharmony_ci __le32 istatus; /* Interrupt status. */ 120262306a36Sopenharmony_ci#define ISRX_RISC_INT BIT_3 /* RISC interrupt. */ 120362306a36Sopenharmony_ci 120462306a36Sopenharmony_ci __le32 unused_1[2]; /* Gap. */ 120562306a36Sopenharmony_ci 120662306a36Sopenharmony_ci /* Request Queue. */ 120762306a36Sopenharmony_ci __le32 req_q_in; /* In-Pointer. */ 120862306a36Sopenharmony_ci __le32 req_q_out; /* Out-Pointer. */ 120962306a36Sopenharmony_ci /* Response Queue. */ 121062306a36Sopenharmony_ci __le32 rsp_q_in; /* In-Pointer. */ 121162306a36Sopenharmony_ci __le32 rsp_q_out; /* Out-Pointer. */ 121262306a36Sopenharmony_ci /* Priority Request Queue. */ 121362306a36Sopenharmony_ci __le32 preq_q_in; /* In-Pointer. */ 121462306a36Sopenharmony_ci __le32 preq_q_out; /* Out-Pointer. */ 121562306a36Sopenharmony_ci 121662306a36Sopenharmony_ci __le32 unused_2[2]; /* Gap. */ 121762306a36Sopenharmony_ci 121862306a36Sopenharmony_ci /* ATIO Queue. */ 121962306a36Sopenharmony_ci __le32 atio_q_in; /* In-Pointer. */ 122062306a36Sopenharmony_ci __le32 atio_q_out; /* Out-Pointer. */ 122162306a36Sopenharmony_ci 122262306a36Sopenharmony_ci __le32 host_status; 122362306a36Sopenharmony_ci#define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */ 122462306a36Sopenharmony_ci#define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */ 122562306a36Sopenharmony_ci 122662306a36Sopenharmony_ci __le32 hccr; /* Host command & control register. */ 122762306a36Sopenharmony_ci /* HCCR statuses. */ 122862306a36Sopenharmony_ci#define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */ 122962306a36Sopenharmony_ci#define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */ 123062306a36Sopenharmony_ci /* HCCR commands. */ 123162306a36Sopenharmony_ci /* NOOP. */ 123262306a36Sopenharmony_ci#define HCCRX_NOOP 0x00000000 123362306a36Sopenharmony_ci /* Set RISC Reset. */ 123462306a36Sopenharmony_ci#define HCCRX_SET_RISC_RESET 0x10000000 123562306a36Sopenharmony_ci /* Clear RISC Reset. */ 123662306a36Sopenharmony_ci#define HCCRX_CLR_RISC_RESET 0x20000000 123762306a36Sopenharmony_ci /* Set RISC Pause. */ 123862306a36Sopenharmony_ci#define HCCRX_SET_RISC_PAUSE 0x30000000 123962306a36Sopenharmony_ci /* Releases RISC Pause. */ 124062306a36Sopenharmony_ci#define HCCRX_REL_RISC_PAUSE 0x40000000 124162306a36Sopenharmony_ci /* Set HOST to RISC interrupt. */ 124262306a36Sopenharmony_ci#define HCCRX_SET_HOST_INT 0x50000000 124362306a36Sopenharmony_ci /* Clear HOST to RISC interrupt. */ 124462306a36Sopenharmony_ci#define HCCRX_CLR_HOST_INT 0x60000000 124562306a36Sopenharmony_ci /* Clear RISC to PCI interrupt. */ 124662306a36Sopenharmony_ci#define HCCRX_CLR_RISC_INT 0xA0000000 124762306a36Sopenharmony_ci 124862306a36Sopenharmony_ci __le32 gpiod; /* GPIO Data register. */ 124962306a36Sopenharmony_ci 125062306a36Sopenharmony_ci /* LED update mask. */ 125162306a36Sopenharmony_ci#define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18) 125262306a36Sopenharmony_ci /* Data update mask. */ 125362306a36Sopenharmony_ci#define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16) 125462306a36Sopenharmony_ci /* Data update mask. */ 125562306a36Sopenharmony_ci#define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16) 125662306a36Sopenharmony_ci /* LED control mask. */ 125762306a36Sopenharmony_ci#define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2) 125862306a36Sopenharmony_ci /* LED bit values. Color names as 125962306a36Sopenharmony_ci * referenced in fw spec. 126062306a36Sopenharmony_ci */ 126162306a36Sopenharmony_ci#define GPDX_LED_YELLOW_ON BIT_2 126262306a36Sopenharmony_ci#define GPDX_LED_GREEN_ON BIT_3 126362306a36Sopenharmony_ci#define GPDX_LED_AMBER_ON BIT_4 126462306a36Sopenharmony_ci /* Data in/out. */ 126562306a36Sopenharmony_ci#define GPDX_DATA_INOUT (BIT_1|BIT_0) 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_ci __le32 gpioe; /* GPIO Enable register. */ 126862306a36Sopenharmony_ci /* Enable update mask. */ 126962306a36Sopenharmony_ci#define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16) 127062306a36Sopenharmony_ci /* Enable update mask. */ 127162306a36Sopenharmony_ci#define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16) 127262306a36Sopenharmony_ci /* Enable. */ 127362306a36Sopenharmony_ci#define GPEX_ENABLE (BIT_1|BIT_0) 127462306a36Sopenharmony_ci 127562306a36Sopenharmony_ci __le32 iobase_addr; /* I/O Bus Base Address register. */ 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_ci __le32 unused_3[10]; /* Gap. */ 127862306a36Sopenharmony_ci 127962306a36Sopenharmony_ci __le16 mailbox0; 128062306a36Sopenharmony_ci __le16 mailbox1; 128162306a36Sopenharmony_ci __le16 mailbox2; 128262306a36Sopenharmony_ci __le16 mailbox3; 128362306a36Sopenharmony_ci __le16 mailbox4; 128462306a36Sopenharmony_ci __le16 mailbox5; 128562306a36Sopenharmony_ci __le16 mailbox6; 128662306a36Sopenharmony_ci __le16 mailbox7; 128762306a36Sopenharmony_ci __le16 mailbox8; 128862306a36Sopenharmony_ci __le16 mailbox9; 128962306a36Sopenharmony_ci __le16 mailbox10; 129062306a36Sopenharmony_ci __le16 mailbox11; 129162306a36Sopenharmony_ci __le16 mailbox12; 129262306a36Sopenharmony_ci __le16 mailbox13; 129362306a36Sopenharmony_ci __le16 mailbox14; 129462306a36Sopenharmony_ci __le16 mailbox15; 129562306a36Sopenharmony_ci __le16 mailbox16; 129662306a36Sopenharmony_ci __le16 mailbox17; 129762306a36Sopenharmony_ci __le16 mailbox18; 129862306a36Sopenharmony_ci __le16 mailbox19; 129962306a36Sopenharmony_ci __le16 mailbox20; 130062306a36Sopenharmony_ci __le16 mailbox21; 130162306a36Sopenharmony_ci __le16 mailbox22; 130262306a36Sopenharmony_ci __le16 mailbox23; 130362306a36Sopenharmony_ci __le16 mailbox24; 130462306a36Sopenharmony_ci __le16 mailbox25; 130562306a36Sopenharmony_ci __le16 mailbox26; 130662306a36Sopenharmony_ci __le16 mailbox27; 130762306a36Sopenharmony_ci __le16 mailbox28; 130862306a36Sopenharmony_ci __le16 mailbox29; 130962306a36Sopenharmony_ci __le16 mailbox30; 131062306a36Sopenharmony_ci __le16 mailbox31; 131162306a36Sopenharmony_ci 131262306a36Sopenharmony_ci __le32 iobase_window; 131362306a36Sopenharmony_ci __le32 iobase_c4; 131462306a36Sopenharmony_ci __le32 iobase_c8; 131562306a36Sopenharmony_ci __le32 unused_4_1[6]; /* Gap. */ 131662306a36Sopenharmony_ci __le32 iobase_q; 131762306a36Sopenharmony_ci __le32 unused_5[2]; /* Gap. */ 131862306a36Sopenharmony_ci __le32 iobase_select; 131962306a36Sopenharmony_ci __le32 unused_6[2]; /* Gap. */ 132062306a36Sopenharmony_ci __le32 iobase_sdata; 132162306a36Sopenharmony_ci}; 132262306a36Sopenharmony_ci/* RISC-RISC semaphore register PCI offet */ 132362306a36Sopenharmony_ci#define RISC_REGISTER_BASE_OFFSET 0x7010 132462306a36Sopenharmony_ci#define RISC_REGISTER_WINDOW_OFFSET 0x6 132562306a36Sopenharmony_ci 132662306a36Sopenharmony_ci/* RISC-RISC semaphore/flag register (risc address 0x7016) */ 132762306a36Sopenharmony_ci 132862306a36Sopenharmony_ci#define RISC_SEMAPHORE 0x1UL 132962306a36Sopenharmony_ci#define RISC_SEMAPHORE_WE (RISC_SEMAPHORE << 16) 133062306a36Sopenharmony_ci#define RISC_SEMAPHORE_CLR (RISC_SEMAPHORE_WE | 0x0UL) 133162306a36Sopenharmony_ci#define RISC_SEMAPHORE_SET (RISC_SEMAPHORE_WE | RISC_SEMAPHORE) 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_ci#define RISC_SEMAPHORE_FORCE 0x8000UL 133462306a36Sopenharmony_ci#define RISC_SEMAPHORE_FORCE_WE (RISC_SEMAPHORE_FORCE << 16) 133562306a36Sopenharmony_ci#define RISC_SEMAPHORE_FORCE_CLR (RISC_SEMAPHORE_FORCE_WE | 0x0UL) 133662306a36Sopenharmony_ci#define RISC_SEMAPHORE_FORCE_SET \ 133762306a36Sopenharmony_ci (RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE) 133862306a36Sopenharmony_ci 133962306a36Sopenharmony_ci/* RISC semaphore timeouts (ms) */ 134062306a36Sopenharmony_ci#define TIMEOUT_SEMAPHORE 2500 134162306a36Sopenharmony_ci#define TIMEOUT_SEMAPHORE_FORCE 2000 134262306a36Sopenharmony_ci#define TIMEOUT_TOTAL_ELAPSED 4500 134362306a36Sopenharmony_ci 134462306a36Sopenharmony_ci/* Trace Control *************************************************************/ 134562306a36Sopenharmony_ci 134662306a36Sopenharmony_ci#define TC_AEN_DISABLE 0 134762306a36Sopenharmony_ci 134862306a36Sopenharmony_ci#define TC_EFT_ENABLE 4 134962306a36Sopenharmony_ci#define TC_EFT_DISABLE 5 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_ci#define TC_FCE_ENABLE 8 135262306a36Sopenharmony_ci#define TC_FCE_OPTIONS 0 135362306a36Sopenharmony_ci#define TC_FCE_DEFAULT_RX_SIZE 2112 135462306a36Sopenharmony_ci#define TC_FCE_DEFAULT_TX_SIZE 2112 135562306a36Sopenharmony_ci#define TC_FCE_DISABLE 9 135662306a36Sopenharmony_ci#define TC_FCE_DISABLE_TRACE BIT_0 135762306a36Sopenharmony_ci 135862306a36Sopenharmony_ci/* MID Support ***************************************************************/ 135962306a36Sopenharmony_ci 136062306a36Sopenharmony_ci#define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */ 136162306a36Sopenharmony_ci#define MAX_MULTI_ID_FABRIC 256 /* ... */ 136262306a36Sopenharmony_ci 136362306a36Sopenharmony_cistruct mid_conf_entry_24xx { 136462306a36Sopenharmony_ci uint16_t reserved_1; 136562306a36Sopenharmony_ci 136662306a36Sopenharmony_ci /* 136762306a36Sopenharmony_ci * BIT 0 = Enable Hard Loop Id 136862306a36Sopenharmony_ci * BIT 1 = Acquire Loop ID in LIPA 136962306a36Sopenharmony_ci * BIT 2 = ID not Acquired 137062306a36Sopenharmony_ci * BIT 3 = Enable VP 137162306a36Sopenharmony_ci * BIT 4 = Enable Initiator Mode 137262306a36Sopenharmony_ci * BIT 5 = Disable Target Mode 137362306a36Sopenharmony_ci * BIT 6-7 = Reserved 137462306a36Sopenharmony_ci */ 137562306a36Sopenharmony_ci uint8_t options; 137662306a36Sopenharmony_ci 137762306a36Sopenharmony_ci uint8_t hard_address; 137862306a36Sopenharmony_ci 137962306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 138062306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 138162306a36Sopenharmony_ci}; 138262306a36Sopenharmony_ci 138362306a36Sopenharmony_cistruct mid_init_cb_24xx { 138462306a36Sopenharmony_ci struct init_cb_24xx init_cb; 138562306a36Sopenharmony_ci 138662306a36Sopenharmony_ci __le16 count; 138762306a36Sopenharmony_ci __le16 options; 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_ci struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC]; 139062306a36Sopenharmony_ci}; 139162306a36Sopenharmony_ci 139262306a36Sopenharmony_ci 139362306a36Sopenharmony_cistruct mid_db_entry_24xx { 139462306a36Sopenharmony_ci uint16_t status; 139562306a36Sopenharmony_ci#define MDBS_NON_PARTIC BIT_3 139662306a36Sopenharmony_ci#define MDBS_ID_ACQUIRED BIT_1 139762306a36Sopenharmony_ci#define MDBS_ENABLED BIT_0 139862306a36Sopenharmony_ci 139962306a36Sopenharmony_ci uint8_t options; 140062306a36Sopenharmony_ci uint8_t hard_address; 140162306a36Sopenharmony_ci 140262306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 140362306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_ci uint8_t port_id[3]; 140662306a36Sopenharmony_ci uint8_t reserved_1; 140762306a36Sopenharmony_ci}; 140862306a36Sopenharmony_ci 140962306a36Sopenharmony_ci/* 141062306a36Sopenharmony_ci * Virtual Port Control IOCB 141162306a36Sopenharmony_ci */ 141262306a36Sopenharmony_ci#define VP_CTRL_IOCB_TYPE 0x30 /* Virtual Port Control entry. */ 141362306a36Sopenharmony_cistruct vp_ctrl_entry_24xx { 141462306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 141562306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 141662306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 141762306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 142062306a36Sopenharmony_ci 142162306a36Sopenharmony_ci __le16 vp_idx_failed; 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 142462306a36Sopenharmony_ci#define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */ 142562306a36Sopenharmony_ci#define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */ 142662306a36Sopenharmony_ci#define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */ 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_ci __le16 command; 142962306a36Sopenharmony_ci#define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */ 143062306a36Sopenharmony_ci#define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */ 143162306a36Sopenharmony_ci#define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */ 143262306a36Sopenharmony_ci#define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */ 143362306a36Sopenharmony_ci#define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */ 143462306a36Sopenharmony_ci 143562306a36Sopenharmony_ci __le16 vp_count; 143662306a36Sopenharmony_ci 143762306a36Sopenharmony_ci uint8_t vp_idx_map[16]; 143862306a36Sopenharmony_ci __le16 flags; 143962306a36Sopenharmony_ci __le16 id; 144062306a36Sopenharmony_ci uint16_t reserved_4; 144162306a36Sopenharmony_ci __le16 hopct; 144262306a36Sopenharmony_ci uint8_t reserved_5[24]; 144362306a36Sopenharmony_ci}; 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_ci/* 144662306a36Sopenharmony_ci * Modify Virtual Port Configuration IOCB 144762306a36Sopenharmony_ci */ 144862306a36Sopenharmony_ci#define VP_CONFIG_IOCB_TYPE 0x31 /* Virtual Port Config entry. */ 144962306a36Sopenharmony_cistruct vp_config_entry_24xx { 145062306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 145162306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 145262306a36Sopenharmony_ci uint8_t handle_count; 145362306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 145462306a36Sopenharmony_ci 145562306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 145662306a36Sopenharmony_ci 145762306a36Sopenharmony_ci __le16 flags; 145862306a36Sopenharmony_ci#define CS_VF_BIND_VPORTS_TO_VF BIT_0 145962306a36Sopenharmony_ci#define CS_VF_SET_QOS_OF_VPORTS BIT_1 146062306a36Sopenharmony_ci#define CS_VF_SET_HOPS_OF_VPORTS BIT_2 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 146362306a36Sopenharmony_ci#define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */ 146462306a36Sopenharmony_ci#define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */ 146562306a36Sopenharmony_ci#define CS_VCT_ERROR 0x03 /* Unknown error. */ 146662306a36Sopenharmony_ci#define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */ 146762306a36Sopenharmony_ci#define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */ 146862306a36Sopenharmony_ci 146962306a36Sopenharmony_ci uint8_t command; 147062306a36Sopenharmony_ci#define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */ 147162306a36Sopenharmony_ci#define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */ 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_ci uint8_t vp_count; 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_ci uint8_t vp_index1; 147662306a36Sopenharmony_ci uint8_t vp_index2; 147762306a36Sopenharmony_ci 147862306a36Sopenharmony_ci uint8_t options_idx1; 147962306a36Sopenharmony_ci uint8_t hard_address_idx1; 148062306a36Sopenharmony_ci uint16_t reserved_vp1; 148162306a36Sopenharmony_ci uint8_t port_name_idx1[WWN_SIZE]; 148262306a36Sopenharmony_ci uint8_t node_name_idx1[WWN_SIZE]; 148362306a36Sopenharmony_ci 148462306a36Sopenharmony_ci uint8_t options_idx2; 148562306a36Sopenharmony_ci uint8_t hard_address_idx2; 148662306a36Sopenharmony_ci uint16_t reserved_vp2; 148762306a36Sopenharmony_ci uint8_t port_name_idx2[WWN_SIZE]; 148862306a36Sopenharmony_ci uint8_t node_name_idx2[WWN_SIZE]; 148962306a36Sopenharmony_ci __le16 id; 149062306a36Sopenharmony_ci uint16_t reserved_4; 149162306a36Sopenharmony_ci __le16 hopct; 149262306a36Sopenharmony_ci uint8_t reserved_5[2]; 149362306a36Sopenharmony_ci}; 149462306a36Sopenharmony_ci 149562306a36Sopenharmony_ci#define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */ 149662306a36Sopenharmony_cienum VP_STATUS { 149762306a36Sopenharmony_ci VP_STAT_COMPL, 149862306a36Sopenharmony_ci VP_STAT_FAIL, 149962306a36Sopenharmony_ci VP_STAT_ID_CHG, 150062306a36Sopenharmony_ci VP_STAT_SNS_TO, /* timeout */ 150162306a36Sopenharmony_ci VP_STAT_SNS_RJT, 150262306a36Sopenharmony_ci VP_STAT_SCR_TO, /* timeout */ 150362306a36Sopenharmony_ci VP_STAT_SCR_RJT, 150462306a36Sopenharmony_ci}; 150562306a36Sopenharmony_ci 150662306a36Sopenharmony_cienum VP_FLAGS { 150762306a36Sopenharmony_ci VP_FLAGS_CON_FLOOP = 1, 150862306a36Sopenharmony_ci VP_FLAGS_CON_P2P = 2, 150962306a36Sopenharmony_ci VP_FLAGS_CON_FABRIC = 3, 151062306a36Sopenharmony_ci VP_FLAGS_NAME_VALID = BIT_5, 151162306a36Sopenharmony_ci}; 151262306a36Sopenharmony_ci 151362306a36Sopenharmony_cistruct vp_rpt_id_entry_24xx { 151462306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 151562306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 151662306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 151762306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 151862306a36Sopenharmony_ci __le32 resv1; 151962306a36Sopenharmony_ci uint8_t vp_acquired; 152062306a36Sopenharmony_ci uint8_t vp_setup; 152162306a36Sopenharmony_ci uint8_t vp_idx; /* Format 0=reserved */ 152262306a36Sopenharmony_ci uint8_t vp_status; /* Format 0=reserved */ 152362306a36Sopenharmony_ci 152462306a36Sopenharmony_ci uint8_t port_id[3]; 152562306a36Sopenharmony_ci uint8_t format; 152662306a36Sopenharmony_ci union { 152762306a36Sopenharmony_ci struct _f0 { 152862306a36Sopenharmony_ci /* format 0 loop */ 152962306a36Sopenharmony_ci uint8_t vp_idx_map[16]; 153062306a36Sopenharmony_ci uint8_t reserved_4[32]; 153162306a36Sopenharmony_ci } f0; 153262306a36Sopenharmony_ci struct _f1 { 153362306a36Sopenharmony_ci /* format 1 fabric */ 153462306a36Sopenharmony_ci uint8_t vpstat1_subcode; /* vp_status=1 subcode */ 153562306a36Sopenharmony_ci uint8_t flags; 153662306a36Sopenharmony_ci#define TOPO_MASK 0xE 153762306a36Sopenharmony_ci#define TOPO_FL 0x2 153862306a36Sopenharmony_ci#define TOPO_N2N 0x4 153962306a36Sopenharmony_ci#define TOPO_F 0x6 154062306a36Sopenharmony_ci 154162306a36Sopenharmony_ci uint16_t fip_flags; 154262306a36Sopenharmony_ci uint8_t rsv2[12]; 154362306a36Sopenharmony_ci 154462306a36Sopenharmony_ci uint8_t ls_rjt_vendor; 154562306a36Sopenharmony_ci uint8_t ls_rjt_explanation; 154662306a36Sopenharmony_ci uint8_t ls_rjt_reason; 154762306a36Sopenharmony_ci uint8_t rsv3[5]; 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_ci uint8_t port_name[8]; 155062306a36Sopenharmony_ci uint8_t node_name[8]; 155162306a36Sopenharmony_ci uint16_t bbcr; 155262306a36Sopenharmony_ci uint8_t reserved_5[6]; 155362306a36Sopenharmony_ci } f1; 155462306a36Sopenharmony_ci struct _f2 { /* format 2: N2N direct connect */ 155562306a36Sopenharmony_ci uint8_t vpstat1_subcode; 155662306a36Sopenharmony_ci uint8_t flags; 155762306a36Sopenharmony_ci uint16_t fip_flags; 155862306a36Sopenharmony_ci uint8_t rsv2[12]; 155962306a36Sopenharmony_ci 156062306a36Sopenharmony_ci uint8_t ls_rjt_vendor; 156162306a36Sopenharmony_ci uint8_t ls_rjt_explanation; 156262306a36Sopenharmony_ci uint8_t ls_rjt_reason; 156362306a36Sopenharmony_ci uint8_t rsv3[5]; 156462306a36Sopenharmony_ci 156562306a36Sopenharmony_ci uint8_t port_name[8]; 156662306a36Sopenharmony_ci uint8_t node_name[8]; 156762306a36Sopenharmony_ci uint16_t bbcr; 156862306a36Sopenharmony_ci uint8_t reserved_5[2]; 156962306a36Sopenharmony_ci uint8_t remote_nport_id[4]; 157062306a36Sopenharmony_ci } f2; 157162306a36Sopenharmony_ci } u; 157262306a36Sopenharmony_ci}; 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_ci#define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */ 157562306a36Sopenharmony_cistruct vf_evfp_entry_24xx { 157662306a36Sopenharmony_ci uint8_t entry_type; /* Entry type. */ 157762306a36Sopenharmony_ci uint8_t entry_count; /* Entry count. */ 157862306a36Sopenharmony_ci uint8_t sys_define; /* System defined. */ 157962306a36Sopenharmony_ci uint8_t entry_status; /* Entry Status. */ 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ci uint32_t handle; /* System handle. */ 158262306a36Sopenharmony_ci __le16 comp_status; /* Completion status. */ 158362306a36Sopenharmony_ci __le16 timeout; /* timeout */ 158462306a36Sopenharmony_ci __le16 adim_tagging_mode; 158562306a36Sopenharmony_ci 158662306a36Sopenharmony_ci __le16 vfport_id; 158762306a36Sopenharmony_ci uint32_t exch_addr; 158862306a36Sopenharmony_ci 158962306a36Sopenharmony_ci __le16 nport_handle; /* N_PORT handle. */ 159062306a36Sopenharmony_ci __le16 control_flags; 159162306a36Sopenharmony_ci uint32_t io_parameter_0; 159262306a36Sopenharmony_ci uint32_t io_parameter_1; 159362306a36Sopenharmony_ci __le64 tx_address __packed; /* Data segment 0 address. */ 159462306a36Sopenharmony_ci uint32_t tx_len; /* Data segment 0 length. */ 159562306a36Sopenharmony_ci __le64 rx_address __packed; /* Data segment 1 address. */ 159662306a36Sopenharmony_ci uint32_t rx_len; /* Data segment 1 length. */ 159762306a36Sopenharmony_ci}; 159862306a36Sopenharmony_ci 159962306a36Sopenharmony_ci/* END MID Support ***********************************************************/ 160062306a36Sopenharmony_ci 160162306a36Sopenharmony_ci/* Flash Description Table ***************************************************/ 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_cistruct qla_fdt_layout { 160462306a36Sopenharmony_ci uint8_t sig[4]; 160562306a36Sopenharmony_ci __le16 version; 160662306a36Sopenharmony_ci __le16 len; 160762306a36Sopenharmony_ci __le16 checksum; 160862306a36Sopenharmony_ci uint8_t unused1[2]; 160962306a36Sopenharmony_ci uint8_t model[16]; 161062306a36Sopenharmony_ci __le16 man_id; 161162306a36Sopenharmony_ci __le16 id; 161262306a36Sopenharmony_ci uint8_t flags; 161362306a36Sopenharmony_ci uint8_t erase_cmd; 161462306a36Sopenharmony_ci uint8_t alt_erase_cmd; 161562306a36Sopenharmony_ci uint8_t wrt_enable_cmd; 161662306a36Sopenharmony_ci uint8_t wrt_enable_bits; 161762306a36Sopenharmony_ci uint8_t wrt_sts_reg_cmd; 161862306a36Sopenharmony_ci uint8_t unprotect_sec_cmd; 161962306a36Sopenharmony_ci uint8_t read_man_id_cmd; 162062306a36Sopenharmony_ci __le32 block_size; 162162306a36Sopenharmony_ci __le32 alt_block_size; 162262306a36Sopenharmony_ci __le32 flash_size; 162362306a36Sopenharmony_ci __le32 wrt_enable_data; 162462306a36Sopenharmony_ci uint8_t read_id_addr_len; 162562306a36Sopenharmony_ci uint8_t wrt_disable_bits; 162662306a36Sopenharmony_ci uint8_t read_dev_id_len; 162762306a36Sopenharmony_ci uint8_t chip_erase_cmd; 162862306a36Sopenharmony_ci __le16 read_timeout; 162962306a36Sopenharmony_ci uint8_t protect_sec_cmd; 163062306a36Sopenharmony_ci uint8_t unused2[65]; 163162306a36Sopenharmony_ci}; 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_ci/* Flash Layout Table ********************************************************/ 163462306a36Sopenharmony_ci 163562306a36Sopenharmony_cistruct qla_flt_location { 163662306a36Sopenharmony_ci uint8_t sig[4]; 163762306a36Sopenharmony_ci __le16 start_lo; 163862306a36Sopenharmony_ci __le16 start_hi; 163962306a36Sopenharmony_ci uint8_t version; 164062306a36Sopenharmony_ci uint8_t unused[5]; 164162306a36Sopenharmony_ci __le16 checksum; 164262306a36Sopenharmony_ci}; 164362306a36Sopenharmony_ci 164462306a36Sopenharmony_ci#define FLT_REG_FW 0x01 164562306a36Sopenharmony_ci#define FLT_REG_BOOT_CODE 0x07 164662306a36Sopenharmony_ci#define FLT_REG_VPD_0 0x14 164762306a36Sopenharmony_ci#define FLT_REG_NVRAM_0 0x15 164862306a36Sopenharmony_ci#define FLT_REG_VPD_1 0x16 164962306a36Sopenharmony_ci#define FLT_REG_NVRAM_1 0x17 165062306a36Sopenharmony_ci#define FLT_REG_VPD_2 0xD4 165162306a36Sopenharmony_ci#define FLT_REG_NVRAM_2 0xD5 165262306a36Sopenharmony_ci#define FLT_REG_VPD_3 0xD6 165362306a36Sopenharmony_ci#define FLT_REG_NVRAM_3 0xD7 165462306a36Sopenharmony_ci#define FLT_REG_FDT 0x1a 165562306a36Sopenharmony_ci#define FLT_REG_FLT 0x1c 165662306a36Sopenharmony_ci#define FLT_REG_HW_EVENT_0 0x1d 165762306a36Sopenharmony_ci#define FLT_REG_HW_EVENT_1 0x1f 165862306a36Sopenharmony_ci#define FLT_REG_NPIV_CONF_0 0x29 165962306a36Sopenharmony_ci#define FLT_REG_NPIV_CONF_1 0x2a 166062306a36Sopenharmony_ci#define FLT_REG_GOLD_FW 0x2f 166162306a36Sopenharmony_ci#define FLT_REG_FCP_PRIO_0 0x87 166262306a36Sopenharmony_ci#define FLT_REG_FCP_PRIO_1 0x88 166362306a36Sopenharmony_ci#define FLT_REG_CNA_FW 0x97 166462306a36Sopenharmony_ci#define FLT_REG_BOOT_CODE_8044 0xA2 166562306a36Sopenharmony_ci#define FLT_REG_FCOE_FW 0xA4 166662306a36Sopenharmony_ci#define FLT_REG_FCOE_NVRAM_0 0xAA 166762306a36Sopenharmony_ci#define FLT_REG_FCOE_NVRAM_1 0xAC 166862306a36Sopenharmony_ci 166962306a36Sopenharmony_ci/* 27xx */ 167062306a36Sopenharmony_ci#define FLT_REG_IMG_PRI_27XX 0x95 167162306a36Sopenharmony_ci#define FLT_REG_IMG_SEC_27XX 0x96 167262306a36Sopenharmony_ci#define FLT_REG_FW_SEC_27XX 0x02 167362306a36Sopenharmony_ci#define FLT_REG_BOOTLOAD_SEC_27XX 0x9 167462306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_27XX_0 0x50 167562306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_27XX_1 0x52 167662306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_27XX_2 0xD8 167762306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_27XX_3 0xDA 167862306a36Sopenharmony_ci#define FLT_REG_NVME_PARAMS_27XX 0x21 167962306a36Sopenharmony_ci 168062306a36Sopenharmony_ci/* 28xx */ 168162306a36Sopenharmony_ci#define FLT_REG_AUX_IMG_PRI_28XX 0x125 168262306a36Sopenharmony_ci#define FLT_REG_AUX_IMG_SEC_28XX 0x126 168362306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_28XX_0 0x10C 168462306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_28XX_1 0x10E 168562306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_28XX_2 0x110 168662306a36Sopenharmony_ci#define FLT_REG_VPD_SEC_28XX_3 0x112 168762306a36Sopenharmony_ci#define FLT_REG_NVRAM_SEC_28XX_0 0x10D 168862306a36Sopenharmony_ci#define FLT_REG_NVRAM_SEC_28XX_1 0x10F 168962306a36Sopenharmony_ci#define FLT_REG_NVRAM_SEC_28XX_2 0x111 169062306a36Sopenharmony_ci#define FLT_REG_NVRAM_SEC_28XX_3 0x113 169162306a36Sopenharmony_ci#define FLT_REG_MPI_PRI_28XX 0xD3 169262306a36Sopenharmony_ci#define FLT_REG_MPI_SEC_28XX 0xF0 169362306a36Sopenharmony_ci#define FLT_REG_PEP_PRI_28XX 0xD1 169462306a36Sopenharmony_ci#define FLT_REG_PEP_SEC_28XX 0xF1 169562306a36Sopenharmony_ci#define FLT_REG_NVME_PARAMS_PRI_28XX 0x14E 169662306a36Sopenharmony_ci#define FLT_REG_NVME_PARAMS_SEC_28XX 0x179 169762306a36Sopenharmony_ci 169862306a36Sopenharmony_cistruct qla_flt_region { 169962306a36Sopenharmony_ci __le16 code; 170062306a36Sopenharmony_ci uint8_t attribute; 170162306a36Sopenharmony_ci uint8_t reserved; 170262306a36Sopenharmony_ci __le32 size; 170362306a36Sopenharmony_ci __le32 start; 170462306a36Sopenharmony_ci __le32 end; 170562306a36Sopenharmony_ci}; 170662306a36Sopenharmony_ci 170762306a36Sopenharmony_cistruct qla_flt_header { 170862306a36Sopenharmony_ci __le16 version; 170962306a36Sopenharmony_ci __le16 length; 171062306a36Sopenharmony_ci __le16 checksum; 171162306a36Sopenharmony_ci __le16 unused; 171262306a36Sopenharmony_ci struct qla_flt_region region[]; 171362306a36Sopenharmony_ci}; 171462306a36Sopenharmony_ci 171562306a36Sopenharmony_ci#define FLT_REGION_SIZE 16 171662306a36Sopenharmony_ci#define FLT_MAX_REGIONS 0xFF 171762306a36Sopenharmony_ci#define FLT_REGIONS_SIZE (FLT_REGION_SIZE * FLT_MAX_REGIONS) 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_ci/* Flash NPIV Configuration Table ********************************************/ 172062306a36Sopenharmony_ci 172162306a36Sopenharmony_cistruct qla_npiv_header { 172262306a36Sopenharmony_ci uint8_t sig[2]; 172362306a36Sopenharmony_ci __le16 version; 172462306a36Sopenharmony_ci __le16 entries; 172562306a36Sopenharmony_ci __le16 unused[4]; 172662306a36Sopenharmony_ci __le16 checksum; 172762306a36Sopenharmony_ci}; 172862306a36Sopenharmony_ci 172962306a36Sopenharmony_cistruct qla_npiv_entry { 173062306a36Sopenharmony_ci __le16 flags; 173162306a36Sopenharmony_ci __le16 vf_id; 173262306a36Sopenharmony_ci uint8_t q_qos; 173362306a36Sopenharmony_ci uint8_t f_qos; 173462306a36Sopenharmony_ci __le16 unused1; 173562306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 173662306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 173762306a36Sopenharmony_ci}; 173862306a36Sopenharmony_ci 173962306a36Sopenharmony_ci/* 84XX Support **************************************************************/ 174062306a36Sopenharmony_ci 174162306a36Sopenharmony_ci#define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */ 174262306a36Sopenharmony_ci#define A84_PANIC_RECOVERY 0x1 174362306a36Sopenharmony_ci#define A84_OP_LOGIN_COMPLETE 0x2 174462306a36Sopenharmony_ci#define A84_DIAG_LOGIN_COMPLETE 0x3 174562306a36Sopenharmony_ci#define A84_GOLD_LOGIN_COMPLETE 0x4 174662306a36Sopenharmony_ci 174762306a36Sopenharmony_ci#define MBC_ISP84XX_RESET 0x3a /* Reset. */ 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_ci#define FSTATE_REMOTE_FC_DOWN BIT_0 175062306a36Sopenharmony_ci#define FSTATE_NSL_LINK_DOWN BIT_1 175162306a36Sopenharmony_ci#define FSTATE_IS_DIAG_FW BIT_2 175262306a36Sopenharmony_ci#define FSTATE_LOGGED_IN BIT_3 175362306a36Sopenharmony_ci#define FSTATE_WAITING_FOR_VERIFY BIT_4 175462306a36Sopenharmony_ci 175562306a36Sopenharmony_ci#define VERIFY_CHIP_IOCB_TYPE 0x1B 175662306a36Sopenharmony_cistruct verify_chip_entry_84xx { 175762306a36Sopenharmony_ci uint8_t entry_type; 175862306a36Sopenharmony_ci uint8_t entry_count; 175962306a36Sopenharmony_ci uint8_t sys_defined; 176062306a36Sopenharmony_ci uint8_t entry_status; 176162306a36Sopenharmony_ci 176262306a36Sopenharmony_ci uint32_t handle; 176362306a36Sopenharmony_ci 176462306a36Sopenharmony_ci __le16 options; 176562306a36Sopenharmony_ci#define VCO_DONT_UPDATE_FW BIT_0 176662306a36Sopenharmony_ci#define VCO_FORCE_UPDATE BIT_1 176762306a36Sopenharmony_ci#define VCO_DONT_RESET_UPDATE BIT_2 176862306a36Sopenharmony_ci#define VCO_DIAG_FW BIT_3 176962306a36Sopenharmony_ci#define VCO_END_OF_DATA BIT_14 177062306a36Sopenharmony_ci#define VCO_ENABLE_DSD BIT_15 177162306a36Sopenharmony_ci 177262306a36Sopenharmony_ci __le16 reserved_1; 177362306a36Sopenharmony_ci 177462306a36Sopenharmony_ci __le16 data_seg_cnt; 177562306a36Sopenharmony_ci __le16 reserved_2[3]; 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_ci __le32 fw_ver; 177862306a36Sopenharmony_ci __le32 exchange_address; 177962306a36Sopenharmony_ci 178062306a36Sopenharmony_ci __le32 reserved_3[3]; 178162306a36Sopenharmony_ci __le32 fw_size; 178262306a36Sopenharmony_ci __le32 fw_seq_size; 178362306a36Sopenharmony_ci __le32 relative_offset; 178462306a36Sopenharmony_ci 178562306a36Sopenharmony_ci struct dsd64 dsd; 178662306a36Sopenharmony_ci}; 178762306a36Sopenharmony_ci 178862306a36Sopenharmony_cistruct verify_chip_rsp_84xx { 178962306a36Sopenharmony_ci uint8_t entry_type; 179062306a36Sopenharmony_ci uint8_t entry_count; 179162306a36Sopenharmony_ci uint8_t sys_defined; 179262306a36Sopenharmony_ci uint8_t entry_status; 179362306a36Sopenharmony_ci 179462306a36Sopenharmony_ci uint32_t handle; 179562306a36Sopenharmony_ci 179662306a36Sopenharmony_ci __le16 comp_status; 179762306a36Sopenharmony_ci#define CS_VCS_CHIP_FAILURE 0x3 179862306a36Sopenharmony_ci#define CS_VCS_BAD_EXCHANGE 0x8 179962306a36Sopenharmony_ci#define CS_VCS_SEQ_COMPLETEi 0x40 180062306a36Sopenharmony_ci 180162306a36Sopenharmony_ci __le16 failure_code; 180262306a36Sopenharmony_ci#define VFC_CHECKSUM_ERROR 0x1 180362306a36Sopenharmony_ci#define VFC_INVALID_LEN 0x2 180462306a36Sopenharmony_ci#define VFC_ALREADY_IN_PROGRESS 0x8 180562306a36Sopenharmony_ci 180662306a36Sopenharmony_ci __le16 reserved_1[4]; 180762306a36Sopenharmony_ci 180862306a36Sopenharmony_ci __le32 fw_ver; 180962306a36Sopenharmony_ci __le32 exchange_address; 181062306a36Sopenharmony_ci 181162306a36Sopenharmony_ci __le32 reserved_2[6]; 181262306a36Sopenharmony_ci}; 181362306a36Sopenharmony_ci 181462306a36Sopenharmony_ci#define ACCESS_CHIP_IOCB_TYPE 0x2B 181562306a36Sopenharmony_cistruct access_chip_84xx { 181662306a36Sopenharmony_ci uint8_t entry_type; 181762306a36Sopenharmony_ci uint8_t entry_count; 181862306a36Sopenharmony_ci uint8_t sys_defined; 181962306a36Sopenharmony_ci uint8_t entry_status; 182062306a36Sopenharmony_ci 182162306a36Sopenharmony_ci uint32_t handle; 182262306a36Sopenharmony_ci 182362306a36Sopenharmony_ci __le16 options; 182462306a36Sopenharmony_ci#define ACO_DUMP_MEMORY 0x0 182562306a36Sopenharmony_ci#define ACO_LOAD_MEMORY 0x1 182662306a36Sopenharmony_ci#define ACO_CHANGE_CONFIG_PARAM 0x2 182762306a36Sopenharmony_ci#define ACO_REQUEST_INFO 0x3 182862306a36Sopenharmony_ci 182962306a36Sopenharmony_ci __le16 reserved1; 183062306a36Sopenharmony_ci 183162306a36Sopenharmony_ci __le16 dseg_count; 183262306a36Sopenharmony_ci __le16 reserved2[3]; 183362306a36Sopenharmony_ci 183462306a36Sopenharmony_ci __le32 parameter1; 183562306a36Sopenharmony_ci __le32 parameter2; 183662306a36Sopenharmony_ci __le32 parameter3; 183762306a36Sopenharmony_ci 183862306a36Sopenharmony_ci __le32 reserved3[3]; 183962306a36Sopenharmony_ci __le32 total_byte_cnt; 184062306a36Sopenharmony_ci __le32 reserved4; 184162306a36Sopenharmony_ci 184262306a36Sopenharmony_ci struct dsd64 dsd; 184362306a36Sopenharmony_ci}; 184462306a36Sopenharmony_ci 184562306a36Sopenharmony_cistruct access_chip_rsp_84xx { 184662306a36Sopenharmony_ci uint8_t entry_type; 184762306a36Sopenharmony_ci uint8_t entry_count; 184862306a36Sopenharmony_ci uint8_t sys_defined; 184962306a36Sopenharmony_ci uint8_t entry_status; 185062306a36Sopenharmony_ci 185162306a36Sopenharmony_ci uint32_t handle; 185262306a36Sopenharmony_ci 185362306a36Sopenharmony_ci __le16 comp_status; 185462306a36Sopenharmony_ci __le16 failure_code; 185562306a36Sopenharmony_ci __le32 residual_count; 185662306a36Sopenharmony_ci 185762306a36Sopenharmony_ci __le32 reserved[12]; 185862306a36Sopenharmony_ci}; 185962306a36Sopenharmony_ci 186062306a36Sopenharmony_ci/* 81XX Support **************************************************************/ 186162306a36Sopenharmony_ci 186262306a36Sopenharmony_ci#define MBA_DCBX_START 0x8016 186362306a36Sopenharmony_ci#define MBA_DCBX_COMPLETE 0x8030 186462306a36Sopenharmony_ci#define MBA_FCF_CONF_ERR 0x8031 186562306a36Sopenharmony_ci#define MBA_DCBX_PARAM_UPDATE 0x8032 186662306a36Sopenharmony_ci#define MBA_IDC_COMPLETE 0x8100 186762306a36Sopenharmony_ci#define MBA_IDC_NOTIFY 0x8101 186862306a36Sopenharmony_ci#define MBA_IDC_TIME_EXT 0x8102 186962306a36Sopenharmony_ci 187062306a36Sopenharmony_ci#define MBC_IDC_ACK 0x101 187162306a36Sopenharmony_ci#define MBC_RESTART_MPI_FW 0x3d 187262306a36Sopenharmony_ci#define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */ 187362306a36Sopenharmony_ci#define MBC_GET_XGMAC_STATS 0x7a 187462306a36Sopenharmony_ci#define MBC_GET_DCBX_PARAMS 0x51 187562306a36Sopenharmony_ci 187662306a36Sopenharmony_ci/* 187762306a36Sopenharmony_ci * ISP83xx mailbox commands 187862306a36Sopenharmony_ci */ 187962306a36Sopenharmony_ci#define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */ 188062306a36Sopenharmony_ci#define MBC_READ_REMOTE_REG 0x0009 /* Read remote register */ 188162306a36Sopenharmony_ci#define MBC_RESTART_NIC_FIRMWARE 0x003d /* Restart NIC firmware */ 188262306a36Sopenharmony_ci#define MBC_SET_ACCESS_CONTROL 0x003e /* Access control command */ 188362306a36Sopenharmony_ci 188462306a36Sopenharmony_ci/* Flash access control option field bit definitions */ 188562306a36Sopenharmony_ci#define FAC_OPT_FORCE_SEMAPHORE BIT_15 188662306a36Sopenharmony_ci#define FAC_OPT_REQUESTOR_ID BIT_14 188762306a36Sopenharmony_ci#define FAC_OPT_CMD_SUBCODE 0xff 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_ci/* Flash access control command subcodes */ 189062306a36Sopenharmony_ci#define FAC_OPT_CMD_WRITE_PROTECT 0x00 189162306a36Sopenharmony_ci#define FAC_OPT_CMD_WRITE_ENABLE 0x01 189262306a36Sopenharmony_ci#define FAC_OPT_CMD_ERASE_SECTOR 0x02 189362306a36Sopenharmony_ci#define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03 189462306a36Sopenharmony_ci#define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04 189562306a36Sopenharmony_ci#define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05 189662306a36Sopenharmony_ci 189762306a36Sopenharmony_ci/* enhanced features bit definitions */ 189862306a36Sopenharmony_ci#define NEF_LR_DIST_ENABLE BIT_0 189962306a36Sopenharmony_ci 190062306a36Sopenharmony_ci/* LR Distance bit positions */ 190162306a36Sopenharmony_ci#define LR_DIST_NV_POS 2 190262306a36Sopenharmony_ci#define LR_DIST_NV_MASK 0xf 190362306a36Sopenharmony_ci#define LR_DIST_FW_POS 12 190462306a36Sopenharmony_ci 190562306a36Sopenharmony_ci/* FAC semaphore defines */ 190662306a36Sopenharmony_ci#define FAC_SEMAPHORE_UNLOCK 0 190762306a36Sopenharmony_ci#define FAC_SEMAPHORE_LOCK 1 190862306a36Sopenharmony_ci 190962306a36Sopenharmony_cistruct nvram_81xx { 191062306a36Sopenharmony_ci /* NVRAM header. */ 191162306a36Sopenharmony_ci uint8_t id[4]; 191262306a36Sopenharmony_ci __le16 nvram_version; 191362306a36Sopenharmony_ci __le16 reserved_0; 191462306a36Sopenharmony_ci 191562306a36Sopenharmony_ci /* Firmware Initialization Control Block. */ 191662306a36Sopenharmony_ci __le16 version; 191762306a36Sopenharmony_ci __le16 reserved_1; 191862306a36Sopenharmony_ci __le16 frame_payload_size; 191962306a36Sopenharmony_ci __le16 execution_throttle; 192062306a36Sopenharmony_ci __le16 exchange_count; 192162306a36Sopenharmony_ci __le16 reserved_2; 192262306a36Sopenharmony_ci 192362306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; 192462306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; 192562306a36Sopenharmony_ci 192662306a36Sopenharmony_ci __le16 login_retry_count; 192762306a36Sopenharmony_ci __le16 reserved_3; 192862306a36Sopenharmony_ci __le16 interrupt_delay_timer; 192962306a36Sopenharmony_ci __le16 login_timeout; 193062306a36Sopenharmony_ci 193162306a36Sopenharmony_ci __le32 firmware_options_1; 193262306a36Sopenharmony_ci __le32 firmware_options_2; 193362306a36Sopenharmony_ci __le32 firmware_options_3; 193462306a36Sopenharmony_ci 193562306a36Sopenharmony_ci __le16 reserved_4[4]; 193662306a36Sopenharmony_ci 193762306a36Sopenharmony_ci /* Offset 64. */ 193862306a36Sopenharmony_ci uint8_t enode_mac[6]; 193962306a36Sopenharmony_ci __le16 reserved_5[5]; 194062306a36Sopenharmony_ci 194162306a36Sopenharmony_ci /* Offset 80. */ 194262306a36Sopenharmony_ci __le16 reserved_6[24]; 194362306a36Sopenharmony_ci 194462306a36Sopenharmony_ci /* Offset 128. */ 194562306a36Sopenharmony_ci __le16 ex_version; 194662306a36Sopenharmony_ci uint8_t prio_fcf_matching_flags; 194762306a36Sopenharmony_ci uint8_t reserved_6_1[3]; 194862306a36Sopenharmony_ci __le16 pri_fcf_vlan_id; 194962306a36Sopenharmony_ci uint8_t pri_fcf_fabric_name[8]; 195062306a36Sopenharmony_ci __le16 reserved_6_2[7]; 195162306a36Sopenharmony_ci uint8_t spma_mac_addr[6]; 195262306a36Sopenharmony_ci __le16 reserved_6_3[14]; 195362306a36Sopenharmony_ci 195462306a36Sopenharmony_ci /* Offset 192. */ 195562306a36Sopenharmony_ci uint8_t min_supported_speed; 195662306a36Sopenharmony_ci uint8_t reserved_7_0; 195762306a36Sopenharmony_ci __le16 reserved_7[31]; 195862306a36Sopenharmony_ci 195962306a36Sopenharmony_ci /* 196062306a36Sopenharmony_ci * BIT 0 = Enable spinup delay 196162306a36Sopenharmony_ci * BIT 1 = Disable BIOS 196262306a36Sopenharmony_ci * BIT 2 = Enable Memory Map BIOS 196362306a36Sopenharmony_ci * BIT 3 = Enable Selectable Boot 196462306a36Sopenharmony_ci * BIT 4 = Disable RISC code load 196562306a36Sopenharmony_ci * BIT 5 = Disable Serdes 196662306a36Sopenharmony_ci * BIT 6 = Opt boot mode 196762306a36Sopenharmony_ci * BIT 7 = Interrupt enable 196862306a36Sopenharmony_ci * 196962306a36Sopenharmony_ci * BIT 8 = EV Control enable 197062306a36Sopenharmony_ci * BIT 9 = Enable lip reset 197162306a36Sopenharmony_ci * BIT 10 = Enable lip full login 197262306a36Sopenharmony_ci * BIT 11 = Enable target reset 197362306a36Sopenharmony_ci * BIT 12 = Stop firmware 197462306a36Sopenharmony_ci * BIT 13 = Enable nodename option 197562306a36Sopenharmony_ci * BIT 14 = Default WWPN valid 197662306a36Sopenharmony_ci * BIT 15 = Enable alternate WWN 197762306a36Sopenharmony_ci * 197862306a36Sopenharmony_ci * BIT 16 = CLP LUN string 197962306a36Sopenharmony_ci * BIT 17 = CLP Target string 198062306a36Sopenharmony_ci * BIT 18 = CLP BIOS enable string 198162306a36Sopenharmony_ci * BIT 19 = CLP Serdes string 198262306a36Sopenharmony_ci * BIT 20 = CLP WWPN string 198362306a36Sopenharmony_ci * BIT 21 = CLP WWNN string 198462306a36Sopenharmony_ci * BIT 22 = 198562306a36Sopenharmony_ci * BIT 23 = 198662306a36Sopenharmony_ci * BIT 24 = Keep WWPN 198762306a36Sopenharmony_ci * BIT 25 = Temp WWPN 198862306a36Sopenharmony_ci * BIT 26-31 = 198962306a36Sopenharmony_ci */ 199062306a36Sopenharmony_ci __le32 host_p; 199162306a36Sopenharmony_ci 199262306a36Sopenharmony_ci uint8_t alternate_port_name[WWN_SIZE]; 199362306a36Sopenharmony_ci uint8_t alternate_node_name[WWN_SIZE]; 199462306a36Sopenharmony_ci 199562306a36Sopenharmony_ci uint8_t boot_port_name[WWN_SIZE]; 199662306a36Sopenharmony_ci __le16 boot_lun_number; 199762306a36Sopenharmony_ci __le16 reserved_8; 199862306a36Sopenharmony_ci 199962306a36Sopenharmony_ci uint8_t alt1_boot_port_name[WWN_SIZE]; 200062306a36Sopenharmony_ci __le16 alt1_boot_lun_number; 200162306a36Sopenharmony_ci __le16 reserved_9; 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_ci uint8_t alt2_boot_port_name[WWN_SIZE]; 200462306a36Sopenharmony_ci __le16 alt2_boot_lun_number; 200562306a36Sopenharmony_ci __le16 reserved_10; 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_ci uint8_t alt3_boot_port_name[WWN_SIZE]; 200862306a36Sopenharmony_ci __le16 alt3_boot_lun_number; 200962306a36Sopenharmony_ci __le16 reserved_11; 201062306a36Sopenharmony_ci 201162306a36Sopenharmony_ci /* 201262306a36Sopenharmony_ci * BIT 0 = Selective Login 201362306a36Sopenharmony_ci * BIT 1 = Alt-Boot Enable 201462306a36Sopenharmony_ci * BIT 2 = Reserved 201562306a36Sopenharmony_ci * BIT 3 = Boot Order List 201662306a36Sopenharmony_ci * BIT 4 = Reserved 201762306a36Sopenharmony_ci * BIT 5 = Selective LUN 201862306a36Sopenharmony_ci * BIT 6 = Reserved 201962306a36Sopenharmony_ci * BIT 7-31 = 202062306a36Sopenharmony_ci */ 202162306a36Sopenharmony_ci __le32 efi_parameters; 202262306a36Sopenharmony_ci 202362306a36Sopenharmony_ci uint8_t reset_delay; 202462306a36Sopenharmony_ci uint8_t reserved_12; 202562306a36Sopenharmony_ci __le16 reserved_13; 202662306a36Sopenharmony_ci 202762306a36Sopenharmony_ci __le16 boot_id_number; 202862306a36Sopenharmony_ci __le16 reserved_14; 202962306a36Sopenharmony_ci 203062306a36Sopenharmony_ci __le16 max_luns_per_target; 203162306a36Sopenharmony_ci __le16 reserved_15; 203262306a36Sopenharmony_ci 203362306a36Sopenharmony_ci __le16 port_down_retry_count; 203462306a36Sopenharmony_ci __le16 link_down_timeout; 203562306a36Sopenharmony_ci 203662306a36Sopenharmony_ci /* FCode parameters. */ 203762306a36Sopenharmony_ci __le16 fcode_parameter; 203862306a36Sopenharmony_ci 203962306a36Sopenharmony_ci __le16 reserved_16[3]; 204062306a36Sopenharmony_ci 204162306a36Sopenharmony_ci /* Offset 352. */ 204262306a36Sopenharmony_ci uint8_t reserved_17[4]; 204362306a36Sopenharmony_ci __le16 reserved_18[5]; 204462306a36Sopenharmony_ci uint8_t reserved_19[2]; 204562306a36Sopenharmony_ci __le16 reserved_20[8]; 204662306a36Sopenharmony_ci 204762306a36Sopenharmony_ci /* Offset 384. */ 204862306a36Sopenharmony_ci uint8_t reserved_21[16]; 204962306a36Sopenharmony_ci __le16 reserved_22[3]; 205062306a36Sopenharmony_ci 205162306a36Sopenharmony_ci /* Offset 406 (0x196) Enhanced Features 205262306a36Sopenharmony_ci * BIT 0 = Extended BB credits for LR 205362306a36Sopenharmony_ci * BIT 1 = Virtual Fabric Enable 205462306a36Sopenharmony_ci * BIT 2-5 = Distance Support if BIT 0 is on 205562306a36Sopenharmony_ci * BIT 6 = Prefer FCP 205662306a36Sopenharmony_ci * BIT 7 = SCM Disabled if BIT is set (1) 205762306a36Sopenharmony_ci * BIT 8-15 = Unused 205862306a36Sopenharmony_ci */ 205962306a36Sopenharmony_ci uint16_t enhanced_features; 206062306a36Sopenharmony_ci 206162306a36Sopenharmony_ci uint16_t reserved_24[4]; 206262306a36Sopenharmony_ci 206362306a36Sopenharmony_ci /* Offset 416. */ 206462306a36Sopenharmony_ci __le16 reserved_25[32]; 206562306a36Sopenharmony_ci 206662306a36Sopenharmony_ci /* Offset 480. */ 206762306a36Sopenharmony_ci uint8_t model_name[16]; 206862306a36Sopenharmony_ci 206962306a36Sopenharmony_ci /* Offset 496. */ 207062306a36Sopenharmony_ci __le16 feature_mask_l; 207162306a36Sopenharmony_ci __le16 feature_mask_h; 207262306a36Sopenharmony_ci __le16 reserved_26[2]; 207362306a36Sopenharmony_ci 207462306a36Sopenharmony_ci __le16 subsystem_vendor_id; 207562306a36Sopenharmony_ci __le16 subsystem_device_id; 207662306a36Sopenharmony_ci 207762306a36Sopenharmony_ci __le32 checksum; 207862306a36Sopenharmony_ci}; 207962306a36Sopenharmony_ci 208062306a36Sopenharmony_ci/* 208162306a36Sopenharmony_ci * ISP Initialization Control Block. 208262306a36Sopenharmony_ci * Little endian except where noted. 208362306a36Sopenharmony_ci */ 208462306a36Sopenharmony_ci#define ICB_VERSION 1 208562306a36Sopenharmony_cistruct init_cb_81xx { 208662306a36Sopenharmony_ci __le16 version; 208762306a36Sopenharmony_ci __le16 reserved_1; 208862306a36Sopenharmony_ci 208962306a36Sopenharmony_ci __le16 frame_payload_size; 209062306a36Sopenharmony_ci __le16 execution_throttle; 209162306a36Sopenharmony_ci __le16 exchange_count; 209262306a36Sopenharmony_ci 209362306a36Sopenharmony_ci __le16 reserved_2; 209462306a36Sopenharmony_ci 209562306a36Sopenharmony_ci uint8_t port_name[WWN_SIZE]; /* Big endian. */ 209662306a36Sopenharmony_ci uint8_t node_name[WWN_SIZE]; /* Big endian. */ 209762306a36Sopenharmony_ci 209862306a36Sopenharmony_ci __le16 response_q_inpointer; 209962306a36Sopenharmony_ci __le16 request_q_outpointer; 210062306a36Sopenharmony_ci 210162306a36Sopenharmony_ci __le16 login_retry_count; 210262306a36Sopenharmony_ci 210362306a36Sopenharmony_ci __le16 prio_request_q_outpointer; 210462306a36Sopenharmony_ci 210562306a36Sopenharmony_ci __le16 response_q_length; 210662306a36Sopenharmony_ci __le16 request_q_length; 210762306a36Sopenharmony_ci 210862306a36Sopenharmony_ci __le16 reserved_3; 210962306a36Sopenharmony_ci 211062306a36Sopenharmony_ci __le16 prio_request_q_length; 211162306a36Sopenharmony_ci 211262306a36Sopenharmony_ci __le64 request_q_address __packed; 211362306a36Sopenharmony_ci __le64 response_q_address __packed; 211462306a36Sopenharmony_ci __le64 prio_request_q_address __packed; 211562306a36Sopenharmony_ci 211662306a36Sopenharmony_ci uint8_t reserved_4[8]; 211762306a36Sopenharmony_ci 211862306a36Sopenharmony_ci __le16 atio_q_inpointer; 211962306a36Sopenharmony_ci __le16 atio_q_length; 212062306a36Sopenharmony_ci __le64 atio_q_address __packed; 212162306a36Sopenharmony_ci 212262306a36Sopenharmony_ci __le16 interrupt_delay_timer; /* 100us increments. */ 212362306a36Sopenharmony_ci __le16 login_timeout; 212462306a36Sopenharmony_ci 212562306a36Sopenharmony_ci /* 212662306a36Sopenharmony_ci * BIT 0-3 = Reserved 212762306a36Sopenharmony_ci * BIT 4 = Enable Target Mode 212862306a36Sopenharmony_ci * BIT 5 = Disable Initiator Mode 212962306a36Sopenharmony_ci * BIT 6 = Reserved 213062306a36Sopenharmony_ci * BIT 7 = Reserved 213162306a36Sopenharmony_ci * 213262306a36Sopenharmony_ci * BIT 8-13 = Reserved 213362306a36Sopenharmony_ci * BIT 14 = Node Name Option 213462306a36Sopenharmony_ci * BIT 15-31 = Reserved 213562306a36Sopenharmony_ci */ 213662306a36Sopenharmony_ci __le32 firmware_options_1; 213762306a36Sopenharmony_ci 213862306a36Sopenharmony_ci /* 213962306a36Sopenharmony_ci * BIT 0 = Operation Mode bit 0 214062306a36Sopenharmony_ci * BIT 1 = Operation Mode bit 1 214162306a36Sopenharmony_ci * BIT 2 = Operation Mode bit 2 214262306a36Sopenharmony_ci * BIT 3 = Operation Mode bit 3 214362306a36Sopenharmony_ci * BIT 4-7 = Reserved 214462306a36Sopenharmony_ci * 214562306a36Sopenharmony_ci * BIT 8 = Enable Class 2 214662306a36Sopenharmony_ci * BIT 9 = Enable ACK0 214762306a36Sopenharmony_ci * BIT 10 = Reserved 214862306a36Sopenharmony_ci * BIT 11 = Enable FC-SP Security 214962306a36Sopenharmony_ci * BIT 12 = FC Tape Enable 215062306a36Sopenharmony_ci * BIT 13 = Reserved 215162306a36Sopenharmony_ci * BIT 14 = Enable Target PRLI Control 215262306a36Sopenharmony_ci * BIT 15-31 = Reserved 215362306a36Sopenharmony_ci */ 215462306a36Sopenharmony_ci __le32 firmware_options_2; 215562306a36Sopenharmony_ci 215662306a36Sopenharmony_ci /* 215762306a36Sopenharmony_ci * BIT 0-3 = Reserved 215862306a36Sopenharmony_ci * BIT 4 = FCP RSP Payload bit 0 215962306a36Sopenharmony_ci * BIT 5 = FCP RSP Payload bit 1 216062306a36Sopenharmony_ci * BIT 6 = Enable Receive Out-of-Order data frame handling 216162306a36Sopenharmony_ci * BIT 7 = Reserved 216262306a36Sopenharmony_ci * 216362306a36Sopenharmony_ci * BIT 8 = Reserved 216462306a36Sopenharmony_ci * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling 216562306a36Sopenharmony_ci * BIT 10-16 = Reserved 216662306a36Sopenharmony_ci * BIT 17 = Enable multiple FCFs 216762306a36Sopenharmony_ci * BIT 18-20 = MAC addressing mode 216862306a36Sopenharmony_ci * BIT 21-25 = Ethernet data rate 216962306a36Sopenharmony_ci * BIT 26 = Enable ethernet header rx IOCB for ATIO q 217062306a36Sopenharmony_ci * BIT 27 = Enable ethernet header rx IOCB for response q 217162306a36Sopenharmony_ci * BIT 28 = SPMA selection bit 0 217262306a36Sopenharmony_ci * BIT 28 = SPMA selection bit 1 217362306a36Sopenharmony_ci * BIT 30-31 = Reserved 217462306a36Sopenharmony_ci */ 217562306a36Sopenharmony_ci __le32 firmware_options_3; 217662306a36Sopenharmony_ci 217762306a36Sopenharmony_ci uint8_t reserved_5[8]; 217862306a36Sopenharmony_ci 217962306a36Sopenharmony_ci uint8_t enode_mac[6]; 218062306a36Sopenharmony_ci 218162306a36Sopenharmony_ci uint8_t reserved_6[10]; 218262306a36Sopenharmony_ci}; 218362306a36Sopenharmony_ci 218462306a36Sopenharmony_cistruct mid_init_cb_81xx { 218562306a36Sopenharmony_ci struct init_cb_81xx init_cb; 218662306a36Sopenharmony_ci 218762306a36Sopenharmony_ci uint16_t count; 218862306a36Sopenharmony_ci uint16_t options; 218962306a36Sopenharmony_ci 219062306a36Sopenharmony_ci struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC]; 219162306a36Sopenharmony_ci}; 219262306a36Sopenharmony_ci 219362306a36Sopenharmony_cistruct ex_init_cb_81xx { 219462306a36Sopenharmony_ci uint16_t ex_version; 219562306a36Sopenharmony_ci uint8_t prio_fcf_matching_flags; 219662306a36Sopenharmony_ci uint8_t reserved_1[3]; 219762306a36Sopenharmony_ci uint16_t pri_fcf_vlan_id; 219862306a36Sopenharmony_ci uint8_t pri_fcf_fabric_name[8]; 219962306a36Sopenharmony_ci uint16_t reserved_2[7]; 220062306a36Sopenharmony_ci uint8_t spma_mac_addr[6]; 220162306a36Sopenharmony_ci uint16_t reserved_3[14]; 220262306a36Sopenharmony_ci}; 220362306a36Sopenharmony_ci 220462306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000 220562306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000 220662306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_CONF_28XX 0x7FFD0000 220762306a36Sopenharmony_ci#define FARX_ACCESS_FLASH_DATA_28XX 0x7F7D0000 220862306a36Sopenharmony_ci 220962306a36Sopenharmony_ci/* FCP priority config defines *************************************/ 221062306a36Sopenharmony_ci/* operations */ 221162306a36Sopenharmony_ci#define QLFC_FCP_PRIO_DISABLE 0x0 221262306a36Sopenharmony_ci#define QLFC_FCP_PRIO_ENABLE 0x1 221362306a36Sopenharmony_ci#define QLFC_FCP_PRIO_GET_CONFIG 0x2 221462306a36Sopenharmony_ci#define QLFC_FCP_PRIO_SET_CONFIG 0x3 221562306a36Sopenharmony_ci 221662306a36Sopenharmony_cistruct qla_fcp_prio_entry { 221762306a36Sopenharmony_ci uint16_t flags; /* Describes parameter(s) in FCP */ 221862306a36Sopenharmony_ci /* priority entry that are valid */ 221962306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_VALID 0x1 222062306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_TAG_VALID 0x2 222162306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_SPID_VALID 0x4 222262306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_DPID_VALID 0x8 222362306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_LUNB_VALID 0x10 222462306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_LUNE_VALID 0x20 222562306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_SWWN_VALID 0x40 222662306a36Sopenharmony_ci#define FCP_PRIO_ENTRY_DWWN_VALID 0x80 222762306a36Sopenharmony_ci uint8_t tag; /* Priority value */ 222862306a36Sopenharmony_ci uint8_t reserved; /* Reserved for future use */ 222962306a36Sopenharmony_ci uint32_t src_pid; /* Src port id. high order byte */ 223062306a36Sopenharmony_ci /* unused; -1 (wild card) */ 223162306a36Sopenharmony_ci uint32_t dst_pid; /* Src port id. high order byte */ 223262306a36Sopenharmony_ci /* unused; -1 (wild card) */ 223362306a36Sopenharmony_ci uint16_t lun_beg; /* 1st lun num of lun range. */ 223462306a36Sopenharmony_ci /* -1 (wild card) */ 223562306a36Sopenharmony_ci uint16_t lun_end; /* 2nd lun num of lun range. */ 223662306a36Sopenharmony_ci /* -1 (wild card) */ 223762306a36Sopenharmony_ci uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */ 223862306a36Sopenharmony_ci uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */ 223962306a36Sopenharmony_ci}; 224062306a36Sopenharmony_ci 224162306a36Sopenharmony_cistruct qla_fcp_prio_cfg { 224262306a36Sopenharmony_ci uint8_t signature[4]; /* "HQOS" signature of config data */ 224362306a36Sopenharmony_ci uint16_t version; /* 1: Initial version */ 224462306a36Sopenharmony_ci uint16_t length; /* config data size in num bytes */ 224562306a36Sopenharmony_ci uint16_t checksum; /* config data bytes checksum */ 224662306a36Sopenharmony_ci uint16_t num_entries; /* Number of entries */ 224762306a36Sopenharmony_ci uint16_t size_of_entry; /* Size of each entry in num bytes */ 224862306a36Sopenharmony_ci uint8_t attributes; /* enable/disable, persistence */ 224962306a36Sopenharmony_ci#define FCP_PRIO_ATTR_DISABLE 0x0 225062306a36Sopenharmony_ci#define FCP_PRIO_ATTR_ENABLE 0x1 225162306a36Sopenharmony_ci#define FCP_PRIO_ATTR_PERSIST 0x2 225262306a36Sopenharmony_ci uint8_t reserved; /* Reserved for future use */ 225362306a36Sopenharmony_ci#define FCP_PRIO_CFG_HDR_SIZE offsetof(struct qla_fcp_prio_cfg, entry) 225462306a36Sopenharmony_ci struct qla_fcp_prio_entry entry[1023]; /* fcp priority entries */ 225562306a36Sopenharmony_ci uint8_t reserved2[16]; 225662306a36Sopenharmony_ci}; 225762306a36Sopenharmony_ci 225862306a36Sopenharmony_ci#define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/ 225962306a36Sopenharmony_ci 226062306a36Sopenharmony_ci/* 25XX Support ****************************************************/ 226162306a36Sopenharmony_ci#define FA_FCP_PRIO0_ADDR_25 0x3C000 226262306a36Sopenharmony_ci#define FA_FCP_PRIO1_ADDR_25 0x3E000 226362306a36Sopenharmony_ci 226462306a36Sopenharmony_ci/* 81XX Flash locations -- occupies second 2MB region. */ 226562306a36Sopenharmony_ci#define FA_BOOT_CODE_ADDR_81 0x80000 226662306a36Sopenharmony_ci#define FA_RISC_CODE_ADDR_81 0xA0000 226762306a36Sopenharmony_ci#define FA_FW_AREA_ADDR_81 0xC0000 226862306a36Sopenharmony_ci#define FA_VPD_NVRAM_ADDR_81 0xD0000 226962306a36Sopenharmony_ci#define FA_VPD0_ADDR_81 0xD0000 227062306a36Sopenharmony_ci#define FA_VPD1_ADDR_81 0xD0400 227162306a36Sopenharmony_ci#define FA_NVRAM0_ADDR_81 0xD0080 227262306a36Sopenharmony_ci#define FA_NVRAM1_ADDR_81 0xD0180 227362306a36Sopenharmony_ci#define FA_FEATURE_ADDR_81 0xD4000 227462306a36Sopenharmony_ci#define FA_FLASH_DESCR_ADDR_81 0xD8000 227562306a36Sopenharmony_ci#define FA_FLASH_LAYOUT_ADDR_81 0xD8400 227662306a36Sopenharmony_ci#define FA_HW_EVENT0_ADDR_81 0xDC000 227762306a36Sopenharmony_ci#define FA_HW_EVENT1_ADDR_81 0xDC400 227862306a36Sopenharmony_ci#define FA_NPIV_CONF0_ADDR_81 0xD1000 227962306a36Sopenharmony_ci#define FA_NPIV_CONF1_ADDR_81 0xD2000 228062306a36Sopenharmony_ci 228162306a36Sopenharmony_ci/* 83XX Flash locations -- occupies second 8MB region. */ 228262306a36Sopenharmony_ci#define FA_FLASH_LAYOUT_ADDR_83 (0x3F1000/4) 228362306a36Sopenharmony_ci#define FA_FLASH_LAYOUT_ADDR_28 (0x11000/4) 228462306a36Sopenharmony_ci 228562306a36Sopenharmony_ci#define NVRAM_DUAL_FCP_NVME_FLAG_OFFSET 0x196 228662306a36Sopenharmony_ci 228762306a36Sopenharmony_ci#endif 2288