162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Linux Driver for Mylex DAC960/AcceleRAID/eXtremeRAID PCI RAID Controllers
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * This driver supports the newer, SCSI-based firmware interface only.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright 2018 Hannes Reinecke, SUSE Linux GmbH <hare@suse.com>
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * Based on the original DAC960 driver, which has
1062306a36Sopenharmony_ci * Copyright 1998-2001 by Leonard N. Zubkoff <lnz@dandelion.com>
1162306a36Sopenharmony_ci * Portions Copyright 2002 by Mylex (An IBM Business Unit)
1262306a36Sopenharmony_ci */
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#ifndef _MYRS_H
1562306a36Sopenharmony_ci#define _MYRS_H
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define MYRS_MAILBOX_TIMEOUT 1000000
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define MYRS_DCMD_TAG 1
2062306a36Sopenharmony_ci#define MYRS_MCMD_TAG 2
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define MYRS_LINE_BUFFER_SIZE 128
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define MYRS_PRIMARY_MONITOR_INTERVAL (10 * HZ)
2562306a36Sopenharmony_ci#define MYRS_SECONDARY_MONITOR_INTERVAL (60 * HZ)
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* Maximum number of Scatter/Gather Segments supported */
2862306a36Sopenharmony_ci#define MYRS_SG_LIMIT		128
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/*
3162306a36Sopenharmony_ci * Number of Command and Status Mailboxes used by the
3262306a36Sopenharmony_ci * DAC960 V2 Firmware Memory Mailbox Interface.
3362306a36Sopenharmony_ci */
3462306a36Sopenharmony_ci#define MYRS_MAX_CMD_MBOX		512
3562306a36Sopenharmony_ci#define MYRS_MAX_STAT_MBOX		512
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define MYRS_DCDB_SIZE			16
3862306a36Sopenharmony_ci#define MYRS_SENSE_SIZE			14
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/*
4162306a36Sopenharmony_ci * DAC960 V2 Firmware Command Opcodes.
4262306a36Sopenharmony_ci */
4362306a36Sopenharmony_cienum myrs_cmd_opcode {
4462306a36Sopenharmony_ci	MYRS_CMD_OP_MEMCOPY		= 0x01,
4562306a36Sopenharmony_ci	MYRS_CMD_OP_SCSI_10_PASSTHRU	= 0x02,
4662306a36Sopenharmony_ci	MYRS_CMD_OP_SCSI_255_PASSTHRU	= 0x03,
4762306a36Sopenharmony_ci	MYRS_CMD_OP_SCSI_10		= 0x04,
4862306a36Sopenharmony_ci	MYRS_CMD_OP_SCSI_256		= 0x05,
4962306a36Sopenharmony_ci	MYRS_CMD_OP_IOCTL		= 0x20,
5062306a36Sopenharmony_ci} __packed;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci/*
5362306a36Sopenharmony_ci * DAC960 V2 Firmware IOCTL Opcodes.
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_cienum myrs_ioctl_opcode {
5662306a36Sopenharmony_ci	MYRS_IOCTL_GET_CTLR_INFO	= 0x01,
5762306a36Sopenharmony_ci	MYRS_IOCTL_GET_LDEV_INFO_VALID	= 0x03,
5862306a36Sopenharmony_ci	MYRS_IOCTL_GET_PDEV_INFO_VALID	= 0x05,
5962306a36Sopenharmony_ci	MYRS_IOCTL_GET_HEALTH_STATUS	= 0x11,
6062306a36Sopenharmony_ci	MYRS_IOCTL_GET_EVENT		= 0x15,
6162306a36Sopenharmony_ci	MYRS_IOCTL_START_DISCOVERY	= 0x81,
6262306a36Sopenharmony_ci	MYRS_IOCTL_SET_DEVICE_STATE	= 0x82,
6362306a36Sopenharmony_ci	MYRS_IOCTL_INIT_PDEV_START	= 0x84,
6462306a36Sopenharmony_ci	MYRS_IOCTL_INIT_PDEV_STOP	= 0x85,
6562306a36Sopenharmony_ci	MYRS_IOCTL_INIT_LDEV_START	= 0x86,
6662306a36Sopenharmony_ci	MYRS_IOCTL_INIT_LDEV_STOP	= 0x87,
6762306a36Sopenharmony_ci	MYRS_IOCTL_RBLD_DEVICE_START	= 0x88,
6862306a36Sopenharmony_ci	MYRS_IOCTL_RBLD_DEVICE_STOP	= 0x89,
6962306a36Sopenharmony_ci	MYRS_IOCTL_MAKE_CONSISTENT_START = 0x8A,
7062306a36Sopenharmony_ci	MYRS_IOCTL_MAKE_CONSISTENT_STOP = 0x8B,
7162306a36Sopenharmony_ci	MYRS_IOCTL_CC_START		= 0x8C,
7262306a36Sopenharmony_ci	MYRS_IOCTL_CC_STOP		= 0x8D,
7362306a36Sopenharmony_ci	MYRS_IOCTL_SET_MEM_MBOX		= 0x8E,
7462306a36Sopenharmony_ci	MYRS_IOCTL_RESET_DEVICE		= 0x90,
7562306a36Sopenharmony_ci	MYRS_IOCTL_FLUSH_DEVICE_DATA	= 0x91,
7662306a36Sopenharmony_ci	MYRS_IOCTL_PAUSE_DEVICE		= 0x92,
7762306a36Sopenharmony_ci	MYRS_IOCTL_UNPAUS_EDEVICE	= 0x93,
7862306a36Sopenharmony_ci	MYRS_IOCTL_LOCATE_DEVICE	= 0x94,
7962306a36Sopenharmony_ci	MYRS_IOCTL_CREATE_CONFIGURATION = 0xC0,
8062306a36Sopenharmony_ci	MYRS_IOCTL_DELETE_LDEV		= 0xC1,
8162306a36Sopenharmony_ci	MYRS_IOCTL_REPLACE_INTERNALDEVICE = 0xC2,
8262306a36Sopenharmony_ci	MYRS_IOCTL_RENAME_LDEV		= 0xC3,
8362306a36Sopenharmony_ci	MYRS_IOCTL_ADD_CONFIGURATION	= 0xC4,
8462306a36Sopenharmony_ci	MYRS_IOCTL_XLATE_PDEV_TO_LDEV	= 0xC5,
8562306a36Sopenharmony_ci	MYRS_IOCTL_CLEAR_CONFIGURATION	= 0xCA,
8662306a36Sopenharmony_ci} __packed;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/*
8962306a36Sopenharmony_ci * DAC960 V2 Firmware Command Status Codes.
9062306a36Sopenharmony_ci */
9162306a36Sopenharmony_ci#define MYRS_STATUS_SUCCESS			0x00
9262306a36Sopenharmony_ci#define MYRS_STATUS_FAILED			0x02
9362306a36Sopenharmony_ci#define MYRS_STATUS_DEVICE_BUSY			0x08
9462306a36Sopenharmony_ci#define MYRS_STATUS_DEVICE_NON_RESPONSIVE	0x0E
9562306a36Sopenharmony_ci#define MYRS_STATUS_DEVICE_NON_RESPONSIVE2	0x0F
9662306a36Sopenharmony_ci#define MYRS_STATUS_RESERVATION_CONFLICT	0x18
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/*
9962306a36Sopenharmony_ci * DAC960 V2 Firmware Memory Type structure.
10062306a36Sopenharmony_ci */
10162306a36Sopenharmony_cistruct myrs_mem_type {
10262306a36Sopenharmony_ci	enum {
10362306a36Sopenharmony_ci		MYRS_MEMTYPE_RESERVED	= 0x00,
10462306a36Sopenharmony_ci		MYRS_MEMTYPE_DRAM	= 0x01,
10562306a36Sopenharmony_ci		MYRS_MEMTYPE_EDRAM	= 0x02,
10662306a36Sopenharmony_ci		MYRS_MEMTYPE_EDO	= 0x03,
10762306a36Sopenharmony_ci		MYRS_MEMTYPE_SDRAM	= 0x04,
10862306a36Sopenharmony_ci		MYRS_MEMTYPE_LAST	= 0x1F,
10962306a36Sopenharmony_ci	} __packed mem_type:5;	/* Byte 0 Bits 0-4 */
11062306a36Sopenharmony_ci	unsigned rsvd:1;			/* Byte 0 Bit 5 */
11162306a36Sopenharmony_ci	unsigned mem_parity:1;			/* Byte 0 Bit 6 */
11262306a36Sopenharmony_ci	unsigned mem_ecc:1;			/* Byte 0 Bit 7 */
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci/*
11662306a36Sopenharmony_ci * DAC960 V2 Firmware Processor Type structure.
11762306a36Sopenharmony_ci */
11862306a36Sopenharmony_cienum myrs_cpu_type {
11962306a36Sopenharmony_ci	MYRS_CPUTYPE_i960CA	= 0x01,
12062306a36Sopenharmony_ci	MYRS_CPUTYPE_i960RD	= 0x02,
12162306a36Sopenharmony_ci	MYRS_CPUTYPE_i960RN	= 0x03,
12262306a36Sopenharmony_ci	MYRS_CPUTYPE_i960RP	= 0x04,
12362306a36Sopenharmony_ci	MYRS_CPUTYPE_NorthBay	= 0x05,
12462306a36Sopenharmony_ci	MYRS_CPUTYPE_StrongArm	= 0x06,
12562306a36Sopenharmony_ci	MYRS_CPUTYPE_i960RM	= 0x07,
12662306a36Sopenharmony_ci} __packed;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci/*
12962306a36Sopenharmony_ci * DAC960 V2 Firmware Get Controller Info reply structure.
13062306a36Sopenharmony_ci */
13162306a36Sopenharmony_cistruct myrs_ctlr_info {
13262306a36Sopenharmony_ci	unsigned char rsvd1;				/* Byte 0 */
13362306a36Sopenharmony_ci	enum {
13462306a36Sopenharmony_ci		MYRS_SCSI_BUS	= 0x00,
13562306a36Sopenharmony_ci		MYRS_Fibre_BUS	= 0x01,
13662306a36Sopenharmony_ci		MYRS_PCI_BUS	= 0x03
13762306a36Sopenharmony_ci	} __packed bus;	/* Byte 1 */
13862306a36Sopenharmony_ci	enum {
13962306a36Sopenharmony_ci		MYRS_CTLR_DAC960E	= 0x01,
14062306a36Sopenharmony_ci		MYRS_CTLR_DAC960M	= 0x08,
14162306a36Sopenharmony_ci		MYRS_CTLR_DAC960PD	= 0x10,
14262306a36Sopenharmony_ci		MYRS_CTLR_DAC960PL	= 0x11,
14362306a36Sopenharmony_ci		MYRS_CTLR_DAC960PU	= 0x12,
14462306a36Sopenharmony_ci		MYRS_CTLR_DAC960PE	= 0x13,
14562306a36Sopenharmony_ci		MYRS_CTLR_DAC960PG	= 0x14,
14662306a36Sopenharmony_ci		MYRS_CTLR_DAC960PJ	= 0x15,
14762306a36Sopenharmony_ci		MYRS_CTLR_DAC960PTL0	= 0x16,
14862306a36Sopenharmony_ci		MYRS_CTLR_DAC960PR	= 0x17,
14962306a36Sopenharmony_ci		MYRS_CTLR_DAC960PRL	= 0x18,
15062306a36Sopenharmony_ci		MYRS_CTLR_DAC960PT	= 0x19,
15162306a36Sopenharmony_ci		MYRS_CTLR_DAC1164P	= 0x1A,
15262306a36Sopenharmony_ci		MYRS_CTLR_DAC960PTL1	= 0x1B,
15362306a36Sopenharmony_ci		MYRS_CTLR_EXR2000P	= 0x1C,
15462306a36Sopenharmony_ci		MYRS_CTLR_EXR3000P	= 0x1D,
15562306a36Sopenharmony_ci		MYRS_CTLR_ACCELERAID352 = 0x1E,
15662306a36Sopenharmony_ci		MYRS_CTLR_ACCELERAID170 = 0x1F,
15762306a36Sopenharmony_ci		MYRS_CTLR_ACCELERAID160 = 0x20,
15862306a36Sopenharmony_ci		MYRS_CTLR_DAC960S	= 0x60,
15962306a36Sopenharmony_ci		MYRS_CTLR_DAC960SU	= 0x61,
16062306a36Sopenharmony_ci		MYRS_CTLR_DAC960SX	= 0x62,
16162306a36Sopenharmony_ci		MYRS_CTLR_DAC960SF	= 0x63,
16262306a36Sopenharmony_ci		MYRS_CTLR_DAC960SS	= 0x64,
16362306a36Sopenharmony_ci		MYRS_CTLR_DAC960FL	= 0x65,
16462306a36Sopenharmony_ci		MYRS_CTLR_DAC960LL	= 0x66,
16562306a36Sopenharmony_ci		MYRS_CTLR_DAC960FF	= 0x67,
16662306a36Sopenharmony_ci		MYRS_CTLR_DAC960HP	= 0x68,
16762306a36Sopenharmony_ci		MYRS_CTLR_RAIDBRICK	= 0x69,
16862306a36Sopenharmony_ci		MYRS_CTLR_METEOR_FL	= 0x6A,
16962306a36Sopenharmony_ci		MYRS_CTLR_METEOR_FF	= 0x6B
17062306a36Sopenharmony_ci	} __packed ctlr_type;	/* Byte 2 */
17162306a36Sopenharmony_ci	unsigned char rsvd2;			/* Byte 3 */
17262306a36Sopenharmony_ci	unsigned short bus_speed_mhz;		/* Bytes 4-5 */
17362306a36Sopenharmony_ci	unsigned char bus_width;		/* Byte 6 */
17462306a36Sopenharmony_ci	unsigned char flash_code;		/* Byte 7 */
17562306a36Sopenharmony_ci	unsigned char ports_present;		/* Byte 8 */
17662306a36Sopenharmony_ci	unsigned char rsvd3[7];			/* Bytes 9-15 */
17762306a36Sopenharmony_ci	unsigned char bus_name[16];		/* Bytes 16-31 */
17862306a36Sopenharmony_ci	unsigned char ctlr_name[16];		/* Bytes 32-47 */
17962306a36Sopenharmony_ci	unsigned char rsvd4[16];		/* Bytes 48-63 */
18062306a36Sopenharmony_ci	/* Firmware Release Information */
18162306a36Sopenharmony_ci	unsigned char fw_major_version;		/* Byte 64 */
18262306a36Sopenharmony_ci	unsigned char fw_minor_version;		/* Byte 65 */
18362306a36Sopenharmony_ci	unsigned char fw_turn_number;		/* Byte 66 */
18462306a36Sopenharmony_ci	unsigned char fw_build_number;		/* Byte 67 */
18562306a36Sopenharmony_ci	unsigned char fw_release_day;		/* Byte 68 */
18662306a36Sopenharmony_ci	unsigned char fw_release_month;		/* Byte 69 */
18762306a36Sopenharmony_ci	unsigned char fw_release_year_hi;	/* Byte 70 */
18862306a36Sopenharmony_ci	unsigned char fw_release_year_lo;	/* Byte 71 */
18962306a36Sopenharmony_ci	/* Hardware Release Information */
19062306a36Sopenharmony_ci	unsigned char hw_rev;			/* Byte 72 */
19162306a36Sopenharmony_ci	unsigned char rsvd5[3];			/* Bytes 73-75 */
19262306a36Sopenharmony_ci	unsigned char hw_release_day;		/* Byte 76 */
19362306a36Sopenharmony_ci	unsigned char hw_release_month;		/* Byte 77 */
19462306a36Sopenharmony_ci	unsigned char hw_release_year_hi;	/* Byte 78 */
19562306a36Sopenharmony_ci	unsigned char hw_release_year_lo;	/* Byte 79 */
19662306a36Sopenharmony_ci	/* Hardware Manufacturing Information */
19762306a36Sopenharmony_ci	unsigned char manuf_batch_num;		/* Byte 80 */
19862306a36Sopenharmony_ci	unsigned char rsvd6;			/* Byte 81 */
19962306a36Sopenharmony_ci	unsigned char manuf_plant_num;		/* Byte 82 */
20062306a36Sopenharmony_ci	unsigned char rsvd7;			/* Byte 83 */
20162306a36Sopenharmony_ci	unsigned char hw_manuf_day;		/* Byte 84 */
20262306a36Sopenharmony_ci	unsigned char hw_manuf_month;		/* Byte 85 */
20362306a36Sopenharmony_ci	unsigned char hw_manuf_year_hi;		/* Byte 86 */
20462306a36Sopenharmony_ci	unsigned char hw_manuf_year_lo;		/* Byte 87 */
20562306a36Sopenharmony_ci	unsigned char max_pd_per_xld;		/* Byte 88 */
20662306a36Sopenharmony_ci	unsigned char max_ild_per_xld;		/* Byte 89 */
20762306a36Sopenharmony_ci	unsigned short nvram_size_kb;		/* Bytes 90-91 */
20862306a36Sopenharmony_ci	unsigned char max_xld;			/* Byte 92 */
20962306a36Sopenharmony_ci	unsigned char rsvd8[3];			/* Bytes 93-95 */
21062306a36Sopenharmony_ci	/* Unique Information per Controller */
21162306a36Sopenharmony_ci	unsigned char serial_number[16];	/* Bytes 96-111 */
21262306a36Sopenharmony_ci	unsigned char rsvd9[16];		/* Bytes 112-127 */
21362306a36Sopenharmony_ci	/* Vendor Information */
21462306a36Sopenharmony_ci	unsigned char rsvd10[3];		/* Bytes 128-130 */
21562306a36Sopenharmony_ci	unsigned char oem_code;			/* Byte 131 */
21662306a36Sopenharmony_ci	unsigned char vendor[16];		/* Bytes 132-147 */
21762306a36Sopenharmony_ci	/* Other Physical/Controller/Operation Information */
21862306a36Sopenharmony_ci	unsigned char bbu_present:1;		/* Byte 148 Bit 0 */
21962306a36Sopenharmony_ci	unsigned char cluster_mode:1;		/* Byte 148 Bit 1 */
22062306a36Sopenharmony_ci	unsigned char rsvd11:6;			/* Byte 148 Bits 2-7 */
22162306a36Sopenharmony_ci	unsigned char rsvd12[3];		/* Bytes 149-151 */
22262306a36Sopenharmony_ci	/* Physical Device Scan Information */
22362306a36Sopenharmony_ci	unsigned char pscan_active:1;		/* Byte 152 Bit 0 */
22462306a36Sopenharmony_ci	unsigned char rsvd13:7;			/* Byte 152 Bits 1-7 */
22562306a36Sopenharmony_ci	unsigned char pscan_chan;		/* Byte 153 */
22662306a36Sopenharmony_ci	unsigned char pscan_target;		/* Byte 154 */
22762306a36Sopenharmony_ci	unsigned char pscan_lun;		/* Byte 155 */
22862306a36Sopenharmony_ci	/* Maximum Command Data Transfer Sizes */
22962306a36Sopenharmony_ci	unsigned short max_transfer_size;	/* Bytes 156-157 */
23062306a36Sopenharmony_ci	unsigned short max_sge;			/* Bytes 158-159 */
23162306a36Sopenharmony_ci	/* Logical/Physical Device Counts */
23262306a36Sopenharmony_ci	unsigned short ldev_present;		/* Bytes 160-161 */
23362306a36Sopenharmony_ci	unsigned short ldev_critical;		/* Bytes 162-163 */
23462306a36Sopenharmony_ci	unsigned short ldev_offline;		/* Bytes 164-165 */
23562306a36Sopenharmony_ci	unsigned short pdev_present;		/* Bytes 166-167 */
23662306a36Sopenharmony_ci	unsigned short pdisk_present;		/* Bytes 168-169 */
23762306a36Sopenharmony_ci	unsigned short pdisk_critical;		/* Bytes 170-171 */
23862306a36Sopenharmony_ci	unsigned short pdisk_offline;		/* Bytes 172-173 */
23962306a36Sopenharmony_ci	unsigned short max_tcq;			/* Bytes 174-175 */
24062306a36Sopenharmony_ci	/* Channel and Target ID Information */
24162306a36Sopenharmony_ci	unsigned char physchan_present;		/* Byte 176 */
24262306a36Sopenharmony_ci	unsigned char virtchan_present;		/* Byte 177 */
24362306a36Sopenharmony_ci	unsigned char physchan_max;		/* Byte 178 */
24462306a36Sopenharmony_ci	unsigned char virtchan_max;		/* Byte 179 */
24562306a36Sopenharmony_ci	unsigned char max_targets[16];		/* Bytes 180-195 */
24662306a36Sopenharmony_ci	unsigned char rsvd14[12];		/* Bytes 196-207 */
24762306a36Sopenharmony_ci	/* Memory/Cache Information */
24862306a36Sopenharmony_ci	unsigned short mem_size_mb;		/* Bytes 208-209 */
24962306a36Sopenharmony_ci	unsigned short cache_size_mb;		/* Bytes 210-211 */
25062306a36Sopenharmony_ci	unsigned int valid_cache_bytes;		/* Bytes 212-215 */
25162306a36Sopenharmony_ci	unsigned int dirty_cache_bytes;		/* Bytes 216-219 */
25262306a36Sopenharmony_ci	unsigned short mem_speed_mhz;		/* Bytes 220-221 */
25362306a36Sopenharmony_ci	unsigned char mem_data_width;		/* Byte 222 */
25462306a36Sopenharmony_ci	struct myrs_mem_type mem_type;		/* Byte 223 */
25562306a36Sopenharmony_ci	unsigned char cache_mem_type_name[16];	/* Bytes 224-239 */
25662306a36Sopenharmony_ci	/* Execution Memory Information */
25762306a36Sopenharmony_ci	unsigned short exec_mem_size_mb;	/* Bytes 240-241 */
25862306a36Sopenharmony_ci	unsigned short exec_l2_cache_size_mb;	/* Bytes 242-243 */
25962306a36Sopenharmony_ci	unsigned char rsvd15[8];		/* Bytes 244-251 */
26062306a36Sopenharmony_ci	unsigned short exec_mem_speed_mhz;	/* Bytes 252-253 */
26162306a36Sopenharmony_ci	unsigned char exec_mem_data_width;	/* Byte 254 */
26262306a36Sopenharmony_ci	struct myrs_mem_type exec_mem_type;	/* Byte 255 */
26362306a36Sopenharmony_ci	unsigned char exec_mem_type_name[16];	/* Bytes 256-271 */
26462306a36Sopenharmony_ci	/* CPU Type Information */
26562306a36Sopenharmony_ci	struct {				/* Bytes 272-335 */
26662306a36Sopenharmony_ci		unsigned short cpu_speed_mhz;
26762306a36Sopenharmony_ci		enum myrs_cpu_type cpu_type;
26862306a36Sopenharmony_ci		unsigned char cpu_count;
26962306a36Sopenharmony_ci		unsigned char rsvd16[12];
27062306a36Sopenharmony_ci		unsigned char cpu_name[16];
27162306a36Sopenharmony_ci	} __packed cpu[2];
27262306a36Sopenharmony_ci	/* Debugging/Profiling/Command Time Tracing Information */
27362306a36Sopenharmony_ci	unsigned short cur_prof_page_num;	/* Bytes 336-337 */
27462306a36Sopenharmony_ci	unsigned short num_prof_waiters;	/* Bytes 338-339 */
27562306a36Sopenharmony_ci	unsigned short cur_trace_page_num;	/* Bytes 340-341 */
27662306a36Sopenharmony_ci	unsigned short num_trace_waiters;	/* Bytes 342-343 */
27762306a36Sopenharmony_ci	unsigned char rsvd18[8];		/* Bytes 344-351 */
27862306a36Sopenharmony_ci	/* Error Counters on Physical Devices */
27962306a36Sopenharmony_ci	unsigned short pdev_bus_resets;		/* Bytes 352-353 */
28062306a36Sopenharmony_ci	unsigned short pdev_parity_errors;	/* Bytes 355-355 */
28162306a36Sopenharmony_ci	unsigned short pdev_soft_errors;	/* Bytes 356-357 */
28262306a36Sopenharmony_ci	unsigned short pdev_cmds_failed;	/* Bytes 358-359 */
28362306a36Sopenharmony_ci	unsigned short pdev_misc_errors;	/* Bytes 360-361 */
28462306a36Sopenharmony_ci	unsigned short pdev_cmd_timeouts;	/* Bytes 362-363 */
28562306a36Sopenharmony_ci	unsigned short pdev_sel_timeouts;	/* Bytes 364-365 */
28662306a36Sopenharmony_ci	unsigned short pdev_retries_done;	/* Bytes 366-367 */
28762306a36Sopenharmony_ci	unsigned short pdev_aborts_done;	/* Bytes 368-369 */
28862306a36Sopenharmony_ci	unsigned short pdev_host_aborts_done;	/* Bytes 370-371 */
28962306a36Sopenharmony_ci	unsigned short pdev_predicted_failures;	/* Bytes 372-373 */
29062306a36Sopenharmony_ci	unsigned short pdev_host_cmds_failed;	/* Bytes 374-375 */
29162306a36Sopenharmony_ci	unsigned short pdev_hard_errors;	/* Bytes 376-377 */
29262306a36Sopenharmony_ci	unsigned char rsvd19[6];		/* Bytes 378-383 */
29362306a36Sopenharmony_ci	/* Error Counters on Logical Devices */
29462306a36Sopenharmony_ci	unsigned short ldev_soft_errors;	/* Bytes 384-385 */
29562306a36Sopenharmony_ci	unsigned short ldev_cmds_failed;	/* Bytes 386-387 */
29662306a36Sopenharmony_ci	unsigned short ldev_host_aborts_done;	/* Bytes 388-389 */
29762306a36Sopenharmony_ci	unsigned char rsvd20[2];		/* Bytes 390-391 */
29862306a36Sopenharmony_ci	/* Error Counters on Controller */
29962306a36Sopenharmony_ci	unsigned short ctlr_mem_errors;		/* Bytes 392-393 */
30062306a36Sopenharmony_ci	unsigned short ctlr_host_aborts_done;	/* Bytes 394-395 */
30162306a36Sopenharmony_ci	unsigned char rsvd21[4];		/* Bytes 396-399 */
30262306a36Sopenharmony_ci	/* Long Duration Activity Information */
30362306a36Sopenharmony_ci	unsigned short bg_init_active;		/* Bytes 400-401 */
30462306a36Sopenharmony_ci	unsigned short ldev_init_active;	/* Bytes 402-403 */
30562306a36Sopenharmony_ci	unsigned short pdev_init_active;	/* Bytes 404-405 */
30662306a36Sopenharmony_ci	unsigned short cc_active;		/* Bytes 406-407 */
30762306a36Sopenharmony_ci	unsigned short rbld_active;		/* Bytes 408-409 */
30862306a36Sopenharmony_ci	unsigned short exp_active;		/* Bytes 410-411 */
30962306a36Sopenharmony_ci	unsigned short patrol_active;		/* Bytes 412-413 */
31062306a36Sopenharmony_ci	unsigned char rsvd22[2];		/* Bytes 414-415 */
31162306a36Sopenharmony_ci	/* Flash ROM Information */
31262306a36Sopenharmony_ci	unsigned char flash_type;		/* Byte 416 */
31362306a36Sopenharmony_ci	unsigned char rsvd23;			/* Byte 417 */
31462306a36Sopenharmony_ci	unsigned short flash_size_MB;		/* Bytes 418-419 */
31562306a36Sopenharmony_ci	unsigned int flash_limit;		/* Bytes 420-423 */
31662306a36Sopenharmony_ci	unsigned int flash_count;		/* Bytes 424-427 */
31762306a36Sopenharmony_ci	unsigned char rsvd24[4];		/* Bytes 428-431 */
31862306a36Sopenharmony_ci	unsigned char flash_type_name[16];	/* Bytes 432-447 */
31962306a36Sopenharmony_ci	/* Firmware Run Time Information */
32062306a36Sopenharmony_ci	unsigned char rbld_rate;		/* Byte 448 */
32162306a36Sopenharmony_ci	unsigned char bg_init_rate;		/* Byte 449 */
32262306a36Sopenharmony_ci	unsigned char fg_init_rate;		/* Byte 450 */
32362306a36Sopenharmony_ci	unsigned char cc_rate;			/* Byte 451 */
32462306a36Sopenharmony_ci	unsigned char rsvd25[4];		/* Bytes 452-455 */
32562306a36Sopenharmony_ci	unsigned int max_dp;			/* Bytes 456-459 */
32662306a36Sopenharmony_ci	unsigned int free_dp;			/* Bytes 460-463 */
32762306a36Sopenharmony_ci	unsigned int max_iop;			/* Bytes 464-467 */
32862306a36Sopenharmony_ci	unsigned int free_iop;			/* Bytes 468-471 */
32962306a36Sopenharmony_ci	unsigned short max_combined_len;	/* Bytes 472-473 */
33062306a36Sopenharmony_ci	unsigned short num_cfg_groups;		/* Bytes 474-475 */
33162306a36Sopenharmony_ci	unsigned installation_abort_status:1;	/* Byte 476 Bit 0 */
33262306a36Sopenharmony_ci	unsigned maint_mode_status:1;		/* Byte 476 Bit 1 */
33362306a36Sopenharmony_ci	unsigned rsvd26:6;			/* Byte 476 Bits 2-7 */
33462306a36Sopenharmony_ci	unsigned char rsvd27[6];		/* Bytes 477-511 */
33562306a36Sopenharmony_ci	unsigned char rsvd28[512];		/* Bytes 512-1023 */
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci/*
33962306a36Sopenharmony_ci * DAC960 V2 Firmware Device State type.
34062306a36Sopenharmony_ci */
34162306a36Sopenharmony_cienum myrs_devstate {
34262306a36Sopenharmony_ci	MYRS_DEVICE_UNCONFIGURED	= 0x00,
34362306a36Sopenharmony_ci	MYRS_DEVICE_ONLINE		= 0x01,
34462306a36Sopenharmony_ci	MYRS_DEVICE_REBUILD		= 0x03,
34562306a36Sopenharmony_ci	MYRS_DEVICE_MISSING		= 0x04,
34662306a36Sopenharmony_ci	MYRS_DEVICE_SUSPECTED_CRITICAL	= 0x05,
34762306a36Sopenharmony_ci	MYRS_DEVICE_OFFLINE		= 0x08,
34862306a36Sopenharmony_ci	MYRS_DEVICE_CRITICAL		= 0x09,
34962306a36Sopenharmony_ci	MYRS_DEVICE_SUSPECTED_DEAD	= 0x0C,
35062306a36Sopenharmony_ci	MYRS_DEVICE_COMMANDED_OFFLINE	= 0x10,
35162306a36Sopenharmony_ci	MYRS_DEVICE_STANDBY		= 0x21,
35262306a36Sopenharmony_ci	MYRS_DEVICE_INVALID_STATE	= 0xFF,
35362306a36Sopenharmony_ci} __packed;
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci/*
35662306a36Sopenharmony_ci * DAC960 V2 RAID Levels
35762306a36Sopenharmony_ci */
35862306a36Sopenharmony_cienum myrs_raid_level {
35962306a36Sopenharmony_ci	MYRS_RAID_LEVEL0	= 0x0,     /* RAID 0 */
36062306a36Sopenharmony_ci	MYRS_RAID_LEVEL1	= 0x1,     /* RAID 1 */
36162306a36Sopenharmony_ci	MYRS_RAID_LEVEL3	= 0x3,     /* RAID 3 right asymmetric parity */
36262306a36Sopenharmony_ci	MYRS_RAID_LEVEL5	= 0x5,     /* RAID 5 right asymmetric parity */
36362306a36Sopenharmony_ci	MYRS_RAID_LEVEL6	= 0x6,     /* RAID 6 (Mylex RAID 6) */
36462306a36Sopenharmony_ci	MYRS_RAID_JBOD		= 0x7,     /* RAID 7 (JBOD) */
36562306a36Sopenharmony_ci	MYRS_RAID_NEWSPAN	= 0x8,     /* New Mylex SPAN */
36662306a36Sopenharmony_ci	MYRS_RAID_LEVEL3F	= 0x9,     /* RAID 3 fixed parity */
36762306a36Sopenharmony_ci	MYRS_RAID_LEVEL3L	= 0xb,     /* RAID 3 left symmetric parity */
36862306a36Sopenharmony_ci	MYRS_RAID_SPAN		= 0xc,     /* current spanning implementation */
36962306a36Sopenharmony_ci	MYRS_RAID_LEVEL5L	= 0xd,     /* RAID 5 left symmetric parity */
37062306a36Sopenharmony_ci	MYRS_RAID_LEVELE	= 0xe,     /* RAID E (concatenation) */
37162306a36Sopenharmony_ci	MYRS_RAID_PHYSICAL	= 0xf,     /* physical device */
37262306a36Sopenharmony_ci} __packed;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cienum myrs_stripe_size {
37562306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_0	= 0x0,	/* no stripe (RAID 1, RAID 7, etc) */
37662306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_512B	= 0x1,
37762306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_1K	= 0x2,
37862306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_2K	= 0x3,
37962306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_4K	= 0x4,
38062306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_8K	= 0x5,
38162306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_16K	= 0x6,
38262306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_32K	= 0x7,
38362306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_64K	= 0x8,
38462306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_128K	= 0x9,
38562306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_256K	= 0xa,
38662306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_512K	= 0xb,
38762306a36Sopenharmony_ci	MYRS_STRIPE_SIZE_1M	= 0xc,
38862306a36Sopenharmony_ci} __packed;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cienum myrs_cacheline_size {
39162306a36Sopenharmony_ci	MYRS_CACHELINE_ZERO	= 0x0,	/* caching cannot be enabled */
39262306a36Sopenharmony_ci	MYRS_CACHELINE_512B	= 0x1,
39362306a36Sopenharmony_ci	MYRS_CACHELINE_1K	= 0x2,
39462306a36Sopenharmony_ci	MYRS_CACHELINE_2K	= 0x3,
39562306a36Sopenharmony_ci	MYRS_CACHELINE_4K	= 0x4,
39662306a36Sopenharmony_ci	MYRS_CACHELINE_8K	= 0x5,
39762306a36Sopenharmony_ci	MYRS_CACHELINE_16K	= 0x6,
39862306a36Sopenharmony_ci	MYRS_CACHELINE_32K	= 0x7,
39962306a36Sopenharmony_ci	MYRS_CACHELINE_64K	= 0x8,
40062306a36Sopenharmony_ci} __packed;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci/*
40362306a36Sopenharmony_ci * DAC960 V2 Firmware Get Logical Device Info reply structure.
40462306a36Sopenharmony_ci */
40562306a36Sopenharmony_cistruct myrs_ldev_info {
40662306a36Sopenharmony_ci	unsigned char ctlr;			/* Byte 0 */
40762306a36Sopenharmony_ci	unsigned char channel;			/* Byte 1 */
40862306a36Sopenharmony_ci	unsigned char target;			/* Byte 2 */
40962306a36Sopenharmony_ci	unsigned char lun;			/* Byte 3 */
41062306a36Sopenharmony_ci	enum myrs_devstate dev_state;		/* Byte 4 */
41162306a36Sopenharmony_ci	unsigned char raid_level;		/* Byte 5 */
41262306a36Sopenharmony_ci	enum myrs_stripe_size stripe_size;	/* Byte 6 */
41362306a36Sopenharmony_ci	enum myrs_cacheline_size cacheline_size; /* Byte 7 */
41462306a36Sopenharmony_ci	struct {
41562306a36Sopenharmony_ci		enum {
41662306a36Sopenharmony_ci			MYRS_READCACHE_DISABLED		= 0x0,
41762306a36Sopenharmony_ci			MYRS_READCACHE_ENABLED		= 0x1,
41862306a36Sopenharmony_ci			MYRS_READAHEAD_ENABLED		= 0x2,
41962306a36Sopenharmony_ci			MYRS_INTELLIGENT_READAHEAD_ENABLED = 0x3,
42062306a36Sopenharmony_ci			MYRS_READCACHE_LAST		= 0x7,
42162306a36Sopenharmony_ci		} __packed rce:3; /* Byte 8 Bits 0-2 */
42262306a36Sopenharmony_ci		enum {
42362306a36Sopenharmony_ci			MYRS_WRITECACHE_DISABLED	= 0x0,
42462306a36Sopenharmony_ci			MYRS_LOGICALDEVICE_RO		= 0x1,
42562306a36Sopenharmony_ci			MYRS_WRITECACHE_ENABLED		= 0x2,
42662306a36Sopenharmony_ci			MYRS_INTELLIGENT_WRITECACHE_ENABLED = 0x3,
42762306a36Sopenharmony_ci			MYRS_WRITECACHE_LAST		= 0x7,
42862306a36Sopenharmony_ci		} __packed wce:3; /* Byte 8 Bits 3-5 */
42962306a36Sopenharmony_ci		unsigned rsvd1:1;		/* Byte 8 Bit 6 */
43062306a36Sopenharmony_ci		unsigned ldev_init_done:1;	/* Byte 8 Bit 7 */
43162306a36Sopenharmony_ci	} ldev_control;				/* Byte 8 */
43262306a36Sopenharmony_ci	/* Logical Device Operations Status */
43362306a36Sopenharmony_ci	unsigned char cc_active:1;		/* Byte 9 Bit 0 */
43462306a36Sopenharmony_ci	unsigned char rbld_active:1;		/* Byte 9 Bit 1 */
43562306a36Sopenharmony_ci	unsigned char bg_init_active:1;		/* Byte 9 Bit 2 */
43662306a36Sopenharmony_ci	unsigned char fg_init_active:1;		/* Byte 9 Bit 3 */
43762306a36Sopenharmony_ci	unsigned char migration_active:1;	/* Byte 9 Bit 4 */
43862306a36Sopenharmony_ci	unsigned char patrol_active:1;		/* Byte 9 Bit 5 */
43962306a36Sopenharmony_ci	unsigned char rsvd2:2;			/* Byte 9 Bits 6-7 */
44062306a36Sopenharmony_ci	unsigned char raid5_writeupdate;	/* Byte 10 */
44162306a36Sopenharmony_ci	unsigned char raid5_algo;		/* Byte 11 */
44262306a36Sopenharmony_ci	unsigned short ldev_num;		/* Bytes 12-13 */
44362306a36Sopenharmony_ci	/* BIOS Info */
44462306a36Sopenharmony_ci	unsigned char bios_disabled:1;		/* Byte 14 Bit 0 */
44562306a36Sopenharmony_ci	unsigned char cdrom_boot:1;		/* Byte 14 Bit 1 */
44662306a36Sopenharmony_ci	unsigned char drv_coercion:1;		/* Byte 14 Bit 2 */
44762306a36Sopenharmony_ci	unsigned char write_same_disabled:1;	/* Byte 14 Bit 3 */
44862306a36Sopenharmony_ci	unsigned char hba_mode:1;		/* Byte 14 Bit 4 */
44962306a36Sopenharmony_ci	enum {
45062306a36Sopenharmony_ci		MYRS_GEOMETRY_128_32	= 0x0,
45162306a36Sopenharmony_ci		MYRS_GEOMETRY_255_63	= 0x1,
45262306a36Sopenharmony_ci		MYRS_GEOMETRY_RSVD1	= 0x2,
45362306a36Sopenharmony_ci		MYRS_GEOMETRY_RSVD2	= 0x3
45462306a36Sopenharmony_ci	} __packed drv_geom:2;	/* Byte 14 Bits 5-6 */
45562306a36Sopenharmony_ci	unsigned char super_ra_enabled:1;	/* Byte 14 Bit 7 */
45662306a36Sopenharmony_ci	unsigned char rsvd3;			/* Byte 15 */
45762306a36Sopenharmony_ci	/* Error Counters */
45862306a36Sopenharmony_ci	unsigned short soft_errs;		/* Bytes 16-17 */
45962306a36Sopenharmony_ci	unsigned short cmds_failed;		/* Bytes 18-19 */
46062306a36Sopenharmony_ci	unsigned short cmds_aborted;		/* Bytes 20-21 */
46162306a36Sopenharmony_ci	unsigned short deferred_write_errs;	/* Bytes 22-23 */
46262306a36Sopenharmony_ci	unsigned int rsvd4;			/* Bytes 24-27 */
46362306a36Sopenharmony_ci	unsigned int rsvd5;			/* Bytes 28-31 */
46462306a36Sopenharmony_ci	/* Device Size Information */
46562306a36Sopenharmony_ci	unsigned short rsvd6;			/* Bytes 32-33 */
46662306a36Sopenharmony_ci	unsigned short devsize_bytes;		/* Bytes 34-35 */
46762306a36Sopenharmony_ci	unsigned int orig_devsize;		/* Bytes 36-39 */
46862306a36Sopenharmony_ci	unsigned int cfg_devsize;		/* Bytes 40-43 */
46962306a36Sopenharmony_ci	unsigned int rsvd7;			/* Bytes 44-47 */
47062306a36Sopenharmony_ci	unsigned char ldev_name[32];		/* Bytes 48-79 */
47162306a36Sopenharmony_ci	unsigned char inquiry[36];		/* Bytes 80-115 */
47262306a36Sopenharmony_ci	unsigned char rsvd8[12];		/* Bytes 116-127 */
47362306a36Sopenharmony_ci	u64 last_read_lba;			/* Bytes 128-135 */
47462306a36Sopenharmony_ci	u64 last_write_lba;			/* Bytes 136-143 */
47562306a36Sopenharmony_ci	u64 cc_lba;				/* Bytes 144-151 */
47662306a36Sopenharmony_ci	u64 rbld_lba;				/* Bytes 152-159 */
47762306a36Sopenharmony_ci	u64 bg_init_lba;			/* Bytes 160-167 */
47862306a36Sopenharmony_ci	u64 fg_init_lba;			/* Bytes 168-175 */
47962306a36Sopenharmony_ci	u64 migration_lba;			/* Bytes 176-183 */
48062306a36Sopenharmony_ci	u64 patrol_lba;				/* Bytes 184-191 */
48162306a36Sopenharmony_ci	unsigned char rsvd9[64];		/* Bytes 192-255 */
48262306a36Sopenharmony_ci};
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci/*
48562306a36Sopenharmony_ci * DAC960 V2 Firmware Get Physical Device Info reply structure.
48662306a36Sopenharmony_ci */
48762306a36Sopenharmony_cistruct myrs_pdev_info {
48862306a36Sopenharmony_ci	unsigned char rsvd1;			/* Byte 0 */
48962306a36Sopenharmony_ci	unsigned char channel;			/* Byte 1 */
49062306a36Sopenharmony_ci	unsigned char target;			/* Byte 2 */
49162306a36Sopenharmony_ci	unsigned char lun;			/* Byte 3 */
49262306a36Sopenharmony_ci	/* Configuration Status Bits */
49362306a36Sopenharmony_ci	unsigned char pdev_fault_tolerant:1;	/* Byte 4 Bit 0 */
49462306a36Sopenharmony_ci	unsigned char pdev_connected:1;		/* Byte 4 Bit 1 */
49562306a36Sopenharmony_ci	unsigned char pdev_local_to_ctlr:1;	/* Byte 4 Bit 2 */
49662306a36Sopenharmony_ci	unsigned char rsvd2:5;			/* Byte 4 Bits 3-7 */
49762306a36Sopenharmony_ci	/* Multiple Host/Controller Status Bits */
49862306a36Sopenharmony_ci	unsigned char remote_host_dead:1;	/* Byte 5 Bit 0 */
49962306a36Sopenharmony_ci	unsigned char remove_ctlr_dead:1;	/* Byte 5 Bit 1 */
50062306a36Sopenharmony_ci	unsigned char rsvd3:6;			/* Byte 5 Bits 2-7 */
50162306a36Sopenharmony_ci	enum myrs_devstate dev_state;		/* Byte 6 */
50262306a36Sopenharmony_ci	unsigned char nego_data_width;		/* Byte 7 */
50362306a36Sopenharmony_ci	unsigned short nego_sync_rate;		/* Bytes 8-9 */
50462306a36Sopenharmony_ci	/* Multiported Physical Device Information */
50562306a36Sopenharmony_ci	unsigned char num_ports;		/* Byte 10 */
50662306a36Sopenharmony_ci	unsigned char drv_access_bitmap;	/* Byte 11 */
50762306a36Sopenharmony_ci	unsigned int rsvd4;			/* Bytes 12-15 */
50862306a36Sopenharmony_ci	unsigned char ip_address[16];		/* Bytes 16-31 */
50962306a36Sopenharmony_ci	unsigned short max_tags;		/* Bytes 32-33 */
51062306a36Sopenharmony_ci	/* Physical Device Operations Status */
51162306a36Sopenharmony_ci	unsigned char cc_in_progress:1;		/* Byte 34 Bit 0 */
51262306a36Sopenharmony_ci	unsigned char rbld_in_progress:1;	/* Byte 34 Bit 1 */
51362306a36Sopenharmony_ci	unsigned char makecc_in_progress:1;	/* Byte 34 Bit 2 */
51462306a36Sopenharmony_ci	unsigned char pdevinit_in_progress:1;	/* Byte 34 Bit 3 */
51562306a36Sopenharmony_ci	unsigned char migration_in_progress:1;	/* Byte 34 Bit 4 */
51662306a36Sopenharmony_ci	unsigned char patrol_in_progress:1;	/* Byte 34 Bit 5 */
51762306a36Sopenharmony_ci	unsigned char rsvd5:2;			/* Byte 34 Bits 6-7 */
51862306a36Sopenharmony_ci	unsigned char long_op_status;		/* Byte 35 */
51962306a36Sopenharmony_ci	unsigned char parity_errs;		/* Byte 36 */
52062306a36Sopenharmony_ci	unsigned char soft_errs;		/* Byte 37 */
52162306a36Sopenharmony_ci	unsigned char hard_errs;		/* Byte 38 */
52262306a36Sopenharmony_ci	unsigned char misc_errs;		/* Byte 39 */
52362306a36Sopenharmony_ci	unsigned char cmd_timeouts;		/* Byte 40 */
52462306a36Sopenharmony_ci	unsigned char retries;			/* Byte 41 */
52562306a36Sopenharmony_ci	unsigned char aborts;			/* Byte 42 */
52662306a36Sopenharmony_ci	unsigned char pred_failures;		/* Byte 43 */
52762306a36Sopenharmony_ci	unsigned int rsvd6;			/* Bytes 44-47 */
52862306a36Sopenharmony_ci	unsigned short rsvd7;			/* Bytes 48-49 */
52962306a36Sopenharmony_ci	unsigned short devsize_bytes;		/* Bytes 50-51 */
53062306a36Sopenharmony_ci	unsigned int orig_devsize;		/* Bytes 52-55 */
53162306a36Sopenharmony_ci	unsigned int cfg_devsize;		/* Bytes 56-59 */
53262306a36Sopenharmony_ci	unsigned int rsvd8;			/* Bytes 60-63 */
53362306a36Sopenharmony_ci	unsigned char pdev_name[16];		/* Bytes 64-79 */
53462306a36Sopenharmony_ci	unsigned char rsvd9[16];		/* Bytes 80-95 */
53562306a36Sopenharmony_ci	unsigned char rsvd10[32];		/* Bytes 96-127 */
53662306a36Sopenharmony_ci	unsigned char inquiry[36];		/* Bytes 128-163 */
53762306a36Sopenharmony_ci	unsigned char rsvd11[20];		/* Bytes 164-183 */
53862306a36Sopenharmony_ci	unsigned char rsvd12[8];		/* Bytes 184-191 */
53962306a36Sopenharmony_ci	u64 last_read_lba;			/* Bytes 192-199 */
54062306a36Sopenharmony_ci	u64 last_write_lba;			/* Bytes 200-207 */
54162306a36Sopenharmony_ci	u64 cc_lba;				/* Bytes 208-215 */
54262306a36Sopenharmony_ci	u64 rbld_lba;				/* Bytes 216-223 */
54362306a36Sopenharmony_ci	u64 makecc_lba;				/* Bytes 224-231 */
54462306a36Sopenharmony_ci	u64 devinit_lba;			/* Bytes 232-239 */
54562306a36Sopenharmony_ci	u64 migration_lba;			/* Bytes 240-247 */
54662306a36Sopenharmony_ci	u64 patrol_lba;				/* Bytes 248-255 */
54762306a36Sopenharmony_ci	unsigned char rsvd13[256];		/* Bytes 256-511 */
54862306a36Sopenharmony_ci};
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci/*
55162306a36Sopenharmony_ci * DAC960 V2 Firmware Health Status Buffer structure.
55262306a36Sopenharmony_ci */
55362306a36Sopenharmony_cistruct myrs_fwstat {
55462306a36Sopenharmony_ci	unsigned int uptime_usecs;		/* Bytes 0-3 */
55562306a36Sopenharmony_ci	unsigned int uptime_msecs;		/* Bytes 4-7 */
55662306a36Sopenharmony_ci	unsigned int seconds;			/* Bytes 8-11 */
55762306a36Sopenharmony_ci	unsigned char rsvd1[4];			/* Bytes 12-15 */
55862306a36Sopenharmony_ci	unsigned int epoch;			/* Bytes 16-19 */
55962306a36Sopenharmony_ci	unsigned char rsvd2[4];			/* Bytes 20-23 */
56062306a36Sopenharmony_ci	unsigned int dbg_msgbuf_idx;		/* Bytes 24-27 */
56162306a36Sopenharmony_ci	unsigned int coded_msgbuf_idx;		/* Bytes 28-31 */
56262306a36Sopenharmony_ci	unsigned int cur_timetrace_page;	/* Bytes 32-35 */
56362306a36Sopenharmony_ci	unsigned int cur_prof_page;		/* Bytes 36-39 */
56462306a36Sopenharmony_ci	unsigned int next_evseq;		/* Bytes 40-43 */
56562306a36Sopenharmony_ci	unsigned char rsvd3[4];			/* Bytes 44-47 */
56662306a36Sopenharmony_ci	unsigned char rsvd4[16];		/* Bytes 48-63 */
56762306a36Sopenharmony_ci	unsigned char rsvd5[64];		/* Bytes 64-127 */
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci/*
57162306a36Sopenharmony_ci * DAC960 V2 Firmware Get Event reply structure.
57262306a36Sopenharmony_ci */
57362306a36Sopenharmony_cistruct myrs_event {
57462306a36Sopenharmony_ci	unsigned int ev_seq;			/* Bytes 0-3 */
57562306a36Sopenharmony_ci	unsigned int ev_time;			/* Bytes 4-7 */
57662306a36Sopenharmony_ci	unsigned int ev_code;			/* Bytes 8-11 */
57762306a36Sopenharmony_ci	unsigned char rsvd1;			/* Byte 12 */
57862306a36Sopenharmony_ci	unsigned char channel;			/* Byte 13 */
57962306a36Sopenharmony_ci	unsigned char target;			/* Byte 14 */
58062306a36Sopenharmony_ci	unsigned char lun;			/* Byte 15 */
58162306a36Sopenharmony_ci	unsigned int rsvd2;			/* Bytes 16-19 */
58262306a36Sopenharmony_ci	unsigned int ev_parm;			/* Bytes 20-23 */
58362306a36Sopenharmony_ci	unsigned char sense_data[40];		/* Bytes 24-63 */
58462306a36Sopenharmony_ci};
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci/*
58762306a36Sopenharmony_ci * DAC960 V2 Firmware Command Control Bits structure.
58862306a36Sopenharmony_ci */
58962306a36Sopenharmony_cistruct myrs_cmd_ctrl {
59062306a36Sopenharmony_ci	unsigned char fua:1;			/* Byte 0 Bit 0 */
59162306a36Sopenharmony_ci	unsigned char disable_pgout:1;		/* Byte 0 Bit 1 */
59262306a36Sopenharmony_ci	unsigned char rsvd1:1;			/* Byte 0 Bit 2 */
59362306a36Sopenharmony_ci	unsigned char add_sge_mem:1;		/* Byte 0 Bit 3 */
59462306a36Sopenharmony_ci	unsigned char dma_ctrl_to_host:1;	/* Byte 0 Bit 4 */
59562306a36Sopenharmony_ci	unsigned char rsvd2:1;			/* Byte 0 Bit 5 */
59662306a36Sopenharmony_ci	unsigned char no_autosense:1;		/* Byte 0 Bit 6 */
59762306a36Sopenharmony_ci	unsigned char disc_prohibited:1;	/* Byte 0 Bit 7 */
59862306a36Sopenharmony_ci};
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci/*
60162306a36Sopenharmony_ci * DAC960 V2 Firmware Command Timeout structure.
60262306a36Sopenharmony_ci */
60362306a36Sopenharmony_cistruct myrs_cmd_tmo {
60462306a36Sopenharmony_ci	unsigned char tmo_val:6;			/* Byte 0 Bits 0-5 */
60562306a36Sopenharmony_ci	enum {
60662306a36Sopenharmony_ci		MYRS_TMO_SCALE_SECONDS	= 0,
60762306a36Sopenharmony_ci		MYRS_TMO_SCALE_MINUTES	= 1,
60862306a36Sopenharmony_ci		MYRS_TMO_SCALE_HOURS	= 2,
60962306a36Sopenharmony_ci		MYRS_TMO_SCALE_RESERVED = 3
61062306a36Sopenharmony_ci	} __packed tmo_scale:2;		/* Byte 0 Bits 6-7 */
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci/*
61462306a36Sopenharmony_ci * DAC960 V2 Firmware Physical Device structure.
61562306a36Sopenharmony_ci */
61662306a36Sopenharmony_cistruct myrs_pdev {
61762306a36Sopenharmony_ci	unsigned char lun;			/* Byte 0 */
61862306a36Sopenharmony_ci	unsigned char target;			/* Byte 1 */
61962306a36Sopenharmony_ci	unsigned char channel:3;		/* Byte 2 Bits 0-2 */
62062306a36Sopenharmony_ci	unsigned char ctlr:5;			/* Byte 2 Bits 3-7 */
62162306a36Sopenharmony_ci} __packed;
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_ci/*
62462306a36Sopenharmony_ci * DAC960 V2 Firmware Logical Device structure.
62562306a36Sopenharmony_ci */
62662306a36Sopenharmony_cistruct myrs_ldev {
62762306a36Sopenharmony_ci	unsigned short ldev_num;		/* Bytes 0-1 */
62862306a36Sopenharmony_ci	unsigned char rsvd:3;			/* Byte 2 Bits 0-2 */
62962306a36Sopenharmony_ci	unsigned char ctlr:5;			/* Byte 2 Bits 3-7 */
63062306a36Sopenharmony_ci} __packed;
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci/*
63362306a36Sopenharmony_ci * DAC960 V2 Firmware Operation Device type.
63462306a36Sopenharmony_ci */
63562306a36Sopenharmony_cienum myrs_opdev {
63662306a36Sopenharmony_ci	MYRS_PHYSICAL_DEVICE	= 0x00,
63762306a36Sopenharmony_ci	MYRS_RAID_DEVICE	= 0x01,
63862306a36Sopenharmony_ci	MYRS_PHYSICAL_CHANNEL	= 0x02,
63962306a36Sopenharmony_ci	MYRS_RAID_CHANNEL	= 0x03,
64062306a36Sopenharmony_ci	MYRS_PHYSICAL_CONTROLLER = 0x04,
64162306a36Sopenharmony_ci	MYRS_RAID_CONTROLLER	= 0x05,
64262306a36Sopenharmony_ci	MYRS_CONFIGURATION_GROUP = 0x10,
64362306a36Sopenharmony_ci	MYRS_ENCLOSURE		= 0x11,
64462306a36Sopenharmony_ci} __packed;
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci/*
64762306a36Sopenharmony_ci * DAC960 V2 Firmware Translate Physical To Logical Device structure.
64862306a36Sopenharmony_ci */
64962306a36Sopenharmony_cistruct myrs_devmap {
65062306a36Sopenharmony_ci	unsigned short ldev_num;		/* Bytes 0-1 */
65162306a36Sopenharmony_ci	unsigned short rsvd;			/* Bytes 2-3 */
65262306a36Sopenharmony_ci	unsigned char prev_boot_ctlr;		/* Byte 4 */
65362306a36Sopenharmony_ci	unsigned char prev_boot_channel;	/* Byte 5 */
65462306a36Sopenharmony_ci	unsigned char prev_boot_target;		/* Byte 6 */
65562306a36Sopenharmony_ci	unsigned char prev_boot_lun;		/* Byte 7 */
65662306a36Sopenharmony_ci};
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci/*
65962306a36Sopenharmony_ci * DAC960 V2 Firmware Scatter/Gather List Entry structure.
66062306a36Sopenharmony_ci */
66162306a36Sopenharmony_cistruct myrs_sge {
66262306a36Sopenharmony_ci	u64 sge_addr;			/* Bytes 0-7 */
66362306a36Sopenharmony_ci	u64 sge_count;			/* Bytes 8-15 */
66462306a36Sopenharmony_ci};
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_ci/*
66762306a36Sopenharmony_ci * DAC960 V2 Firmware Data Transfer Memory Address structure.
66862306a36Sopenharmony_ci */
66962306a36Sopenharmony_ciunion myrs_sgl {
67062306a36Sopenharmony_ci	struct myrs_sge sge[2]; /* Bytes 0-31 */
67162306a36Sopenharmony_ci	struct {
67262306a36Sopenharmony_ci		unsigned short sge0_len;	/* Bytes 0-1 */
67362306a36Sopenharmony_ci		unsigned short sge1_len;	/* Bytes 2-3 */
67462306a36Sopenharmony_ci		unsigned short sge2_len;	/* Bytes 4-5 */
67562306a36Sopenharmony_ci		unsigned short rsvd;		/* Bytes 6-7 */
67662306a36Sopenharmony_ci		u64 sge0_addr;			/* Bytes 8-15 */
67762306a36Sopenharmony_ci		u64 sge1_addr;			/* Bytes 16-23 */
67862306a36Sopenharmony_ci		u64 sge2_addr;			/* Bytes 24-31 */
67962306a36Sopenharmony_ci	} ext;
68062306a36Sopenharmony_ci};
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci/*
68362306a36Sopenharmony_ci * 64 Byte DAC960 V2 Firmware Command Mailbox structure.
68462306a36Sopenharmony_ci */
68562306a36Sopenharmony_ciunion myrs_cmd_mbox {
68662306a36Sopenharmony_ci	unsigned int words[16];				/* Words 0-15 */
68762306a36Sopenharmony_ci	struct {
68862306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
68962306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
69062306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
69162306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
69262306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
69362306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
69462306a36Sopenharmony_ci		unsigned int rsvd1:24;			/* Bytes 16-18 */
69562306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
69662306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
69762306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
69862306a36Sopenharmony_ci		unsigned char rsvd2[10];		/* Bytes 22-31 */
69962306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
70062306a36Sopenharmony_ci	} common;
70162306a36Sopenharmony_ci	struct {
70262306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
70362306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
70462306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
70562306a36Sopenharmony_ci		u32 dma_size;				/* Bytes 4-7 */
70662306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
70762306a36Sopenharmony_ci		struct myrs_pdev pdev;			/* Bytes 16-18 */
70862306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
70962306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
71062306a36Sopenharmony_ci		unsigned char cdb_len;			/* Byte 21 */
71162306a36Sopenharmony_ci		unsigned char cdb[10];			/* Bytes 22-31 */
71262306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
71362306a36Sopenharmony_ci	} SCSI_10;
71462306a36Sopenharmony_ci	struct {
71562306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
71662306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
71762306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
71862306a36Sopenharmony_ci		u32 dma_size;				/* Bytes 4-7 */
71962306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
72062306a36Sopenharmony_ci		struct myrs_pdev pdev;			/* Bytes 16-18 */
72162306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
72262306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
72362306a36Sopenharmony_ci		unsigned char cdb_len;			/* Byte 21 */
72462306a36Sopenharmony_ci		unsigned short rsvd;			/* Bytes 22-23 */
72562306a36Sopenharmony_ci		u64 cdb_addr;				/* Bytes 24-31 */
72662306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
72762306a36Sopenharmony_ci	} SCSI_255;
72862306a36Sopenharmony_ci	struct {
72962306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
73062306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
73162306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
73262306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
73362306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
73462306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
73562306a36Sopenharmony_ci		unsigned short rsvd1;			/* Bytes 16-17 */
73662306a36Sopenharmony_ci		unsigned char ctlr_num;			/* Byte 18 */
73762306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
73862306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
73962306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
74062306a36Sopenharmony_ci		unsigned char rsvd2[10];		/* Bytes 22-31 */
74162306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
74262306a36Sopenharmony_ci	} ctlr_info;
74362306a36Sopenharmony_ci	struct {
74462306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
74562306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
74662306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
74762306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
74862306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
74962306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
75062306a36Sopenharmony_ci		struct myrs_ldev ldev;			/* Bytes 16-18 */
75162306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
75262306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
75362306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
75462306a36Sopenharmony_ci		unsigned char rsvd[10];			/* Bytes 22-31 */
75562306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
75662306a36Sopenharmony_ci	} ldev_info;
75762306a36Sopenharmony_ci	struct {
75862306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
75962306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
76062306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
76162306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
76262306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
76362306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
76462306a36Sopenharmony_ci		struct myrs_pdev pdev;			/* Bytes 16-18 */
76562306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
76662306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
76762306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
76862306a36Sopenharmony_ci		unsigned char rsvd[10];			/* Bytes 22-31 */
76962306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
77062306a36Sopenharmony_ci	} pdev_info;
77162306a36Sopenharmony_ci	struct {
77262306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
77362306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
77462306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
77562306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
77662306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
77762306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
77862306a36Sopenharmony_ci		unsigned short evnum_upper;		/* Bytes 16-17 */
77962306a36Sopenharmony_ci		unsigned char ctlr_num;			/* Byte 18 */
78062306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
78162306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
78262306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
78362306a36Sopenharmony_ci		unsigned short evnum_lower;		/* Bytes 22-23 */
78462306a36Sopenharmony_ci		unsigned char rsvd[8];			/* Bytes 24-31 */
78562306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
78662306a36Sopenharmony_ci	} get_event;
78762306a36Sopenharmony_ci	struct {
78862306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
78962306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
79062306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
79162306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
79262306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
79362306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
79462306a36Sopenharmony_ci		union {
79562306a36Sopenharmony_ci			struct myrs_ldev ldev;		/* Bytes 16-18 */
79662306a36Sopenharmony_ci			struct myrs_pdev pdev;		/* Bytes 16-18 */
79762306a36Sopenharmony_ci		};
79862306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
79962306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
80062306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
80162306a36Sopenharmony_ci		enum myrs_devstate state;		/* Byte 22 */
80262306a36Sopenharmony_ci		unsigned char rsvd[9];			/* Bytes 23-31 */
80362306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
80462306a36Sopenharmony_ci	} set_devstate;
80562306a36Sopenharmony_ci	struct {
80662306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
80762306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
80862306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
80962306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
81062306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
81162306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
81262306a36Sopenharmony_ci		struct myrs_ldev ldev;			/* Bytes 16-18 */
81362306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
81462306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
81562306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
81662306a36Sopenharmony_ci		unsigned char restore_consistency:1;	/* Byte 22 Bit 0 */
81762306a36Sopenharmony_ci		unsigned char initialized_area_only:1;	/* Byte 22 Bit 1 */
81862306a36Sopenharmony_ci		unsigned char rsvd1:6;			/* Byte 22 Bits 2-7 */
81962306a36Sopenharmony_ci		unsigned char rsvd2[9];			/* Bytes 23-31 */
82062306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
82162306a36Sopenharmony_ci	} cc;
82262306a36Sopenharmony_ci	struct {
82362306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
82462306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
82562306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
82662306a36Sopenharmony_ci		unsigned char first_cmd_mbox_size_kb;	/* Byte 4 */
82762306a36Sopenharmony_ci		unsigned char first_stat_mbox_size_kb;	/* Byte 5 */
82862306a36Sopenharmony_ci		unsigned char second_cmd_mbox_size_kb;	/* Byte 6 */
82962306a36Sopenharmony_ci		unsigned char second_stat_mbox_size_kb;	/* Byte 7 */
83062306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
83162306a36Sopenharmony_ci		unsigned int rsvd1:24;			/* Bytes 16-18 */
83262306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
83362306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
83462306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
83562306a36Sopenharmony_ci		unsigned char fwstat_buf_size_kb;	/* Byte 22 */
83662306a36Sopenharmony_ci		unsigned char rsvd2;			/* Byte 23 */
83762306a36Sopenharmony_ci		u64 fwstat_buf_addr;			/* Bytes 24-31 */
83862306a36Sopenharmony_ci		u64 first_cmd_mbox_addr;		/* Bytes 32-39 */
83962306a36Sopenharmony_ci		u64 first_stat_mbox_addr;		/* Bytes 40-47 */
84062306a36Sopenharmony_ci		u64 second_cmd_mbox_addr;		/* Bytes 48-55 */
84162306a36Sopenharmony_ci		u64 second_stat_mbox_addr;		/* Bytes 56-63 */
84262306a36Sopenharmony_ci	} set_mbox;
84362306a36Sopenharmony_ci	struct {
84462306a36Sopenharmony_ci		unsigned short id;			/* Bytes 0-1 */
84562306a36Sopenharmony_ci		enum myrs_cmd_opcode opcode;		/* Byte 2 */
84662306a36Sopenharmony_ci		struct myrs_cmd_ctrl control;		/* Byte 3 */
84762306a36Sopenharmony_ci		u32 dma_size:24;			/* Bytes 4-6 */
84862306a36Sopenharmony_ci		unsigned char dma_num;			/* Byte 7 */
84962306a36Sopenharmony_ci		u64 sense_addr;				/* Bytes 8-15 */
85062306a36Sopenharmony_ci		struct myrs_pdev pdev;			/* Bytes 16-18 */
85162306a36Sopenharmony_ci		struct myrs_cmd_tmo tmo;		/* Byte 19 */
85262306a36Sopenharmony_ci		unsigned char sense_len;		/* Byte 20 */
85362306a36Sopenharmony_ci		enum myrs_ioctl_opcode ioctl_opcode;	/* Byte 21 */
85462306a36Sopenharmony_ci		enum myrs_opdev opdev;			/* Byte 22 */
85562306a36Sopenharmony_ci		unsigned char rsvd[9];			/* Bytes 23-31 */
85662306a36Sopenharmony_ci		union myrs_sgl dma_addr;		/* Bytes 32-63 */
85762306a36Sopenharmony_ci	} dev_op;
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_ci/*
86162306a36Sopenharmony_ci * DAC960 V2 Firmware Controller Status Mailbox structure.
86262306a36Sopenharmony_ci */
86362306a36Sopenharmony_cistruct myrs_stat_mbox {
86462306a36Sopenharmony_ci	unsigned short id;		/* Bytes 0-1 */
86562306a36Sopenharmony_ci	unsigned char status;		/* Byte 2 */
86662306a36Sopenharmony_ci	unsigned char sense_len;	/* Byte 3 */
86762306a36Sopenharmony_ci	int residual;			/* Bytes 4-7 */
86862306a36Sopenharmony_ci};
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_cistruct myrs_cmdblk {
87162306a36Sopenharmony_ci	union myrs_cmd_mbox mbox;
87262306a36Sopenharmony_ci	unsigned char status;
87362306a36Sopenharmony_ci	unsigned char sense_len;
87462306a36Sopenharmony_ci	int residual;
87562306a36Sopenharmony_ci	struct completion *complete;
87662306a36Sopenharmony_ci	struct myrs_sge *sgl;
87762306a36Sopenharmony_ci	dma_addr_t sgl_addr;
87862306a36Sopenharmony_ci	unsigned char *dcdb;
87962306a36Sopenharmony_ci	dma_addr_t dcdb_dma;
88062306a36Sopenharmony_ci	unsigned char *sense;
88162306a36Sopenharmony_ci	dma_addr_t sense_addr;
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci/*
88562306a36Sopenharmony_ci * DAC960 Driver Controller structure.
88662306a36Sopenharmony_ci */
88762306a36Sopenharmony_cistruct myrs_hba {
88862306a36Sopenharmony_ci	void __iomem *io_base;
88962306a36Sopenharmony_ci	void __iomem *mmio_base;
89062306a36Sopenharmony_ci	phys_addr_t io_addr;
89162306a36Sopenharmony_ci	phys_addr_t pci_addr;
89262306a36Sopenharmony_ci	unsigned int irq;
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci	unsigned char model_name[28];
89562306a36Sopenharmony_ci	unsigned char fw_version[12];
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	struct Scsi_Host *host;
89862306a36Sopenharmony_ci	struct pci_dev *pdev;
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_ci	unsigned int epoch;
90162306a36Sopenharmony_ci	unsigned int next_evseq;
90262306a36Sopenharmony_ci	/* Monitor flags */
90362306a36Sopenharmony_ci	bool needs_update;
90462306a36Sopenharmony_ci	bool disable_enc_msg;
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	struct workqueue_struct *work_q;
90762306a36Sopenharmony_ci	char work_q_name[20];
90862306a36Sopenharmony_ci	struct delayed_work monitor_work;
90962306a36Sopenharmony_ci	unsigned long primary_monitor_time;
91062306a36Sopenharmony_ci	unsigned long secondary_monitor_time;
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	spinlock_t queue_lock;
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci	struct dma_pool *sg_pool;
91562306a36Sopenharmony_ci	struct dma_pool *sense_pool;
91662306a36Sopenharmony_ci	struct dma_pool *dcdb_pool;
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_ci	void (*write_cmd_mbox)(union myrs_cmd_mbox *next_mbox,
91962306a36Sopenharmony_ci			       union myrs_cmd_mbox *cmd_mbox);
92062306a36Sopenharmony_ci	void (*get_cmd_mbox)(void __iomem *base);
92162306a36Sopenharmony_ci	void (*disable_intr)(void __iomem *base);
92262306a36Sopenharmony_ci	void (*reset)(void __iomem *base);
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	dma_addr_t cmd_mbox_addr;
92562306a36Sopenharmony_ci	size_t cmd_mbox_size;
92662306a36Sopenharmony_ci	union myrs_cmd_mbox *first_cmd_mbox;
92762306a36Sopenharmony_ci	union myrs_cmd_mbox *last_cmd_mbox;
92862306a36Sopenharmony_ci	union myrs_cmd_mbox *next_cmd_mbox;
92962306a36Sopenharmony_ci	union myrs_cmd_mbox *prev_cmd_mbox1;
93062306a36Sopenharmony_ci	union myrs_cmd_mbox *prev_cmd_mbox2;
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	dma_addr_t stat_mbox_addr;
93362306a36Sopenharmony_ci	size_t stat_mbox_size;
93462306a36Sopenharmony_ci	struct myrs_stat_mbox *first_stat_mbox;
93562306a36Sopenharmony_ci	struct myrs_stat_mbox *last_stat_mbox;
93662306a36Sopenharmony_ci	struct myrs_stat_mbox *next_stat_mbox;
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_ci	struct myrs_cmdblk dcmd_blk;
93962306a36Sopenharmony_ci	struct myrs_cmdblk mcmd_blk;
94062306a36Sopenharmony_ci	struct mutex dcmd_mutex;
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci	struct myrs_fwstat *fwstat_buf;
94362306a36Sopenharmony_ci	dma_addr_t fwstat_addr;
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci	struct myrs_ctlr_info *ctlr_info;
94662306a36Sopenharmony_ci	struct mutex cinfo_mutex;
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_ci	struct myrs_event *event_buf;
94962306a36Sopenharmony_ci};
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_citypedef unsigned char (*enable_mbox_t)(void __iomem *base, dma_addr_t addr);
95262306a36Sopenharmony_citypedef int (*myrs_hwinit_t)(struct pci_dev *pdev,
95362306a36Sopenharmony_ci			     struct myrs_hba *c, void __iomem *base);
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_cistruct myrs_privdata {
95662306a36Sopenharmony_ci	myrs_hwinit_t		hw_init;
95762306a36Sopenharmony_ci	irq_handler_t		irq_handler;
95862306a36Sopenharmony_ci	unsigned int		mmio_size;
95962306a36Sopenharmony_ci};
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_ci/*
96262306a36Sopenharmony_ci * DAC960 GEM Series Controller Interface Register Offsets.
96362306a36Sopenharmony_ci */
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci#define DAC960_GEM_mmio_size	0x600
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_cienum DAC960_GEM_reg_offset {
96862306a36Sopenharmony_ci	DAC960_GEM_IDB_READ_OFFSET	= 0x214,
96962306a36Sopenharmony_ci	DAC960_GEM_IDB_CLEAR_OFFSET	= 0x218,
97062306a36Sopenharmony_ci	DAC960_GEM_ODB_READ_OFFSET	= 0x224,
97162306a36Sopenharmony_ci	DAC960_GEM_ODB_CLEAR_OFFSET	= 0x228,
97262306a36Sopenharmony_ci	DAC960_GEM_IRQSTS_OFFSET	= 0x208,
97362306a36Sopenharmony_ci	DAC960_GEM_IRQMASK_READ_OFFSET	= 0x22C,
97462306a36Sopenharmony_ci	DAC960_GEM_IRQMASK_CLEAR_OFFSET	= 0x230,
97562306a36Sopenharmony_ci	DAC960_GEM_CMDMBX_OFFSET	= 0x510,
97662306a36Sopenharmony_ci	DAC960_GEM_CMDSTS_OFFSET	= 0x518,
97762306a36Sopenharmony_ci	DAC960_GEM_ERRSTS_READ_OFFSET	= 0x224,
97862306a36Sopenharmony_ci	DAC960_GEM_ERRSTS_CLEAR_OFFSET	= 0x228,
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ci/*
98262306a36Sopenharmony_ci * DAC960 GEM Series Inbound Door Bell Register.
98362306a36Sopenharmony_ci */
98462306a36Sopenharmony_ci#define DAC960_GEM_IDB_HWMBOX_NEW_CMD	0x01
98562306a36Sopenharmony_ci#define DAC960_GEM_IDB_HWMBOX_ACK_STS	0x02
98662306a36Sopenharmony_ci#define DAC960_GEM_IDB_GEN_IRQ		0x04
98762306a36Sopenharmony_ci#define DAC960_GEM_IDB_CTRL_RESET	0x08
98862306a36Sopenharmony_ci#define DAC960_GEM_IDB_MMBOX_NEW_CMD	0x10
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci#define DAC960_GEM_IDB_HWMBOX_FULL	0x01
99162306a36Sopenharmony_ci#define DAC960_GEM_IDB_INIT_IN_PROGRESS	0x02
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci/*
99462306a36Sopenharmony_ci * DAC960 GEM Series Outbound Door Bell Register.
99562306a36Sopenharmony_ci */
99662306a36Sopenharmony_ci#define DAC960_GEM_ODB_HWMBOX_ACK_IRQ	0x01
99762306a36Sopenharmony_ci#define DAC960_GEM_ODB_MMBOX_ACK_IRQ	0x02
99862306a36Sopenharmony_ci#define DAC960_GEM_ODB_HWMBOX_STS_AVAIL 0x01
99962306a36Sopenharmony_ci#define DAC960_GEM_ODB_MMBOX_STS_AVAIL	0x02
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci/*
100262306a36Sopenharmony_ci * DAC960 GEM Series Interrupt Mask Register.
100362306a36Sopenharmony_ci */
100462306a36Sopenharmony_ci#define DAC960_GEM_IRQMASK_HWMBOX_IRQ	0x01
100562306a36Sopenharmony_ci#define DAC960_GEM_IRQMASK_MMBOX_IRQ	0x02
100662306a36Sopenharmony_ci
100762306a36Sopenharmony_ci/*
100862306a36Sopenharmony_ci * DAC960 GEM Series Error Status Register.
100962306a36Sopenharmony_ci */
101062306a36Sopenharmony_ci#define DAC960_GEM_ERRSTS_PENDING	0x20
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci/*
101362306a36Sopenharmony_ci * dma_addr_writeql is provided to write dma_addr_t types
101462306a36Sopenharmony_ci * to a 64-bit pci address space register.  The controller
101562306a36Sopenharmony_ci * will accept having the register written as two 32-bit
101662306a36Sopenharmony_ci * values.
101762306a36Sopenharmony_ci *
101862306a36Sopenharmony_ci * In HIGHMEM kernels, dma_addr_t is a 64-bit value.
101962306a36Sopenharmony_ci * without HIGHMEM,  dma_addr_t is a 32-bit value.
102062306a36Sopenharmony_ci *
102162306a36Sopenharmony_ci * The compiler should always fix up the assignment
102262306a36Sopenharmony_ci * to u.wq appropriately, depending upon the size of
102362306a36Sopenharmony_ci * dma_addr_t.
102462306a36Sopenharmony_ci */
102562306a36Sopenharmony_cistatic inline
102662306a36Sopenharmony_civoid dma_addr_writeql(dma_addr_t addr, void __iomem *write_address)
102762306a36Sopenharmony_ci{
102862306a36Sopenharmony_ci	union {
102962306a36Sopenharmony_ci		u64 wq;
103062306a36Sopenharmony_ci		uint wl[2];
103162306a36Sopenharmony_ci	} u;
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci	u.wq = addr;
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_ci	writel(u.wl[0], write_address);
103662306a36Sopenharmony_ci	writel(u.wl[1], write_address + 4);
103762306a36Sopenharmony_ci}
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci/*
104062306a36Sopenharmony_ci * DAC960 BA Series Controller Interface Register Offsets.
104162306a36Sopenharmony_ci */
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_ci#define DAC960_BA_mmio_size		0x80
104462306a36Sopenharmony_ci
104562306a36Sopenharmony_cienum DAC960_BA_reg_offset {
104662306a36Sopenharmony_ci	DAC960_BA_IRQSTS_OFFSET	= 0x30,
104762306a36Sopenharmony_ci	DAC960_BA_IRQMASK_OFFSET = 0x34,
104862306a36Sopenharmony_ci	DAC960_BA_CMDMBX_OFFSET = 0x50,
104962306a36Sopenharmony_ci	DAC960_BA_CMDSTS_OFFSET = 0x58,
105062306a36Sopenharmony_ci	DAC960_BA_IDB_OFFSET	= 0x60,
105162306a36Sopenharmony_ci	DAC960_BA_ODB_OFFSET	= 0x61,
105262306a36Sopenharmony_ci	DAC960_BA_ERRSTS_OFFSET = 0x63,
105362306a36Sopenharmony_ci};
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_ci/*
105662306a36Sopenharmony_ci * DAC960 BA Series Inbound Door Bell Register.
105762306a36Sopenharmony_ci */
105862306a36Sopenharmony_ci#define DAC960_BA_IDB_HWMBOX_NEW_CMD	0x01
105962306a36Sopenharmony_ci#define DAC960_BA_IDB_HWMBOX_ACK_STS	0x02
106062306a36Sopenharmony_ci#define DAC960_BA_IDB_GEN_IRQ		0x04
106162306a36Sopenharmony_ci#define DAC960_BA_IDB_CTRL_RESET	0x08
106262306a36Sopenharmony_ci#define DAC960_BA_IDB_MMBOX_NEW_CMD	0x10
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci#define DAC960_BA_IDB_HWMBOX_EMPTY	0x01
106562306a36Sopenharmony_ci#define DAC960_BA_IDB_INIT_DONE		0x02
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_ci/*
106862306a36Sopenharmony_ci * DAC960 BA Series Outbound Door Bell Register.
106962306a36Sopenharmony_ci */
107062306a36Sopenharmony_ci#define DAC960_BA_ODB_HWMBOX_ACK_IRQ	0x01
107162306a36Sopenharmony_ci#define DAC960_BA_ODB_MMBOX_ACK_IRQ	0x02
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci#define DAC960_BA_ODB_HWMBOX_STS_AVAIL	0x01
107462306a36Sopenharmony_ci#define DAC960_BA_ODB_MMBOX_STS_AVAIL	0x02
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_ci/*
107762306a36Sopenharmony_ci * DAC960 BA Series Interrupt Mask Register.
107862306a36Sopenharmony_ci */
107962306a36Sopenharmony_ci#define DAC960_BA_IRQMASK_DISABLE_IRQ	0x04
108062306a36Sopenharmony_ci#define DAC960_BA_IRQMASK_DISABLEW_I2O	0x08
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ci/*
108362306a36Sopenharmony_ci * DAC960 BA Series Error Status Register.
108462306a36Sopenharmony_ci */
108562306a36Sopenharmony_ci#define DAC960_BA_ERRSTS_PENDING	0x04
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_ci/*
108862306a36Sopenharmony_ci * DAC960 LP Series Controller Interface Register Offsets.
108962306a36Sopenharmony_ci */
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_ci#define DAC960_LP_mmio_size		0x80
109262306a36Sopenharmony_ci
109362306a36Sopenharmony_cienum DAC960_LP_reg_offset {
109462306a36Sopenharmony_ci	DAC960_LP_CMDMBX_OFFSET = 0x10,
109562306a36Sopenharmony_ci	DAC960_LP_CMDSTS_OFFSET = 0x18,
109662306a36Sopenharmony_ci	DAC960_LP_IDB_OFFSET	= 0x20,
109762306a36Sopenharmony_ci	DAC960_LP_ODB_OFFSET	= 0x2C,
109862306a36Sopenharmony_ci	DAC960_LP_ERRSTS_OFFSET = 0x2E,
109962306a36Sopenharmony_ci	DAC960_LP_IRQSTS_OFFSET	= 0x30,
110062306a36Sopenharmony_ci	DAC960_LP_IRQMASK_OFFSET = 0x34,
110162306a36Sopenharmony_ci};
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_ci/*
110462306a36Sopenharmony_ci * DAC960 LP Series Inbound Door Bell Register.
110562306a36Sopenharmony_ci */
110662306a36Sopenharmony_ci#define DAC960_LP_IDB_HWMBOX_NEW_CMD	0x01
110762306a36Sopenharmony_ci#define DAC960_LP_IDB_HWMBOX_ACK_STS	0x02
110862306a36Sopenharmony_ci#define DAC960_LP_IDB_GEN_IRQ		0x04
110962306a36Sopenharmony_ci#define DAC960_LP_IDB_CTRL_RESET	0x08
111062306a36Sopenharmony_ci#define DAC960_LP_IDB_MMBOX_NEW_CMD	0x10
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci#define DAC960_LP_IDB_HWMBOX_FULL	0x01
111362306a36Sopenharmony_ci#define DAC960_LP_IDB_INIT_IN_PROGRESS	0x02
111462306a36Sopenharmony_ci
111562306a36Sopenharmony_ci/*
111662306a36Sopenharmony_ci * DAC960 LP Series Outbound Door Bell Register.
111762306a36Sopenharmony_ci */
111862306a36Sopenharmony_ci#define DAC960_LP_ODB_HWMBOX_ACK_IRQ	0x01
111962306a36Sopenharmony_ci#define DAC960_LP_ODB_MMBOX_ACK_IRQ	0x02
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci#define DAC960_LP_ODB_HWMBOX_STS_AVAIL	0x01
112262306a36Sopenharmony_ci#define DAC960_LP_ODB_MMBOX_STS_AVAIL	0x02
112362306a36Sopenharmony_ci
112462306a36Sopenharmony_ci/*
112562306a36Sopenharmony_ci * DAC960 LP Series Interrupt Mask Register.
112662306a36Sopenharmony_ci */
112762306a36Sopenharmony_ci#define DAC960_LP_IRQMASK_DISABLE_IRQ	0x04
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_ci/*
113062306a36Sopenharmony_ci * DAC960 LP Series Error Status Register.
113162306a36Sopenharmony_ci */
113262306a36Sopenharmony_ci#define DAC960_LP_ERRSTS_PENDING	0x04
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci#endif /* _MYRS_H */
1135