162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2016 Socionext Inc.
462306a36Sopenharmony_ci *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci#include <linux/reset-controller.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistruct uniphier_reset_data {
1562306a36Sopenharmony_ci	unsigned int id;
1662306a36Sopenharmony_ci	unsigned int reg;
1762306a36Sopenharmony_ci	unsigned int bit;
1862306a36Sopenharmony_ci	unsigned int flags;
1962306a36Sopenharmony_ci#define UNIPHIER_RESET_ACTIVE_LOW		BIT(0)
2062306a36Sopenharmony_ci};
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define UNIPHIER_RESET_ID_END		((unsigned int)(-1))
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define UNIPHIER_RESET_END				\
2562306a36Sopenharmony_ci	{ .id = UNIPHIER_RESET_ID_END }
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define UNIPHIER_RESET(_id, _reg, _bit)			\
2862306a36Sopenharmony_ci	{						\
2962306a36Sopenharmony_ci		.id = (_id),				\
3062306a36Sopenharmony_ci		.reg = (_reg),				\
3162306a36Sopenharmony_ci		.bit = (_bit),				\
3262306a36Sopenharmony_ci	}
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define UNIPHIER_RESETX(_id, _reg, _bit)		\
3562306a36Sopenharmony_ci	{						\
3662306a36Sopenharmony_ci		.id = (_id),				\
3762306a36Sopenharmony_ci		.reg = (_reg),				\
3862306a36Sopenharmony_ci		.bit = (_bit),				\
3962306a36Sopenharmony_ci		.flags = UNIPHIER_RESET_ACTIVE_LOW,	\
4062306a36Sopenharmony_ci	}
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* System reset data */
4362306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld4_sys_reset_data[] = {
4462306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x2000, 2),		/* NAND */
4562306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x2000, 10),		/* STDMAC (Ether, HSC, MIO) */
4662306a36Sopenharmony_ci	UNIPHIER_RESET_END,
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pro4_sys_reset_data[] = {
5062306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x2000, 2),		/* NAND */
5162306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x2000, 12),		/* Ether */
5262306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x2000, 10),		/* STDMAC (HSC, MIO, RLE) */
5362306a36Sopenharmony_ci	UNIPHIER_RESETX(12, 0x2000, 6),		/* GIO (Ether, SATA, USB3) */
5462306a36Sopenharmony_ci	UNIPHIER_RESETX(14, 0x2000, 17),	/* USB30 */
5562306a36Sopenharmony_ci	UNIPHIER_RESETX(15, 0x2004, 17),	/* USB31 */
5662306a36Sopenharmony_ci	UNIPHIER_RESETX(28, 0x2000, 18),	/* SATA0 */
5762306a36Sopenharmony_ci	UNIPHIER_RESETX(29, 0x2004, 18),	/* SATA1 */
5862306a36Sopenharmony_ci	UNIPHIER_RESETX(30, 0x2000, 19),	/* SATA-PHY */
5962306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2000, 13),	/* AIO */
6062306a36Sopenharmony_ci	UNIPHIER_RESET_END,
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pro5_sys_reset_data[] = {
6462306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x2000, 2),		/* NAND */
6562306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x2000, 10),		/* STDMAC (HSC) */
6662306a36Sopenharmony_ci	UNIPHIER_RESETX(12, 0x2000, 6),		/* GIO (PCIe, USB3) */
6762306a36Sopenharmony_ci	UNIPHIER_RESETX(14, 0x2000, 17),	/* USB30 */
6862306a36Sopenharmony_ci	UNIPHIER_RESETX(15, 0x2004, 17),	/* USB31 */
6962306a36Sopenharmony_ci	UNIPHIER_RESETX(24, 0x2008, 2),		/* PCIe */
7062306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2000, 13),	/* AIO */
7162306a36Sopenharmony_ci	UNIPHIER_RESET_END,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pxs2_sys_reset_data[] = {
7562306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x2000, 2),		/* NAND */
7662306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x2000, 12),		/* Ether */
7762306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x2000, 10),		/* STDMAC (HSC, RLE) */
7862306a36Sopenharmony_ci	UNIPHIER_RESETX(14, 0x2000, 17),	/* USB30 */
7962306a36Sopenharmony_ci	UNIPHIER_RESETX(15, 0x2004, 17),	/* USB31 */
8062306a36Sopenharmony_ci	UNIPHIER_RESETX(16, 0x2014, 4),		/* USB30-PHY0 */
8162306a36Sopenharmony_ci	UNIPHIER_RESETX(17, 0x2014, 0),		/* USB30-PHY1 */
8262306a36Sopenharmony_ci	UNIPHIER_RESETX(18, 0x2014, 2),		/* USB30-PHY2 */
8362306a36Sopenharmony_ci	UNIPHIER_RESETX(20, 0x2014, 5),		/* USB31-PHY0 */
8462306a36Sopenharmony_ci	UNIPHIER_RESETX(21, 0x2014, 1),		/* USB31-PHY1 */
8562306a36Sopenharmony_ci	UNIPHIER_RESETX(28, 0x2014, 12),	/* SATA */
8662306a36Sopenharmony_ci	UNIPHIER_RESET(30, 0x2014, 8),		/* SATA-PHY (active high) */
8762306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2000, 13),	/* AIO */
8862306a36Sopenharmony_ci	UNIPHIER_RESET_END,
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld11_sys_reset_data[] = {
9262306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x200c, 0),		/* NAND */
9362306a36Sopenharmony_ci	UNIPHIER_RESETX(4, 0x200c, 2),		/* eMMC */
9462306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x200c, 6),		/* Ether */
9562306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x200c, 8),		/* STDMAC (HSC, MIO) */
9662306a36Sopenharmony_ci	UNIPHIER_RESETX(9, 0x200c, 9),		/* HSC */
9762306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2008, 0),		/* AIO */
9862306a36Sopenharmony_ci	UNIPHIER_RESETX(41, 0x2008, 1),		/* EVEA */
9962306a36Sopenharmony_ci	UNIPHIER_RESETX(42, 0x2010, 2),		/* EXIV */
10062306a36Sopenharmony_ci	UNIPHIER_RESET_END,
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld20_sys_reset_data[] = {
10462306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x200c, 0),		/* NAND */
10562306a36Sopenharmony_ci	UNIPHIER_RESETX(4, 0x200c, 2),		/* eMMC */
10662306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x200c, 6),		/* Ether */
10762306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x200c, 8),		/* STDMAC (HSC) */
10862306a36Sopenharmony_ci	UNIPHIER_RESETX(9, 0x200c, 9),		/* HSC */
10962306a36Sopenharmony_ci	UNIPHIER_RESETX(14, 0x200c, 5),		/* USB30 */
11062306a36Sopenharmony_ci	UNIPHIER_RESETX(16, 0x200c, 12),	/* USB30-PHY0 */
11162306a36Sopenharmony_ci	UNIPHIER_RESETX(17, 0x200c, 13),	/* USB30-PHY1 */
11262306a36Sopenharmony_ci	UNIPHIER_RESETX(18, 0x200c, 14),	/* USB30-PHY2 */
11362306a36Sopenharmony_ci	UNIPHIER_RESETX(19, 0x200c, 15),	/* USB30-PHY3 */
11462306a36Sopenharmony_ci	UNIPHIER_RESETX(24, 0x200c, 4),		/* PCIe */
11562306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2008, 0),		/* AIO */
11662306a36Sopenharmony_ci	UNIPHIER_RESETX(41, 0x2008, 1),		/* EVEA */
11762306a36Sopenharmony_ci	UNIPHIER_RESETX(42, 0x2010, 2),		/* EXIV */
11862306a36Sopenharmony_ci	UNIPHIER_RESET_END,
11962306a36Sopenharmony_ci};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pxs3_sys_reset_data[] = {
12262306a36Sopenharmony_ci	UNIPHIER_RESETX(2, 0x200c, 0),		/* NAND */
12362306a36Sopenharmony_ci	UNIPHIER_RESETX(4, 0x200c, 2),		/* eMMC */
12462306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x200c, 9),		/* Ether0 */
12562306a36Sopenharmony_ci	UNIPHIER_RESETX(7, 0x200c, 10),		/* Ether1 */
12662306a36Sopenharmony_ci	UNIPHIER_RESETX(8, 0x200c, 12),		/* STDMAC */
12762306a36Sopenharmony_ci	UNIPHIER_RESETX(12, 0x200c, 4),		/* USB30 link */
12862306a36Sopenharmony_ci	UNIPHIER_RESETX(13, 0x200c, 5),		/* USB31 link */
12962306a36Sopenharmony_ci	UNIPHIER_RESETX(16, 0x200c, 16),	/* USB30-PHY0 */
13062306a36Sopenharmony_ci	UNIPHIER_RESETX(17, 0x200c, 18),	/* USB30-PHY1 */
13162306a36Sopenharmony_ci	UNIPHIER_RESETX(18, 0x200c, 20),	/* USB30-PHY2 */
13262306a36Sopenharmony_ci	UNIPHIER_RESETX(20, 0x200c, 17),	/* USB31-PHY0 */
13362306a36Sopenharmony_ci	UNIPHIER_RESETX(21, 0x200c, 19),	/* USB31-PHY1 */
13462306a36Sopenharmony_ci	UNIPHIER_RESETX(24, 0x200c, 3),		/* PCIe */
13562306a36Sopenharmony_ci	UNIPHIER_RESETX(28, 0x200c, 7),		/* SATA0 */
13662306a36Sopenharmony_ci	UNIPHIER_RESETX(29, 0x200c, 8),		/* SATA1 */
13762306a36Sopenharmony_ci	UNIPHIER_RESETX(30, 0x200c, 21),	/* SATA-PHY */
13862306a36Sopenharmony_ci	UNIPHIER_RESETX(40, 0x2008, 0),		/* AIO */
13962306a36Sopenharmony_ci	UNIPHIER_RESETX(42, 0x2010, 2),		/* EXIV */
14062306a36Sopenharmony_ci	UNIPHIER_RESET_END,
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_nx1_sys_reset_data[] = {
14462306a36Sopenharmony_ci	UNIPHIER_RESETX(4, 0x2008, 8),		/* eMMC */
14562306a36Sopenharmony_ci	UNIPHIER_RESETX(6, 0x200c, 0),		/* Ether */
14662306a36Sopenharmony_ci	UNIPHIER_RESETX(12, 0x200c, 16),        /* USB30 link */
14762306a36Sopenharmony_ci	UNIPHIER_RESETX(16, 0x200c, 24),        /* USB30-PHY0 */
14862306a36Sopenharmony_ci	UNIPHIER_RESETX(17, 0x200c, 25),        /* USB30-PHY1 */
14962306a36Sopenharmony_ci	UNIPHIER_RESETX(18, 0x200c, 26),        /* USB30-PHY2 */
15062306a36Sopenharmony_ci	UNIPHIER_RESETX(24, 0x200c, 8),         /* PCIe */
15162306a36Sopenharmony_ci	UNIPHIER_RESETX(52, 0x2010, 0),         /* VOC */
15262306a36Sopenharmony_ci	UNIPHIER_RESETX(58, 0x2010, 8),         /* HDMI-Tx */
15362306a36Sopenharmony_ci	UNIPHIER_RESET_END,
15462306a36Sopenharmony_ci};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci/* Media I/O reset data */
15762306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_SD(id, ch)			\
15862306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 0)
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_SD_BRIDGE(id, ch)		\
16162306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 26)
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_EMMC_HW_RESET(id, ch)	\
16462306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x80 + 0x200 * (ch), 0)
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_USB2(id, ch)			\
16762306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x114 + 0x200 * (ch), 0)
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_USB2_BRIDGE(id, ch)		\
17062306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 24)
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci#define UNIPHIER_MIO_RESET_DMAC(id)			\
17362306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x110, 17)
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld4_mio_reset_data[] = {
17662306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD(0, 0),
17762306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD(1, 1),
17862306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD(2, 2),
17962306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD_BRIDGE(3, 0),
18062306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD_BRIDGE(4, 1),
18162306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD_BRIDGE(5, 2),
18262306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
18362306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_DMAC(7),
18462306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2(8, 0),
18562306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2(9, 1),
18662306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2(10, 2),
18762306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2_BRIDGE(12, 0),
18862306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2_BRIDGE(13, 1),
18962306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_USB2_BRIDGE(14, 2),
19062306a36Sopenharmony_ci	UNIPHIER_RESET_END,
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pro5_sd_reset_data[] = {
19462306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD(0, 0),
19562306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_SD(1, 1),
19662306a36Sopenharmony_ci	UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
19762306a36Sopenharmony_ci	UNIPHIER_RESET_END,
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci/* Peripheral reset data */
20162306a36Sopenharmony_ci#define UNIPHIER_PERI_RESET_UART(id, ch)		\
20262306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x114, 19 + (ch))
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci#define UNIPHIER_PERI_RESET_I2C(id, ch)			\
20562306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x114, 5 + (ch))
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci#define UNIPHIER_PERI_RESET_FI2C(id, ch)		\
20862306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x114, 24 + (ch))
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci#define UNIPHIER_PERI_RESET_SCSSI(id, ch)		\
21162306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x110, 17 + (ch))
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci#define UNIPHIER_PERI_RESET_MCSSI(id)			\
21462306a36Sopenharmony_ci	UNIPHIER_RESETX((id), 0x114, 14)
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld4_peri_reset_data[] = {
21762306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(0, 0),
21862306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(1, 1),
21962306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(2, 2),
22062306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(3, 3),
22162306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_I2C(4, 0),
22262306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_I2C(5, 1),
22362306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_I2C(6, 2),
22462306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_I2C(7, 3),
22562306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_I2C(8, 4),
22662306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_SCSSI(11, 0),
22762306a36Sopenharmony_ci	UNIPHIER_RESET_END,
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_pro4_peri_reset_data[] = {
23162306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(0, 0),
23262306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(1, 1),
23362306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(2, 2),
23462306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_UART(3, 3),
23562306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(4, 0),
23662306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(5, 1),
23762306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(6, 2),
23862306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(7, 3),
23962306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(8, 4),
24062306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(9, 5),
24162306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_FI2C(10, 6),
24262306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_SCSSI(11, 0),
24362306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_SCSSI(12, 1),
24462306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_SCSSI(13, 2),
24562306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_SCSSI(14, 3),
24662306a36Sopenharmony_ci	UNIPHIER_PERI_RESET_MCSSI(15),
24762306a36Sopenharmony_ci	UNIPHIER_RESET_END,
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci/* Analog signal amplifiers reset data */
25162306a36Sopenharmony_cistatic const struct uniphier_reset_data uniphier_ld11_adamv_reset_data[] = {
25262306a36Sopenharmony_ci	UNIPHIER_RESETX(0, 0x10, 6), /* EVEA */
25362306a36Sopenharmony_ci	UNIPHIER_RESET_END,
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci/* core implementaton */
25762306a36Sopenharmony_cistruct uniphier_reset_priv {
25862306a36Sopenharmony_ci	struct reset_controller_dev rcdev;
25962306a36Sopenharmony_ci	struct device *dev;
26062306a36Sopenharmony_ci	struct regmap *regmap;
26162306a36Sopenharmony_ci	const struct uniphier_reset_data *data;
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci#define to_uniphier_reset_priv(_rcdev) \
26562306a36Sopenharmony_ci			container_of(_rcdev, struct uniphier_reset_priv, rcdev)
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic int uniphier_reset_update(struct reset_controller_dev *rcdev,
26862306a36Sopenharmony_ci				 unsigned long id, int assert)
26962306a36Sopenharmony_ci{
27062306a36Sopenharmony_ci	struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
27162306a36Sopenharmony_ci	const struct uniphier_reset_data *p;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
27462306a36Sopenharmony_ci		unsigned int mask, val;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci		if (p->id != id)
27762306a36Sopenharmony_ci			continue;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci		mask = BIT(p->bit);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci		if (assert)
28262306a36Sopenharmony_ci			val = mask;
28362306a36Sopenharmony_ci		else
28462306a36Sopenharmony_ci			val = ~mask;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci		if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
28762306a36Sopenharmony_ci			val = ~val;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci		return regmap_write_bits(priv->regmap, p->reg, mask, val);
29062306a36Sopenharmony_ci	}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	dev_err(priv->dev, "reset_id=%lu was not handled\n", id);
29362306a36Sopenharmony_ci	return -EINVAL;
29462306a36Sopenharmony_ci}
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic int uniphier_reset_assert(struct reset_controller_dev *rcdev,
29762306a36Sopenharmony_ci				 unsigned long id)
29862306a36Sopenharmony_ci{
29962306a36Sopenharmony_ci	return uniphier_reset_update(rcdev, id, 1);
30062306a36Sopenharmony_ci}
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic int uniphier_reset_deassert(struct reset_controller_dev *rcdev,
30362306a36Sopenharmony_ci				   unsigned long id)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	return uniphier_reset_update(rcdev, id, 0);
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic int uniphier_reset_status(struct reset_controller_dev *rcdev,
30962306a36Sopenharmony_ci				 unsigned long id)
31062306a36Sopenharmony_ci{
31162306a36Sopenharmony_ci	struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
31262306a36Sopenharmony_ci	const struct uniphier_reset_data *p;
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
31562306a36Sopenharmony_ci		unsigned int val;
31662306a36Sopenharmony_ci		int ret, asserted;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci		if (p->id != id)
31962306a36Sopenharmony_ci			continue;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci		ret = regmap_read(priv->regmap, p->reg, &val);
32262306a36Sopenharmony_ci		if (ret)
32362306a36Sopenharmony_ci			return ret;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci		asserted = !!(val & BIT(p->bit));
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci		if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
32862306a36Sopenharmony_ci			asserted = !asserted;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci		return asserted;
33162306a36Sopenharmony_ci	}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	dev_err(priv->dev, "reset_id=%lu was not found\n", id);
33462306a36Sopenharmony_ci	return -EINVAL;
33562306a36Sopenharmony_ci}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic const struct reset_control_ops uniphier_reset_ops = {
33862306a36Sopenharmony_ci	.assert = uniphier_reset_assert,
33962306a36Sopenharmony_ci	.deassert = uniphier_reset_deassert,
34062306a36Sopenharmony_ci	.status = uniphier_reset_status,
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic int uniphier_reset_probe(struct platform_device *pdev)
34462306a36Sopenharmony_ci{
34562306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
34662306a36Sopenharmony_ci	struct uniphier_reset_priv *priv;
34762306a36Sopenharmony_ci	const struct uniphier_reset_data *p, *data;
34862306a36Sopenharmony_ci	struct regmap *regmap;
34962306a36Sopenharmony_ci	struct device_node *parent;
35062306a36Sopenharmony_ci	unsigned int nr_resets = 0;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	data = of_device_get_match_data(dev);
35362306a36Sopenharmony_ci	if (WARN_ON(!data))
35462306a36Sopenharmony_ci		return -EINVAL;
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	parent = of_get_parent(dev->of_node); /* parent should be syscon node */
35762306a36Sopenharmony_ci	regmap = syscon_node_to_regmap(parent);
35862306a36Sopenharmony_ci	of_node_put(parent);
35962306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
36062306a36Sopenharmony_ci		dev_err(dev, "failed to get regmap (error %ld)\n",
36162306a36Sopenharmony_ci			PTR_ERR(regmap));
36262306a36Sopenharmony_ci		return PTR_ERR(regmap);
36362306a36Sopenharmony_ci	}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
36662306a36Sopenharmony_ci	if (!priv)
36762306a36Sopenharmony_ci		return -ENOMEM;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	for (p = data; p->id != UNIPHIER_RESET_ID_END; p++)
37062306a36Sopenharmony_ci		nr_resets = max(nr_resets, p->id + 1);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	priv->rcdev.ops = &uniphier_reset_ops;
37362306a36Sopenharmony_ci	priv->rcdev.owner = dev->driver->owner;
37462306a36Sopenharmony_ci	priv->rcdev.of_node = dev->of_node;
37562306a36Sopenharmony_ci	priv->rcdev.nr_resets = nr_resets;
37662306a36Sopenharmony_ci	priv->dev = dev;
37762306a36Sopenharmony_ci	priv->regmap = regmap;
37862306a36Sopenharmony_ci	priv->data = data;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	return devm_reset_controller_register(&pdev->dev, &priv->rcdev);
38162306a36Sopenharmony_ci}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic const struct of_device_id uniphier_reset_match[] = {
38462306a36Sopenharmony_ci	/* System reset */
38562306a36Sopenharmony_ci	{
38662306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld4-reset",
38762306a36Sopenharmony_ci		.data = uniphier_ld4_sys_reset_data,
38862306a36Sopenharmony_ci	},
38962306a36Sopenharmony_ci	{
39062306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro4-reset",
39162306a36Sopenharmony_ci		.data = uniphier_pro4_sys_reset_data,
39262306a36Sopenharmony_ci	},
39362306a36Sopenharmony_ci	{
39462306a36Sopenharmony_ci		.compatible = "socionext,uniphier-sld8-reset",
39562306a36Sopenharmony_ci		.data = uniphier_ld4_sys_reset_data,
39662306a36Sopenharmony_ci	},
39762306a36Sopenharmony_ci	{
39862306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro5-reset",
39962306a36Sopenharmony_ci		.data = uniphier_pro5_sys_reset_data,
40062306a36Sopenharmony_ci	},
40162306a36Sopenharmony_ci	{
40262306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs2-reset",
40362306a36Sopenharmony_ci		.data = uniphier_pxs2_sys_reset_data,
40462306a36Sopenharmony_ci	},
40562306a36Sopenharmony_ci	{
40662306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld11-reset",
40762306a36Sopenharmony_ci		.data = uniphier_ld11_sys_reset_data,
40862306a36Sopenharmony_ci	},
40962306a36Sopenharmony_ci	{
41062306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld20-reset",
41162306a36Sopenharmony_ci		.data = uniphier_ld20_sys_reset_data,
41262306a36Sopenharmony_ci	},
41362306a36Sopenharmony_ci	{
41462306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs3-reset",
41562306a36Sopenharmony_ci		.data = uniphier_pxs3_sys_reset_data,
41662306a36Sopenharmony_ci	},
41762306a36Sopenharmony_ci	{
41862306a36Sopenharmony_ci		.compatible = "socionext,uniphier-nx1-reset",
41962306a36Sopenharmony_ci		.data = uniphier_nx1_sys_reset_data,
42062306a36Sopenharmony_ci	},
42162306a36Sopenharmony_ci	/* Media I/O reset, SD reset */
42262306a36Sopenharmony_ci	{
42362306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld4-mio-reset",
42462306a36Sopenharmony_ci		.data = uniphier_ld4_mio_reset_data,
42562306a36Sopenharmony_ci	},
42662306a36Sopenharmony_ci	{
42762306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro4-mio-reset",
42862306a36Sopenharmony_ci		.data = uniphier_ld4_mio_reset_data,
42962306a36Sopenharmony_ci	},
43062306a36Sopenharmony_ci	{
43162306a36Sopenharmony_ci		.compatible = "socionext,uniphier-sld8-mio-reset",
43262306a36Sopenharmony_ci		.data = uniphier_ld4_mio_reset_data,
43362306a36Sopenharmony_ci	},
43462306a36Sopenharmony_ci	{
43562306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro5-sd-reset",
43662306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
43762306a36Sopenharmony_ci	},
43862306a36Sopenharmony_ci	{
43962306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs2-sd-reset",
44062306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
44162306a36Sopenharmony_ci	},
44262306a36Sopenharmony_ci	{
44362306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld11-mio-reset",
44462306a36Sopenharmony_ci		.data = uniphier_ld4_mio_reset_data,
44562306a36Sopenharmony_ci	},
44662306a36Sopenharmony_ci	{
44762306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld11-sd-reset",
44862306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
44962306a36Sopenharmony_ci	},
45062306a36Sopenharmony_ci	{
45162306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld20-sd-reset",
45262306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
45362306a36Sopenharmony_ci	},
45462306a36Sopenharmony_ci	{
45562306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs3-sd-reset",
45662306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
45762306a36Sopenharmony_ci	},
45862306a36Sopenharmony_ci	{
45962306a36Sopenharmony_ci		.compatible = "socionext,uniphier-nx1-sd-reset",
46062306a36Sopenharmony_ci		.data = uniphier_pro5_sd_reset_data,
46162306a36Sopenharmony_ci	},
46262306a36Sopenharmony_ci	/* Peripheral reset */
46362306a36Sopenharmony_ci	{
46462306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld4-peri-reset",
46562306a36Sopenharmony_ci		.data = uniphier_ld4_peri_reset_data,
46662306a36Sopenharmony_ci	},
46762306a36Sopenharmony_ci	{
46862306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro4-peri-reset",
46962306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
47062306a36Sopenharmony_ci	},
47162306a36Sopenharmony_ci	{
47262306a36Sopenharmony_ci		.compatible = "socionext,uniphier-sld8-peri-reset",
47362306a36Sopenharmony_ci		.data = uniphier_ld4_peri_reset_data,
47462306a36Sopenharmony_ci	},
47562306a36Sopenharmony_ci	{
47662306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro5-peri-reset",
47762306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
47862306a36Sopenharmony_ci	},
47962306a36Sopenharmony_ci	{
48062306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs2-peri-reset",
48162306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
48262306a36Sopenharmony_ci	},
48362306a36Sopenharmony_ci	{
48462306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld11-peri-reset",
48562306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
48662306a36Sopenharmony_ci	},
48762306a36Sopenharmony_ci	{
48862306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld20-peri-reset",
48962306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
49062306a36Sopenharmony_ci	},
49162306a36Sopenharmony_ci	{
49262306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs3-peri-reset",
49362306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
49462306a36Sopenharmony_ci	},
49562306a36Sopenharmony_ci	{
49662306a36Sopenharmony_ci		.compatible = "socionext,uniphier-nx1-peri-reset",
49762306a36Sopenharmony_ci		.data = uniphier_pro4_peri_reset_data,
49862306a36Sopenharmony_ci	},
49962306a36Sopenharmony_ci	/* Analog signal amplifiers reset */
50062306a36Sopenharmony_ci	{
50162306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld11-adamv-reset",
50262306a36Sopenharmony_ci		.data = uniphier_ld11_adamv_reset_data,
50362306a36Sopenharmony_ci	},
50462306a36Sopenharmony_ci	{
50562306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld20-adamv-reset",
50662306a36Sopenharmony_ci		.data = uniphier_ld11_adamv_reset_data,
50762306a36Sopenharmony_ci	},
50862306a36Sopenharmony_ci	{ /* sentinel */ }
50962306a36Sopenharmony_ci};
51062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, uniphier_reset_match);
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_cistatic struct platform_driver uniphier_reset_driver = {
51362306a36Sopenharmony_ci	.probe = uniphier_reset_probe,
51462306a36Sopenharmony_ci	.driver = {
51562306a36Sopenharmony_ci		.name = "uniphier-reset",
51662306a36Sopenharmony_ci		.of_match_table = uniphier_reset_match,
51762306a36Sopenharmony_ci	},
51862306a36Sopenharmony_ci};
51962306a36Sopenharmony_cimodule_platform_driver(uniphier_reset_driver);
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ciMODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
52262306a36Sopenharmony_ciMODULE_DESCRIPTION("UniPhier Reset Controller Driver");
52362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
524