162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2018 The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/module.h> 762306a36Sopenharmony_ci#include <linux/platform_device.h> 862306a36Sopenharmony_ci#include <linux/reset-controller.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,sdm845-aoss.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cistruct qcom_aoss_reset_map { 1562306a36Sopenharmony_ci unsigned int reg; 1662306a36Sopenharmony_ci}; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistruct qcom_aoss_desc { 1962306a36Sopenharmony_ci const struct qcom_aoss_reset_map *resets; 2062306a36Sopenharmony_ci size_t num_resets; 2162306a36Sopenharmony_ci}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistruct qcom_aoss_reset_data { 2462306a36Sopenharmony_ci struct reset_controller_dev rcdev; 2562306a36Sopenharmony_ci void __iomem *base; 2662306a36Sopenharmony_ci const struct qcom_aoss_desc *desc; 2762306a36Sopenharmony_ci}; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic const struct qcom_aoss_reset_map sdm845_aoss_resets[] = { 3062306a36Sopenharmony_ci [AOSS_CC_MSS_RESTART] = {0x10000}, 3162306a36Sopenharmony_ci [AOSS_CC_CAMSS_RESTART] = {0x11000}, 3262306a36Sopenharmony_ci [AOSS_CC_VENUS_RESTART] = {0x12000}, 3362306a36Sopenharmony_ci [AOSS_CC_GPU_RESTART] = {0x13000}, 3462306a36Sopenharmony_ci [AOSS_CC_DISPSS_RESTART] = {0x14000}, 3562306a36Sopenharmony_ci [AOSS_CC_WCSS_RESTART] = {0x20000}, 3662306a36Sopenharmony_ci [AOSS_CC_LPASS_RESTART] = {0x30000}, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic const struct qcom_aoss_desc sdm845_aoss_desc = { 4062306a36Sopenharmony_ci .resets = sdm845_aoss_resets, 4162306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sdm845_aoss_resets), 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic inline struct qcom_aoss_reset_data *to_qcom_aoss_reset_data( 4562306a36Sopenharmony_ci struct reset_controller_dev *rcdev) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci return container_of(rcdev, struct qcom_aoss_reset_data, rcdev); 4862306a36Sopenharmony_ci} 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic int qcom_aoss_control_assert(struct reset_controller_dev *rcdev, 5162306a36Sopenharmony_ci unsigned long idx) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev); 5462306a36Sopenharmony_ci const struct qcom_aoss_reset_map *map = &data->desc->resets[idx]; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci writel(1, data->base + map->reg); 5762306a36Sopenharmony_ci /* Wait 6 32kHz sleep cycles for reset */ 5862306a36Sopenharmony_ci usleep_range(200, 300); 5962306a36Sopenharmony_ci return 0; 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic int qcom_aoss_control_deassert(struct reset_controller_dev *rcdev, 6362306a36Sopenharmony_ci unsigned long idx) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev); 6662306a36Sopenharmony_ci const struct qcom_aoss_reset_map *map = &data->desc->resets[idx]; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci writel(0, data->base + map->reg); 6962306a36Sopenharmony_ci /* Wait 6 32kHz sleep cycles for reset */ 7062306a36Sopenharmony_ci usleep_range(200, 300); 7162306a36Sopenharmony_ci return 0; 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic int qcom_aoss_control_reset(struct reset_controller_dev *rcdev, 7562306a36Sopenharmony_ci unsigned long idx) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci qcom_aoss_control_assert(rcdev, idx); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci return qcom_aoss_control_deassert(rcdev, idx); 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic const struct reset_control_ops qcom_aoss_reset_ops = { 8362306a36Sopenharmony_ci .reset = qcom_aoss_control_reset, 8462306a36Sopenharmony_ci .assert = qcom_aoss_control_assert, 8562306a36Sopenharmony_ci .deassert = qcom_aoss_control_deassert, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int qcom_aoss_reset_probe(struct platform_device *pdev) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci struct qcom_aoss_reset_data *data; 9162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 9262306a36Sopenharmony_ci const struct qcom_aoss_desc *desc; 9362306a36Sopenharmony_ci struct resource *res; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci desc = of_device_get_match_data(dev); 9662306a36Sopenharmony_ci if (!desc) 9762306a36Sopenharmony_ci return -EINVAL; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 10062306a36Sopenharmony_ci if (!data) 10162306a36Sopenharmony_ci return -ENOMEM; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci data->desc = desc; 10462306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 10562306a36Sopenharmony_ci data->base = devm_ioremap_resource(dev, res); 10662306a36Sopenharmony_ci if (IS_ERR(data->base)) 10762306a36Sopenharmony_ci return PTR_ERR(data->base); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci data->rcdev.owner = THIS_MODULE; 11062306a36Sopenharmony_ci data->rcdev.ops = &qcom_aoss_reset_ops; 11162306a36Sopenharmony_ci data->rcdev.nr_resets = desc->num_resets; 11262306a36Sopenharmony_ci data->rcdev.of_node = dev->of_node; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci return devm_reset_controller_register(dev, &data->rcdev); 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic const struct of_device_id qcom_aoss_reset_of_match[] = { 11862306a36Sopenharmony_ci { .compatible = "qcom,sdm845-aoss-cc", .data = &sdm845_aoss_desc }, 11962306a36Sopenharmony_ci {} 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_aoss_reset_of_match); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic struct platform_driver qcom_aoss_reset_driver = { 12462306a36Sopenharmony_ci .probe = qcom_aoss_reset_probe, 12562306a36Sopenharmony_ci .driver = { 12662306a36Sopenharmony_ci .name = "qcom_aoss_reset", 12762306a36Sopenharmony_ci .of_match_table = qcom_aoss_reset_of_match, 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cimodule_platform_driver(qcom_aoss_reset_driver); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm AOSS Reset Driver"); 13462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 135